blob: 84f2741aaac6a6ff84439b1a21080beda21fb74c [file] [log] [blame]
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +02001/*
2 * Marvell Armada 370 and Armada XP SoC IRQ handling
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Lior Amsalem <alior@marvell.com>
7 * Gregory CLEMENT <gregory.clement@free-electrons.com>
8 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
9 * Ben Dooks <ben.dooks@codethink.co.uk>
10 *
11 * This file is licensed under the terms of the GNU General Public
12 * License version 2. This program is licensed "as is" without any
13 * warranty of any kind, whether express or implied.
14 */
15
16#include <linux/kernel.h>
17#include <linux/module.h>
18#include <linux/init.h>
19#include <linux/irq.h>
20#include <linux/interrupt.h>
Joel Porquet41a83e062015-07-07 17:11:46 -040021#include <linux/irqchip.h>
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -030022#include <linux/irqchip/chained_irq.h>
Thomas Petazzonid7df84b2014-04-14 15:54:02 +020023#include <linux/cpu.h>
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020024#include <linux/io.h>
25#include <linux/of_address.h>
26#include <linux/of_irq.h>
Thomas Petazzoni31f614e2013-08-09 22:27:11 +020027#include <linux/of_pci.h>
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020028#include <linux/irqdomain.h>
Thomas Petazzoni31f614e2013-08-09 22:27:11 +020029#include <linux/slab.h>
Thomas Petazzoni0f077eb2014-11-21 17:00:00 +010030#include <linux/syscore_ops.h>
Thomas Petazzoni31f614e2013-08-09 22:27:11 +020031#include <linux/msi.h>
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +020032#include <asm/mach/arch.h>
33#include <asm/exception.h>
Gregory CLEMENT344e8732012-08-02 11:19:12 +030034#include <asm/smp_plat.h>
Thomas Petazzoni9339d432013-04-09 23:26:15 +020035#include <asm/mach/irq.h>
36
Thomas Petazzoni054ea4c2017-05-18 10:07:38 +020037/*
38 * Overall diagram of the Armada XP interrupt controller:
39 *
40 * To CPU 0 To CPU 1
41 *
42 * /\ /\
43 * || ||
44 * +---------------+ +---------------+
45 * | | | |
46 * | per-CPU | | per-CPU |
47 * | mask/unmask | | mask/unmask |
48 * | CPU0 | | CPU1 |
49 * | | | |
50 * +---------------+ +---------------+
51 * /\ /\
52 * || ||
53 * \\_______________________//
54 * ||
55 * +-------------------+
56 * | |
57 * | Global interrupt |
58 * | mask/unmask |
59 * | |
60 * +-------------------+
61 * /\
62 * ||
63 * interrupt from
64 * device
65 *
66 * The "global interrupt mask/unmask" is modified using the
67 * ARMADA_370_XP_INT_SET_ENABLE_OFFS and
68 * ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS registers, which are relative
69 * to "main_int_base".
70 *
71 * The "per-CPU mask/unmask" is modified using the
72 * ARMADA_370_XP_INT_SET_MASK_OFFS and
73 * ARMADA_370_XP_INT_CLEAR_MASK_OFFS registers, which are relative to
74 * "per_cpu_int_base". This base address points to a special address,
75 * which automatically accesses the registers of the current CPU.
76 *
77 * The per-CPU mask/unmask can also be adjusted using the global
78 * per-interrupt ARMADA_370_XP_INT_SOURCE_CTL register, which we use
79 * to configure interrupt affinity.
80 *
81 * Due to this model, all interrupts need to be mask/unmasked at two
82 * different levels: at the global level and at the per-CPU level.
83 *
84 * This driver takes the following approach to deal with this:
85 *
86 * - For global interrupts:
87 *
88 * At ->map() time, a global interrupt is unmasked at the per-CPU
89 * mask/unmask level. It is therefore unmasked at this level for
90 * the current CPU, running the ->map() code. This allows to have
91 * the interrupt unmasked at this level in non-SMP
92 * configurations. In SMP configurations, the ->set_affinity()
93 * callback is called, which using the
94 * ARMADA_370_XP_INT_SOURCE_CTL() readjusts the per-CPU mask/unmask
95 * for the interrupt.
96 *
97 * The ->mask() and ->unmask() operations only mask/unmask the
98 * interrupt at the "global" level.
99 *
100 * So, a global interrupt is enabled at the per-CPU level as soon
101 * as it is mapped. At run time, the masking/unmasking takes place
102 * at the global level.
103 *
104 * - For per-CPU interrupts
105 *
106 * At ->map() time, a per-CPU interrupt is unmasked at the global
107 * mask/unmask level.
108 *
109 * The ->mask() and ->unmask() operations mask/unmask the interrupt
110 * at the per-CPU level.
111 *
112 * So, a per-CPU interrupt is enabled at the global level as soon
113 * as it is mapped. At run time, the masking/unmasking takes place
114 * at the per-CPU level.
115 */
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200116
Thomas Petazzoni9a234c92017-05-18 10:07:37 +0200117/* Registers relative to main_int_base */
Ben Dooksf3e16cc2012-06-04 18:50:12 +0200118#define ARMADA_370_XP_INT_CONTROL (0x00)
Thomas Petazzoni9a234c92017-05-18 10:07:37 +0200119#define ARMADA_370_XP_SW_TRIG_INT_OFFS (0x04)
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200120#define ARMADA_370_XP_INT_SET_ENABLE_OFFS (0x30)
121#define ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS (0x34)
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100122#define ARMADA_370_XP_INT_SOURCE_CTL(irq) (0x100 + irq*4)
Thomas Gleixner8cc3cfc2014-03-04 20:43:41 +0000123#define ARMADA_370_XP_INT_SOURCE_CPU_MASK 0xF
Grzegorz Jaszczyk758e8362014-09-25 13:17:19 +0200124#define ARMADA_370_XP_INT_IRQ_FIQ_MASK(cpuid) ((BIT(0) | BIT(8)) << cpuid)
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200125
Thomas Petazzoni9a234c92017-05-18 10:07:37 +0200126/* Registers relative to per_cpu_int_base */
127#define ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS (0x08)
128#define ARMADA_370_XP_IN_DRBEL_MSK_OFFS (0x0c)
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300129#define ARMADA_375_PPI_CAUSE (0x10)
Thomas Petazzoni9a234c92017-05-18 10:07:37 +0200130#define ARMADA_370_XP_CPU_INTACK_OFFS (0x44)
131#define ARMADA_370_XP_INT_SET_MASK_OFFS (0x48)
132#define ARMADA_370_XP_INT_CLEAR_MASK_OFFS (0x4C)
133#define ARMADA_370_XP_INT_FABRIC_MASK_OFFS (0x54)
134#define ARMADA_370_XP_INT_CAUSE_PERF(cpu) (1 << cpu)
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300135
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100136#define ARMADA_370_XP_MAX_PER_CPU_IRQS (28)
137
Thomas Petazzoni5ec69012013-04-09 23:26:17 +0200138#define IPI_DOORBELL_START (0)
139#define IPI_DOORBELL_END (8)
140#define IPI_DOORBELL_MASK 0xFF
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200141#define PCI_MSI_DOORBELL_START (16)
142#define PCI_MSI_DOORBELL_NR (16)
143#define PCI_MSI_DOORBELL_END (32)
144#define PCI_MSI_DOORBELL_MASK 0xFFFF0000
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300145
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200146static void __iomem *per_cpu_int_base;
147static void __iomem *main_int_base;
148static struct irq_domain *armada_370_xp_mpic_domain;
Thomas Petazzoni0f077eb2014-11-21 17:00:00 +0100149static u32 doorbell_mask_reg;
Maxime Ripard5724be82015-03-03 11:27:23 +0100150static int parent_irq;
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200151#ifdef CONFIG_PCI_MSI
152static struct irq_domain *armada_370_xp_msi_domain;
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100153static struct irq_domain *armada_370_xp_msi_inner_domain;
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200154static DECLARE_BITMAP(msi_used, PCI_MSI_DOORBELL_NR);
155static DEFINE_MUTEX(msi_used_lock);
156static phys_addr_t msi_doorbell_addr;
157#endif
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200158
Ezequiel Garcia2c299de2015-03-03 11:43:15 +0100159static inline bool is_percpu_irq(irq_hw_number_t irq)
160{
Maxime Ripard080481f92015-09-25 18:09:34 +0200161 if (irq <= ARMADA_370_XP_MAX_PER_CPU_IRQS)
Ezequiel Garcia2c299de2015-03-03 11:43:15 +0100162 return true;
Maxime Ripard080481f92015-09-25 18:09:34 +0200163
164 return false;
Ezequiel Garcia2c299de2015-03-03 11:43:15 +0100165}
166
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100167/*
168 * In SMP mode:
169 * For shared global interrupts, mask/unmask global enable bit
Marek Belisko097ef182013-03-15 23:34:04 +0100170 * For CPU interrupts, mask/unmask the calling CPU's bit
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100171 */
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200172static void armada_370_xp_irq_mask(struct irq_data *d)
173{
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100174 irq_hw_number_t hwirq = irqd_to_hwirq(d);
175
Ezequiel Garcia2c299de2015-03-03 11:43:15 +0100176 if (!is_percpu_irq(hwirq))
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100177 writel(hwirq, main_int_base +
178 ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS);
179 else
180 writel(hwirq, per_cpu_int_base +
181 ARMADA_370_XP_INT_SET_MASK_OFFS);
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200182}
183
184static void armada_370_xp_irq_unmask(struct irq_data *d)
185{
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100186 irq_hw_number_t hwirq = irqd_to_hwirq(d);
187
Ezequiel Garcia2c299de2015-03-03 11:43:15 +0100188 if (!is_percpu_irq(hwirq))
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100189 writel(hwirq, main_int_base +
190 ARMADA_370_XP_INT_SET_ENABLE_OFFS);
191 else
192 writel(hwirq, per_cpu_int_base +
193 ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200194}
195
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200196#ifdef CONFIG_PCI_MSI
197
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100198static struct irq_chip armada_370_xp_msi_irq_chip = {
Thomas Petazzonif692a172016-02-10 15:46:59 +0100199 .name = "MPIC MSI",
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100200 .irq_mask = pci_msi_mask_irq,
201 .irq_unmask = pci_msi_unmask_irq,
202};
203
204static struct msi_domain_info armada_370_xp_msi_domain_info = {
Thomas Petazzonia71b9412016-02-10 15:47:00 +0100205 .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
Stefan Roese319ec8b2017-08-18 14:59:26 +0200206 MSI_FLAG_MULTI_PCI_MSI | MSI_FLAG_PCI_MSIX),
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100207 .chip = &armada_370_xp_msi_irq_chip,
208};
209
210static void armada_370_xp_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
211{
212 msg->address_lo = lower_32_bits(msi_doorbell_addr);
213 msg->address_hi = upper_32_bits(msi_doorbell_addr);
214 msg->data = 0xf00 | (data->hwirq + PCI_MSI_DOORBELL_START);
215}
216
217static int armada_370_xp_msi_set_affinity(struct irq_data *irq_data,
218 const struct cpumask *mask, bool force)
219{
220 return -EINVAL;
221}
222
223static struct irq_chip armada_370_xp_msi_bottom_irq_chip = {
Thomas Petazzonif692a172016-02-10 15:46:59 +0100224 .name = "MPIC MSI",
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100225 .irq_compose_msi_msg = armada_370_xp_compose_msi_msg,
226 .irq_set_affinity = armada_370_xp_msi_set_affinity,
227};
228
229static int armada_370_xp_msi_alloc(struct irq_domain *domain, unsigned int virq,
230 unsigned int nr_irqs, void *args)
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200231{
Thomas Petazzonia71b9412016-02-10 15:47:00 +0100232 int hwirq, i;
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200233
234 mutex_lock(&msi_used_lock);
Pali Roháre1c66112021-11-25 14:00:57 +0100235 hwirq = bitmap_find_free_region(msi_used, PCI_MSI_DOORBELL_NR,
236 order_base_2(nr_irqs));
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200237 mutex_unlock(&msi_used_lock);
238
Pali Roháre1c66112021-11-25 14:00:57 +0100239 if (hwirq < 0)
240 return -ENOSPC;
241
Thomas Petazzonia71b9412016-02-10 15:47:00 +0100242 for (i = 0; i < nr_irqs; i++) {
243 irq_domain_set_info(domain, virq + i, hwirq + i,
244 &armada_370_xp_msi_bottom_irq_chip,
245 domain->host_data, handle_simple_irq,
246 NULL, NULL);
247 }
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100248
Pali Rohár8f3ed9d2021-11-25 14:00:56 +0100249 return 0;
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200250}
251
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100252static void armada_370_xp_msi_free(struct irq_domain *domain,
253 unsigned int virq, unsigned int nr_irqs)
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200254{
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100255 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
256
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200257 mutex_lock(&msi_used_lock);
Pali Roháre1c66112021-11-25 14:00:57 +0100258 bitmap_release_region(msi_used, d->hwirq, order_base_2(nr_irqs));
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200259 mutex_unlock(&msi_used_lock);
260}
261
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100262static const struct irq_domain_ops armada_370_xp_msi_domain_ops = {
263 .alloc = armada_370_xp_msi_alloc,
264 .free = armada_370_xp_msi_free,
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200265};
266
267static int armada_370_xp_msi_init(struct device_node *node,
268 phys_addr_t main_int_phys_base)
269{
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200270 u32 reg;
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200271
272 msi_doorbell_addr = main_int_phys_base +
273 ARMADA_370_XP_SW_TRIG_INT_OFFS;
274
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100275 armada_370_xp_msi_inner_domain =
276 irq_domain_add_linear(NULL, PCI_MSI_DOORBELL_NR,
277 &armada_370_xp_msi_domain_ops, NULL);
278 if (!armada_370_xp_msi_inner_domain)
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200279 return -ENOMEM;
280
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200281 armada_370_xp_msi_domain =
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100282 pci_msi_create_irq_domain(of_node_to_fwnode(node),
283 &armada_370_xp_msi_domain_info,
284 armada_370_xp_msi_inner_domain);
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200285 if (!armada_370_xp_msi_domain) {
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100286 irq_domain_remove(armada_370_xp_msi_inner_domain);
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200287 return -ENOMEM;
288 }
289
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200290 reg = readl(per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS)
291 | PCI_MSI_DOORBELL_MASK;
292
293 writel(reg, per_cpu_int_base +
294 ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
295
296 /* Unmask IPI interrupt */
297 writel(1, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
298
299 return 0;
300}
301#else
302static inline int armada_370_xp_msi_init(struct device_node *node,
303 phys_addr_t main_int_phys_base)
304{
305 return 0;
306}
307#endif
308
Marc Zyngierf02147d2020-06-22 21:23:36 +0100309static void armada_xp_mpic_perf_init(void)
310{
311 unsigned long cpuid = cpu_logical_map(smp_processor_id());
312
313 /* Enable Performance Counter Overflow interrupts */
314 writel(ARMADA_370_XP_INT_CAUSE_PERF(cpuid),
315 per_cpu_int_base + ARMADA_370_XP_INT_FABRIC_MASK_OFFS);
316}
317
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300318#ifdef CONFIG_SMP
Marc Zyngierf02147d2020-06-22 21:23:36 +0100319static struct irq_domain *ipi_domain;
320
321static void armada_370_xp_ipi_mask(struct irq_data *d)
322{
323 u32 reg;
324 reg = readl(per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
325 reg &= ~BIT(d->hwirq);
326 writel(reg, per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
327}
328
329static void armada_370_xp_ipi_unmask(struct irq_data *d)
330{
331 u32 reg;
332 reg = readl(per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
333 reg |= BIT(d->hwirq);
334 writel(reg, per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
335}
336
337static void armada_370_xp_ipi_send_mask(struct irq_data *d,
338 const struct cpumask *mask)
339{
340 unsigned long map = 0;
341 int cpu;
342
343 /* Convert our logical CPU mask into a physical one. */
344 for_each_cpu(cpu, mask)
345 map |= 1 << cpu_logical_map(cpu);
346
347 /*
348 * Ensure that stores to Normal memory are visible to the
349 * other CPUs before issuing the IPI.
350 */
351 dsb();
352
353 /* submit softirq */
354 writel((map << 8) | d->hwirq, main_int_base +
355 ARMADA_370_XP_SW_TRIG_INT_OFFS);
356}
357
358static void armada_370_xp_ipi_eoi(struct irq_data *d)
359{
360 writel(~BIT(d->hwirq), per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
361}
362
363static struct irq_chip ipi_irqchip = {
364 .name = "IPI",
365 .irq_mask = armada_370_xp_ipi_mask,
366 .irq_unmask = armada_370_xp_ipi_unmask,
367 .irq_eoi = armada_370_xp_ipi_eoi,
368 .ipi_send_mask = armada_370_xp_ipi_send_mask,
369};
370
371static int armada_370_xp_ipi_alloc(struct irq_domain *d,
372 unsigned int virq,
373 unsigned int nr_irqs, void *args)
374{
375 int i;
376
377 for (i = 0; i < nr_irqs; i++) {
378 irq_set_percpu_devid(virq + i);
379 irq_domain_set_info(d, virq + i, i, &ipi_irqchip,
380 d->host_data,
381 handle_percpu_devid_fasteoi_ipi,
382 NULL, NULL);
383 }
384
385 return 0;
386}
387
388static void armada_370_xp_ipi_free(struct irq_domain *d,
389 unsigned int virq,
390 unsigned int nr_irqs)
391{
392 /* Not freeing IPIs */
393}
394
395static const struct irq_domain_ops ipi_domain_ops = {
396 .alloc = armada_370_xp_ipi_alloc,
397 .free = armada_370_xp_ipi_free,
398};
399
400static void ipi_resume(void)
401{
402 int i;
403
404 for (i = 0; i < IPI_DOORBELL_END; i++) {
405 int irq;
406
407 irq = irq_find_mapping(ipi_domain, i);
408 if (irq <= 0)
409 continue;
410 if (irq_percpu_is_enabled(irq)) {
411 struct irq_data *d;
412 d = irq_domain_get_irq_data(ipi_domain, irq);
413 armada_370_xp_ipi_unmask(d);
414 }
415 }
416}
417
418static __init void armada_xp_ipi_init(struct device_node *node)
419{
420 int base_ipi;
421
422 ipi_domain = irq_domain_create_linear(of_node_to_fwnode(node),
423 IPI_DOORBELL_END,
424 &ipi_domain_ops, NULL);
425 if (WARN_ON(!ipi_domain))
426 return;
427
428 irq_domain_update_bus_token(ipi_domain, DOMAIN_BUS_IPI);
429 base_ipi = __irq_domain_alloc_irqs(ipi_domain, -1, IPI_DOORBELL_END,
430 NUMA_NO_NODE, NULL, false, NULL);
431 if (WARN_ON(!base_ipi))
432 return;
433
434 set_smp_ipi_range(base_ipi, IPI_DOORBELL_END);
435}
436
Arnaud Ebalard19e61d42014-01-20 22:52:05 +0100437static DEFINE_RAW_SPINLOCK(irq_controller_lock);
438
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300439static int armada_xp_set_affinity(struct irq_data *d,
440 const struct cpumask *mask_val, bool force)
441{
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100442 irq_hw_number_t hwirq = irqd_to_hwirq(d);
Thomas Gleixner8cc3cfc2014-03-04 20:43:41 +0000443 unsigned long reg, mask;
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100444 int cpu;
445
Thomas Gleixner8cc3cfc2014-03-04 20:43:41 +0000446 /* Select a single core from the affinity mask which is online */
447 cpu = cpumask_any_and(mask_val, cpu_online_mask);
448 mask = 1UL << cpu_logical_map(cpu);
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100449
450 raw_spin_lock(&irq_controller_lock);
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100451 reg = readl(main_int_base + ARMADA_370_XP_INT_SOURCE_CTL(hwirq));
Thomas Gleixner8cc3cfc2014-03-04 20:43:41 +0000452 reg = (reg & (~ARMADA_370_XP_INT_SOURCE_CPU_MASK)) | mask;
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100453 writel(reg, main_int_base + ARMADA_370_XP_INT_SOURCE_CTL(hwirq));
Gregory CLEMENT3202bf02012-12-05 21:43:23 +0100454 raw_spin_unlock(&irq_controller_lock);
455
Marc Zyngiere31793a2017-08-18 09:39:19 +0100456 irq_data_update_effective_affinity(d, cpumask_of(cpu));
457
Thomas Petazzoni1dacf192014-10-24 13:59:16 +0200458 return IRQ_SET_MASK_OK;
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300459}
Marc Zyngierf02147d2020-06-22 21:23:36 +0100460
461static void armada_xp_mpic_smp_cpu_init(void)
462{
463 u32 control;
464 int nr_irqs, i;
465
466 control = readl(main_int_base + ARMADA_370_XP_INT_CONTROL);
467 nr_irqs = (control >> 2) & 0x3ff;
468
469 for (i = 0; i < nr_irqs; i++)
470 writel(i, per_cpu_int_base + ARMADA_370_XP_INT_SET_MASK_OFFS);
471
472 /* Disable all IPIs */
473 writel(0, per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
474
475 /* Clear pending IPIs */
476 writel(0, per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
477
478 /* Unmask IPI interrupt */
479 writel(0, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
480}
481
482static void armada_xp_mpic_reenable_percpu(void)
483{
484 unsigned int irq;
485
486 /* Re-enable per-CPU interrupts that were enabled before suspend */
487 for (irq = 0; irq < ARMADA_370_XP_MAX_PER_CPU_IRQS; irq++) {
488 struct irq_data *data;
489 int virq;
490
491 virq = irq_linear_revmap(armada_370_xp_mpic_domain, irq);
492 if (virq == 0)
493 continue;
494
495 data = irq_get_irq_data(virq);
496
497 if (!irq_percpu_is_enabled(virq))
498 continue;
499
500 armada_370_xp_irq_unmask(data);
501 }
502
503 ipi_resume();
504}
505
506static int armada_xp_mpic_starting_cpu(unsigned int cpu)
507{
508 armada_xp_mpic_perf_init();
509 armada_xp_mpic_smp_cpu_init();
510 armada_xp_mpic_reenable_percpu();
511 return 0;
512}
513
514static int mpic_cascaded_starting_cpu(unsigned int cpu)
515{
516 armada_xp_mpic_perf_init();
517 armada_xp_mpic_reenable_percpu();
518 enable_percpu_irq(parent_irq, IRQ_TYPE_NONE);
519 return 0;
520}
521#else
522static void armada_xp_mpic_smp_cpu_init(void) {}
523static void ipi_resume(void) {}
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300524#endif
525
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200526static struct irq_chip armada_370_xp_irq_chip = {
Thomas Petazzonif692a172016-02-10 15:46:59 +0100527 .name = "MPIC",
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200528 .irq_mask = armada_370_xp_irq_mask,
529 .irq_mask_ack = armada_370_xp_irq_mask,
530 .irq_unmask = armada_370_xp_irq_unmask,
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300531#ifdef CONFIG_SMP
532 .irq_set_affinity = armada_xp_set_affinity,
533#endif
Gregory CLEMENT0d8e1d82015-03-30 16:04:37 +0200534 .flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_MASK_ON_SUSPEND,
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200535};
536
537static int armada_370_xp_mpic_irq_map(struct irq_domain *h,
538 unsigned int virq, irq_hw_number_t hw)
539{
540 armada_370_xp_irq_mask(irq_get_irq_data(virq));
Ezequiel Garcia2c299de2015-03-03 11:43:15 +0100541 if (!is_percpu_irq(hw))
Gregory CLEMENT600468d2013-04-05 14:32:52 +0200542 writel(hw, per_cpu_int_base +
543 ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
544 else
545 writel(hw, main_int_base + ARMADA_370_XP_INT_SET_ENABLE_OFFS);
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200546 irq_set_status_flags(virq, IRQ_LEVEL);
Gregory CLEMENT3a6f08a2013-01-25 18:32:41 +0100547
Ezequiel Garcia2c299de2015-03-03 11:43:15 +0100548 if (is_percpu_irq(hw)) {
Gregory CLEMENT3a6f08a2013-01-25 18:32:41 +0100549 irq_set_percpu_devid(virq);
550 irq_set_chip_and_handler(virq, &armada_370_xp_irq_chip,
551 handle_percpu_devid_irq);
Gregory CLEMENT3a6f08a2013-01-25 18:32:41 +0100552 } else {
553 irq_set_chip_and_handler(virq, &armada_370_xp_irq_chip,
554 handle_level_irq);
Marc Zyngiere31793a2017-08-18 09:39:19 +0100555 irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(virq)));
Gregory CLEMENT3a6f08a2013-01-25 18:32:41 +0100556 }
Rob Herringd17cab42015-08-29 18:01:22 -0500557 irq_set_probe(virq);
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200558
559 return 0;
560}
561
Krzysztof Kozlowski96009732015-04-27 21:54:24 +0900562static const struct irq_domain_ops armada_370_xp_mpic_irq_ops = {
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200563 .map = armada_370_xp_mpic_irq_map,
564 .xlate = irq_domain_xlate_onecell,
565};
566
Ezequiel Garcia9b8cf772014-02-10 17:00:01 -0300567#ifdef CONFIG_PCI_MSI
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300568static void armada_370_xp_handle_msi_irq(struct pt_regs *regs, bool is_chained)
Ezequiel Garcia9b8cf772014-02-10 17:00:01 -0300569{
570 u32 msimask, msinr;
571
572 msimask = readl_relaxed(per_cpu_int_base +
573 ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS)
574 & PCI_MSI_DOORBELL_MASK;
575
576 writel(~msimask, per_cpu_int_base +
577 ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS);
578
579 for (msinr = PCI_MSI_DOORBELL_START;
580 msinr < PCI_MSI_DOORBELL_END; msinr++) {
581 int irq;
582
583 if (!(msimask & BIT(msinr)))
584 continue;
585
Marc Zyngiere89c6a02014-08-26 11:03:21 +0100586 if (is_chained) {
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100587 irq = irq_find_mapping(armada_370_xp_msi_inner_domain,
Thomas Petazzoni0636bab2016-02-10 15:46:58 +0100588 msinr - PCI_MSI_DOORBELL_START);
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300589 generic_handle_irq(irq);
Marc Zyngiere89c6a02014-08-26 11:03:21 +0100590 } else {
Thomas Petazzoni0636bab2016-02-10 15:46:58 +0100591 irq = msinr - PCI_MSI_DOORBELL_START;
Thomas Petazzonifcc392d2016-02-10 15:46:57 +0100592 handle_domain_irq(armada_370_xp_msi_inner_domain,
Marc Zyngiere89c6a02014-08-26 11:03:21 +0100593 irq, regs);
594 }
Ezequiel Garcia9b8cf772014-02-10 17:00:01 -0300595 }
596}
597#else
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300598static void armada_370_xp_handle_msi_irq(struct pt_regs *r, bool b) {}
Ezequiel Garcia9b8cf772014-02-10 17:00:01 -0300599#endif
600
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200601static void armada_370_xp_mpic_handle_cascade_irq(struct irq_desc *desc)
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300602{
Jiang Liu5b292642015-06-04 12:13:20 +0800603 struct irq_chip *chip = irq_desc_get_chip(desc);
Grzegorz Jaszczyk758e8362014-09-25 13:17:19 +0200604 unsigned long irqmap, irqn, irqsrc, cpuid;
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300605 unsigned int cascade_irq;
606
607 chained_irq_enter(chip, desc);
608
609 irqmap = readl_relaxed(per_cpu_int_base + ARMADA_375_PPI_CAUSE);
Grzegorz Jaszczyk758e8362014-09-25 13:17:19 +0200610 cpuid = cpu_logical_map(smp_processor_id());
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300611
612 for_each_set_bit(irqn, &irqmap, BITS_PER_LONG) {
Grzegorz Jaszczyk758e8362014-09-25 13:17:19 +0200613 irqsrc = readl_relaxed(main_int_base +
614 ARMADA_370_XP_INT_SOURCE_CTL(irqn));
615
616 /* Check if the interrupt is not masked on current CPU.
617 * Test IRQ (0-1) and FIQ (8-9) mask bits.
618 */
619 if (!(irqsrc & ARMADA_370_XP_INT_IRQ_FIQ_MASK(cpuid)))
620 continue;
621
622 if (irqn == 1) {
623 armada_370_xp_handle_msi_irq(NULL, true);
624 continue;
625 }
626
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300627 cascade_irq = irq_find_mapping(armada_370_xp_mpic_domain, irqn);
628 generic_handle_irq(cascade_irq);
629 }
630
631 chained_irq_exit(chip, desc);
632}
633
Stephen Boyd8783dd32014-03-04 16:40:30 -0800634static void __exception_irq_entry
Thomas Petazzoni9339d432013-04-09 23:26:15 +0200635armada_370_xp_handle_irq(struct pt_regs *regs)
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200636{
637 u32 irqstat, irqnr;
638
639 do {
640 irqstat = readl_relaxed(per_cpu_int_base +
641 ARMADA_370_XP_CPU_INTACK_OFFS);
642 irqnr = irqstat & 0x3FF;
643
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300644 if (irqnr > 1022)
645 break;
646
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200647 if (irqnr > 1) {
Marc Zyngiere89c6a02014-08-26 11:03:21 +0100648 handle_domain_irq(armada_370_xp_mpic_domain,
649 irqnr, regs);
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200650 continue;
651 }
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200652
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200653 /* MSI handling */
Ezequiel Garcia9b8cf772014-02-10 17:00:01 -0300654 if (irqnr == 1)
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300655 armada_370_xp_handle_msi_irq(regs, false);
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200656
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300657#ifdef CONFIG_SMP
658 /* IPI Handling */
659 if (irqnr == 0) {
Marc Zyngierf02147d2020-06-22 21:23:36 +0100660 unsigned long ipimask;
661 int ipi;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200662
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300663 ipimask = readl_relaxed(per_cpu_int_base +
664 ARMADA_370_XP_IN_DRBEL_CAUSE_OFFS)
Thomas Petazzoni5ec69012013-04-09 23:26:17 +0200665 & IPI_DOORBELL_MASK;
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300666
Marc Zyngierf02147d2020-06-22 21:23:36 +0100667 for_each_set_bit(ipi, &ipimask, IPI_DOORBELL_END)
668 handle_domain_irq(ipi_domain, ipi, regs);
Gregory CLEMENT344e8732012-08-02 11:19:12 +0300669 }
670#endif
671
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200672 } while (1);
673}
674
Thomas Petazzoni0f077eb2014-11-21 17:00:00 +0100675static int armada_370_xp_mpic_suspend(void)
676{
677 doorbell_mask_reg = readl(per_cpu_int_base +
678 ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
679 return 0;
680}
681
682static void armada_370_xp_mpic_resume(void)
683{
684 int nirqs;
685 irq_hw_number_t irq;
686
687 /* Re-enable interrupts */
688 nirqs = (readl(main_int_base + ARMADA_370_XP_INT_CONTROL) >> 2) & 0x3ff;
689 for (irq = 0; irq < nirqs; irq++) {
690 struct irq_data *data;
691 int virq;
692
693 virq = irq_linear_revmap(armada_370_xp_mpic_domain, irq);
694 if (virq == 0)
695 continue;
696
Thomas Petazzoni0fa4ce72017-05-18 10:07:39 +0200697 data = irq_get_irq_data(virq);
698
699 if (!is_percpu_irq(irq)) {
700 /* Non per-CPU interrupts */
Thomas Petazzoni0f077eb2014-11-21 17:00:00 +0100701 writel(irq, per_cpu_int_base +
702 ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
Thomas Petazzoni0fa4ce72017-05-18 10:07:39 +0200703 if (!irqd_irq_disabled(data))
704 armada_370_xp_irq_unmask(data);
705 } else {
706 /* Per-CPU interrupts */
Thomas Petazzoni0f077eb2014-11-21 17:00:00 +0100707 writel(irq, main_int_base +
708 ARMADA_370_XP_INT_SET_ENABLE_OFFS);
709
Thomas Petazzoni0fa4ce72017-05-18 10:07:39 +0200710 /*
711 * Re-enable on the current CPU,
712 * armada_xp_mpic_reenable_percpu() will take
713 * care of secondary CPUs when they come up.
714 */
715 if (irq_percpu_is_enabled(virq))
716 armada_370_xp_irq_unmask(data);
717 }
Thomas Petazzoni0f077eb2014-11-21 17:00:00 +0100718 }
719
720 /* Reconfigure doorbells for IPIs and MSIs */
721 writel(doorbell_mask_reg,
722 per_cpu_int_base + ARMADA_370_XP_IN_DRBEL_MSK_OFFS);
723 if (doorbell_mask_reg & IPI_DOORBELL_MASK)
724 writel(0, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
725 if (doorbell_mask_reg & PCI_MSI_DOORBELL_MASK)
726 writel(1, per_cpu_int_base + ARMADA_370_XP_INT_CLEAR_MASK_OFFS);
Marc Zyngierf02147d2020-06-22 21:23:36 +0100727
728 ipi_resume();
Thomas Petazzoni0f077eb2014-11-21 17:00:00 +0100729}
730
Ben Dooks6c880902016-06-08 18:55:33 +0100731static struct syscore_ops armada_370_xp_mpic_syscore_ops = {
Thomas Petazzoni0f077eb2014-11-21 17:00:00 +0100732 .suspend = armada_370_xp_mpic_suspend,
733 .resume = armada_370_xp_mpic_resume,
734};
735
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200736static int __init armada_370_xp_mpic_of_init(struct device_node *node,
737 struct device_node *parent)
738{
Thomas Petazzoni627dfcc2013-08-09 22:27:10 +0200739 struct resource main_int_res, per_cpu_int_res;
Maxime Ripard5724be82015-03-03 11:27:23 +0100740 int nr_irqs, i;
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200741 u32 control;
742
Thomas Petazzoni627dfcc2013-08-09 22:27:10 +0200743 BUG_ON(of_address_to_resource(node, 0, &main_int_res));
744 BUG_ON(of_address_to_resource(node, 1, &per_cpu_int_res));
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200745
Thomas Petazzoni627dfcc2013-08-09 22:27:10 +0200746 BUG_ON(!request_mem_region(main_int_res.start,
747 resource_size(&main_int_res),
748 node->full_name));
749 BUG_ON(!request_mem_region(per_cpu_int_res.start,
750 resource_size(&per_cpu_int_res),
751 node->full_name));
752
753 main_int_base = ioremap(main_int_res.start,
754 resource_size(&main_int_res));
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200755 BUG_ON(!main_int_base);
Thomas Petazzoni627dfcc2013-08-09 22:27:10 +0200756
757 per_cpu_int_base = ioremap(per_cpu_int_res.start,
758 resource_size(&per_cpu_int_res));
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200759 BUG_ON(!per_cpu_int_base);
Gregory CLEMENTd792b1e2012-09-26 18:02:48 +0200760
761 control = readl(main_int_base + ARMADA_370_XP_INT_CONTROL);
Thomas Petazzonib73842b2014-05-30 22:18:18 +0200762 nr_irqs = (control >> 2) & 0x3ff;
763
764 for (i = 0; i < nr_irqs; i++)
765 writel(i, main_int_base + ARMADA_370_XP_INT_CLEAR_ENABLE_OFFS);
Gregory CLEMENTd792b1e2012-09-26 18:02:48 +0200766
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200767 armada_370_xp_mpic_domain =
Thomas Petazzonib73842b2014-05-30 22:18:18 +0200768 irq_domain_add_linear(node, nr_irqs,
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200769 &armada_370_xp_mpic_irq_ops, NULL);
Thomas Petazzoni627dfcc2013-08-09 22:27:10 +0200770 BUG_ON(!armada_370_xp_mpic_domain);
Marc Zyngier96f0d932017-06-22 11:42:50 +0100771 irq_domain_update_bus_token(armada_370_xp_mpic_domain, DOMAIN_BUS_WIRED);
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200772
Ezequiel Garcia933a24b2015-03-03 11:43:14 +0100773 /* Setup for the boot CPU */
Maxime Ripard28da06d2015-03-03 11:43:16 +0100774 armada_xp_mpic_perf_init();
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200775 armada_xp_mpic_smp_cpu_init();
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200776
Thomas Petazzoni31f614e2013-08-09 22:27:11 +0200777 armada_370_xp_msi_init(node, main_int_res.start);
778
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300779 parent_irq = irq_of_parse_and_map(node, 0);
780 if (parent_irq <= 0) {
781 irq_set_default_host(armada_370_xp_mpic_domain);
782 set_handle_irq(armada_370_xp_handle_irq);
Thomas Petazzonief37d332014-04-14 15:54:01 +0200783#ifdef CONFIG_SMP
Marc Zyngierf02147d2020-06-22 21:23:36 +0100784 armada_xp_ipi_init(node);
Richard Cochrancb5ff2d2016-07-13 17:16:07 +0000785 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_ARMADA_XP_STARTING,
Thomas Gleixner73c1b412016-12-21 20:19:54 +0100786 "irqchip/armada/ipi:starting",
Richard Cochrancb5ff2d2016-07-13 17:16:07 +0000787 armada_xp_mpic_starting_cpu, NULL);
Thomas Petazzonief37d332014-04-14 15:54:01 +0200788#endif
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300789 } else {
Maxime Ripard5724be82015-03-03 11:27:23 +0100790#ifdef CONFIG_SMP
Thomas Gleixner008b69e2016-12-21 20:19:57 +0100791 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_ARMADA_XP_STARTING,
Thomas Gleixner73c1b412016-12-21 20:19:54 +0100792 "irqchip/armada/cascade:starting",
Richard Cochrancb5ff2d2016-07-13 17:16:07 +0000793 mpic_cascaded_starting_cpu, NULL);
Maxime Ripard5724be82015-03-03 11:27:23 +0100794#endif
Ezequiel Garciabc69b8a2014-02-10 17:00:02 -0300795 irq_set_chained_handler(parent_irq,
796 armada_370_xp_mpic_handle_cascade_irq);
797 }
Thomas Petazzonib313ada2013-04-09 23:26:16 +0200798
Thomas Petazzoni0f077eb2014-11-21 17:00:00 +0100799 register_syscore_ops(&armada_370_xp_mpic_syscore_ops);
800
Thomas Petazzoni9ae6f742012-06-13 19:01:28 +0200801 return 0;
802}
803
Thomas Petazzoni9339d432013-04-09 23:26:15 +0200804IRQCHIP_DECLARE(armada_370_xp_mpic, "marvell,mpic", armada_370_xp_mpic_of_init);