blob: 9e6101a38e8548d7562509b0cd32e279a4717ba9 [file] [log] [blame]
Marek Vasut646781d32012-08-03 17:26:11 +02001/*
2 * Freescale MXS SPI master driver
3 *
4 * Copyright 2012 DENX Software Engineering, GmbH.
5 * Copyright 2012 Freescale Semiconductor, Inc.
6 * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
7 *
8 * Rework and transition to new API by:
9 * Marek Vasut <marex@denx.de>
10 *
11 * Based on previous attempt by:
12 * Fabio Estevam <fabio.estevam@freescale.com>
13 *
14 * Based on code from U-Boot bootloader by:
15 * Marek Vasut <marex@denx.de>
16 *
17 * Based on spi-stmp.c, which is:
18 * Author: Dmitry Pervushin <dimka@embeddedalley.com>
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2 of the License, or
23 * (at your option) any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 */
30
31#include <linux/kernel.h>
32#include <linux/init.h>
33#include <linux/ioport.h>
34#include <linux/of.h>
35#include <linux/of_device.h>
36#include <linux/of_gpio.h>
37#include <linux/platform_device.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
40#include <linux/dma-mapping.h>
41#include <linux/dmaengine.h>
42#include <linux/highmem.h>
43#include <linux/clk.h>
44#include <linux/err.h>
45#include <linux/completion.h>
46#include <linux/gpio.h>
47#include <linux/regulator/consumer.h>
48#include <linux/module.h>
Marek Vasut646781d32012-08-03 17:26:11 +020049#include <linux/stmp_device.h>
50#include <linux/spi/spi.h>
51#include <linux/spi/mxs-spi.h>
52
53#define DRIVER_NAME "mxs-spi"
54
Marek Vasut010b4812012-09-04 04:40:15 +020055/* Use 10S timeout for very long transfers, it should suffice. */
56#define SSP_TIMEOUT 10000
Marek Vasut646781d32012-08-03 17:26:11 +020057
Marek Vasut474afc02012-08-03 17:26:13 +020058#define SG_MAXLEN 0xff00
59
Trent Piepho28cad122013-10-01 13:14:50 -070060/*
61 * Flags for txrx functions. More efficient that using an argument register for
62 * each one.
63 */
64#define TXRX_WRITE (1<<0) /* This is a write */
65#define TXRX_DEASSERT_CS (1<<1) /* De-assert CS at end of txrx */
66
Marek Vasut646781d32012-08-03 17:26:11 +020067struct mxs_spi {
68 struct mxs_ssp ssp;
Marek Vasut474afc02012-08-03 17:26:13 +020069 struct completion c;
Marek Vasut646781d32012-08-03 17:26:11 +020070};
71
72static int mxs_spi_setup_transfer(struct spi_device *dev,
Trent Piephoaa9e0c62013-10-01 13:15:40 -070073 const struct spi_transfer *t)
Marek Vasut646781d32012-08-03 17:26:11 +020074{
75 struct mxs_spi *spi = spi_master_get_devdata(dev->master);
76 struct mxs_ssp *ssp = &spi->ssp;
Trent Piephoaa9e0c62013-10-01 13:15:40 -070077 const unsigned int hz = min(dev->max_speed_hz, t->speed_hz);
Marek Vasut646781d32012-08-03 17:26:11 +020078
Marek Vasut646781d32012-08-03 17:26:11 +020079 if (hz == 0) {
Trent Piephoaa9e0c62013-10-01 13:15:40 -070080 dev_err(&dev->dev, "SPI clock rate of zero not allowed\n");
Marek Vasut646781d32012-08-03 17:26:11 +020081 return -EINVAL;
82 }
83
84 mxs_ssp_set_clk_rate(ssp, hz);
85
Trent Piepho58f46e42013-10-01 13:14:25 -070086 writel(BM_SSP_CTRL0_LOCK_CS,
87 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
Trent Piephoaa9e0c62013-10-01 13:15:40 -070088
Marek Vasut646781d32012-08-03 17:26:11 +020089 writel(BF_SSP_CTRL1_SSP_MODE(BV_SSP_CTRL1_SSP_MODE__SPI) |
Trent Piephoaa9e0c62013-10-01 13:15:40 -070090 BF_SSP_CTRL1_WORD_LENGTH(BV_SSP_CTRL1_WORD_LENGTH__EIGHT_BITS) |
91 ((dev->mode & SPI_CPOL) ? BM_SSP_CTRL1_POLARITY : 0) |
92 ((dev->mode & SPI_CPHA) ? BM_SSP_CTRL1_PHASE : 0),
93 ssp->base + HW_SSP_CTRL1(ssp));
Marek Vasut646781d32012-08-03 17:26:11 +020094
95 writel(0x0, ssp->base + HW_SSP_CMD0);
96 writel(0x0, ssp->base + HW_SSP_CMD1);
97
98 return 0;
99}
100
101static int mxs_spi_setup(struct spi_device *dev)
102{
Marek Vasut646781d32012-08-03 17:26:11 +0200103 if (!dev->bits_per_word)
104 dev->bits_per_word = 8;
105
Trent Piepho9c97e342013-10-01 13:15:25 -0700106 return 0;
Marek Vasut646781d32012-08-03 17:26:11 +0200107}
108
109static uint32_t mxs_spi_cs_to_reg(unsigned cs)
110{
111 uint32_t select = 0;
112
113 /*
114 * i.MX28 Datasheet: 17.10.1: HW_SSP_CTRL0
115 *
116 * The bits BM_SSP_CTRL0_WAIT_FOR_CMD and BM_SSP_CTRL0_WAIT_FOR_IRQ
117 * in HW_SSP_CTRL0 register do have multiple usage, please refer to
118 * the datasheet for further details. In SPI mode, they are used to
119 * toggle the chip-select lines (nCS pins).
120 */
121 if (cs & 1)
122 select |= BM_SSP_CTRL0_WAIT_FOR_CMD;
123 if (cs & 2)
124 select |= BM_SSP_CTRL0_WAIT_FOR_IRQ;
125
126 return select;
127}
128
Marek Vasut646781d32012-08-03 17:26:11 +0200129static int mxs_ssp_wait(struct mxs_spi *spi, int offset, int mask, bool set)
130{
Marek Vasutf13639d2012-09-04 04:40:18 +0200131 const unsigned long timeout = jiffies + msecs_to_jiffies(SSP_TIMEOUT);
Marek Vasut646781d32012-08-03 17:26:11 +0200132 struct mxs_ssp *ssp = &spi->ssp;
133 uint32_t reg;
134
Marek Vasutf13639d2012-09-04 04:40:18 +0200135 do {
Marek Vasut646781d32012-08-03 17:26:11 +0200136 reg = readl_relaxed(ssp->base + offset);
137
Marek Vasutf13639d2012-09-04 04:40:18 +0200138 if (!set)
139 reg = ~reg;
Marek Vasut646781d32012-08-03 17:26:11 +0200140
Marek Vasutf13639d2012-09-04 04:40:18 +0200141 reg &= mask;
Marek Vasut646781d32012-08-03 17:26:11 +0200142
Marek Vasutf13639d2012-09-04 04:40:18 +0200143 if (reg == mask)
144 return 0;
145 } while (time_before(jiffies, timeout));
Marek Vasut646781d32012-08-03 17:26:11 +0200146
Marek Vasutf13639d2012-09-04 04:40:18 +0200147 return -ETIMEDOUT;
Marek Vasut646781d32012-08-03 17:26:11 +0200148}
149
Marek Vasut474afc02012-08-03 17:26:13 +0200150static void mxs_ssp_dma_irq_callback(void *param)
151{
152 struct mxs_spi *spi = param;
153 complete(&spi->c);
154}
155
156static irqreturn_t mxs_ssp_irq_handler(int irq, void *dev_id)
157{
158 struct mxs_ssp *ssp = dev_id;
159 dev_err(ssp->dev, "%s[%i] CTRL1=%08x STATUS=%08x\n",
160 __func__, __LINE__,
161 readl(ssp->base + HW_SSP_CTRL1(ssp)),
162 readl(ssp->base + HW_SSP_STATUS(ssp)));
163 return IRQ_HANDLED;
164}
165
Trent Piepho0b782f72013-10-01 13:15:04 -0700166static int mxs_spi_txrx_dma(struct mxs_spi *spi,
Marek Vasut474afc02012-08-03 17:26:13 +0200167 unsigned char *buf, int len,
Trent Piepho28cad122013-10-01 13:14:50 -0700168 unsigned int flags)
Marek Vasut474afc02012-08-03 17:26:13 +0200169{
170 struct mxs_ssp *ssp = &spi->ssp;
Marek Vasut010b4812012-09-04 04:40:15 +0200171 struct dma_async_tx_descriptor *desc = NULL;
172 const bool vmalloced_buf = is_vmalloc_addr(buf);
173 const int desc_len = vmalloced_buf ? PAGE_SIZE : SG_MAXLEN;
174 const int sgs = DIV_ROUND_UP(len, desc_len);
Marek Vasut474afc02012-08-03 17:26:13 +0200175 int sg_count;
Marek Vasut010b4812012-09-04 04:40:15 +0200176 int min, ret;
177 uint32_t ctrl0;
178 struct page *vm_page;
179 void *sg_buf;
180 struct {
181 uint32_t pio[4];
182 struct scatterlist sg;
183 } *dma_xfer;
Marek Vasut474afc02012-08-03 17:26:13 +0200184
Marek Vasut010b4812012-09-04 04:40:15 +0200185 if (!len)
Marek Vasut474afc02012-08-03 17:26:13 +0200186 return -EINVAL;
Marek Vasut010b4812012-09-04 04:40:15 +0200187
188 dma_xfer = kzalloc(sizeof(*dma_xfer) * sgs, GFP_KERNEL);
189 if (!dma_xfer)
190 return -ENOMEM;
Marek Vasut474afc02012-08-03 17:26:13 +0200191
Marek Vasut41682e02012-08-24 04:56:27 +0200192 INIT_COMPLETION(spi->c);
Marek Vasut474afc02012-08-03 17:26:13 +0200193
Trent Piepho0b782f72013-10-01 13:15:04 -0700194 /* Chip select was already programmed into CTRL0 */
Marek Vasut010b4812012-09-04 04:40:15 +0200195 ctrl0 = readl(ssp->base + HW_SSP_CTRL0);
Trent Piephodf23286e2013-10-01 13:14:57 -0700196 ctrl0 &= ~(BM_SSP_CTRL0_XFER_COUNT | BM_SSP_CTRL0_IGNORE_CRC |
197 BM_SSP_CTRL0_READ);
Trent Piepho0b782f72013-10-01 13:15:04 -0700198 ctrl0 |= BM_SSP_CTRL0_DATA_XFER;
Marek Vasut010b4812012-09-04 04:40:15 +0200199
Trent Piepho28cad122013-10-01 13:14:50 -0700200 if (!(flags & TXRX_WRITE))
Marek Vasut010b4812012-09-04 04:40:15 +0200201 ctrl0 |= BM_SSP_CTRL0_READ;
Marek Vasut474afc02012-08-03 17:26:13 +0200202
203 /* Queue the DMA data transfer. */
Marek Vasut010b4812012-09-04 04:40:15 +0200204 for (sg_count = 0; sg_count < sgs; sg_count++) {
Trent Piepho28cad122013-10-01 13:14:50 -0700205 /* Prepare the transfer descriptor. */
Marek Vasut010b4812012-09-04 04:40:15 +0200206 min = min(len, desc_len);
Marek Vasut474afc02012-08-03 17:26:13 +0200207
Trent Piepho28cad122013-10-01 13:14:50 -0700208 /*
209 * De-assert CS on last segment if flag is set (i.e., no more
210 * transfers will follow)
211 */
212 if ((sg_count + 1 == sgs) && (flags & TXRX_DEASSERT_CS))
Marek Vasut010b4812012-09-04 04:40:15 +0200213 ctrl0 |= BM_SSP_CTRL0_IGNORE_CRC;
Marek Vasut474afc02012-08-03 17:26:13 +0200214
Juha Lummeba486a22012-12-26 14:48:51 +0900215 if (ssp->devid == IMX23_SSP) {
216 ctrl0 &= ~BM_SSP_CTRL0_XFER_COUNT;
Marek Vasut010b4812012-09-04 04:40:15 +0200217 ctrl0 |= min;
Juha Lummeba486a22012-12-26 14:48:51 +0900218 }
Marek Vasut010b4812012-09-04 04:40:15 +0200219
220 dma_xfer[sg_count].pio[0] = ctrl0;
221 dma_xfer[sg_count].pio[3] = min;
222
223 if (vmalloced_buf) {
224 vm_page = vmalloc_to_page(buf);
225 if (!vm_page) {
226 ret = -ENOMEM;
227 goto err_vmalloc;
228 }
229 sg_buf = page_address(vm_page) +
230 ((size_t)buf & ~PAGE_MASK);
231 } else {
232 sg_buf = buf;
233 }
234
235 sg_init_one(&dma_xfer[sg_count].sg, sg_buf, min);
236 ret = dma_map_sg(ssp->dev, &dma_xfer[sg_count].sg, 1,
Trent Piepho28cad122013-10-01 13:14:50 -0700237 (flags & TXRX_WRITE) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
Marek Vasut010b4812012-09-04 04:40:15 +0200238
239 len -= min;
240 buf += min;
241
242 /* Queue the PIO register write transfer. */
243 desc = dmaengine_prep_slave_sg(ssp->dmach,
244 (struct scatterlist *)dma_xfer[sg_count].pio,
245 (ssp->devid == IMX23_SSP) ? 1 : 4,
246 DMA_TRANS_NONE,
247 sg_count ? DMA_PREP_INTERRUPT : 0);
248 if (!desc) {
249 dev_err(ssp->dev,
250 "Failed to get PIO reg. write descriptor.\n");
251 ret = -EINVAL;
252 goto err_mapped;
253 }
254
255 desc = dmaengine_prep_slave_sg(ssp->dmach,
256 &dma_xfer[sg_count].sg, 1,
Trent Piepho28cad122013-10-01 13:14:50 -0700257 (flags & TXRX_WRITE) ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
Marek Vasut010b4812012-09-04 04:40:15 +0200258 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
259
260 if (!desc) {
261 dev_err(ssp->dev,
262 "Failed to get DMA data write descriptor.\n");
263 ret = -EINVAL;
264 goto err_mapped;
265 }
Marek Vasut474afc02012-08-03 17:26:13 +0200266 }
267
268 /*
269 * The last descriptor must have this callback,
270 * to finish the DMA transaction.
271 */
272 desc->callback = mxs_ssp_dma_irq_callback;
273 desc->callback_param = spi;
274
275 /* Start the transfer. */
276 dmaengine_submit(desc);
277 dma_async_issue_pending(ssp->dmach);
278
279 ret = wait_for_completion_timeout(&spi->c,
280 msecs_to_jiffies(SSP_TIMEOUT));
Marek Vasut474afc02012-08-03 17:26:13 +0200281 if (!ret) {
282 dev_err(ssp->dev, "DMA transfer timeout\n");
283 ret = -ETIMEDOUT;
Marek Vasut44968462012-10-14 04:32:56 +0200284 dmaengine_terminate_all(ssp->dmach);
Marek Vasut010b4812012-09-04 04:40:15 +0200285 goto err_vmalloc;
Marek Vasut474afc02012-08-03 17:26:13 +0200286 }
287
288 ret = 0;
289
Marek Vasut010b4812012-09-04 04:40:15 +0200290err_vmalloc:
291 while (--sg_count >= 0) {
292err_mapped:
293 dma_unmap_sg(ssp->dev, &dma_xfer[sg_count].sg, 1,
Trent Piepho28cad122013-10-01 13:14:50 -0700294 (flags & TXRX_WRITE) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
Marek Vasut474afc02012-08-03 17:26:13 +0200295 }
296
Marek Vasut010b4812012-09-04 04:40:15 +0200297 kfree(dma_xfer);
298
Marek Vasut474afc02012-08-03 17:26:13 +0200299 return ret;
300}
301
Trent Piepho0b782f72013-10-01 13:15:04 -0700302static int mxs_spi_txrx_pio(struct mxs_spi *spi,
Marek Vasut646781d32012-08-03 17:26:11 +0200303 unsigned char *buf, int len,
Trent Piepho28cad122013-10-01 13:14:50 -0700304 unsigned int flags)
Marek Vasut646781d32012-08-03 17:26:11 +0200305{
306 struct mxs_ssp *ssp = &spi->ssp;
307
Trent Piepho75e73fa2013-10-01 13:14:39 -0700308 writel(BM_SSP_CTRL0_IGNORE_CRC,
309 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR);
Marek Vasut646781d32012-08-03 17:26:11 +0200310
Marek Vasut646781d32012-08-03 17:26:11 +0200311 while (len--) {
Trent Piepho28cad122013-10-01 13:14:50 -0700312 if (len == 0 && (flags & TXRX_DEASSERT_CS))
Trent Piephof5bc7382013-10-01 13:14:32 -0700313 writel(BM_SSP_CTRL0_IGNORE_CRC,
314 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
Marek Vasut646781d32012-08-03 17:26:11 +0200315
316 if (ssp->devid == IMX23_SSP) {
317 writel(BM_SSP_CTRL0_XFER_COUNT,
318 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR);
319 writel(1,
320 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
321 } else {
322 writel(1, ssp->base + HW_SSP_XFER_SIZE);
323 }
324
Trent Piepho28cad122013-10-01 13:14:50 -0700325 if (flags & TXRX_WRITE)
Marek Vasut646781d32012-08-03 17:26:11 +0200326 writel(BM_SSP_CTRL0_READ,
327 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR);
328 else
329 writel(BM_SSP_CTRL0_READ,
330 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
331
332 writel(BM_SSP_CTRL0_RUN,
333 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
334
335 if (mxs_ssp_wait(spi, HW_SSP_CTRL0, BM_SSP_CTRL0_RUN, 1))
336 return -ETIMEDOUT;
337
Trent Piepho28cad122013-10-01 13:14:50 -0700338 if (flags & TXRX_WRITE)
Marek Vasut646781d32012-08-03 17:26:11 +0200339 writel(*buf, ssp->base + HW_SSP_DATA(ssp));
340
341 writel(BM_SSP_CTRL0_DATA_XFER,
342 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
343
Trent Piepho28cad122013-10-01 13:14:50 -0700344 if (!(flags & TXRX_WRITE)) {
Marek Vasut646781d32012-08-03 17:26:11 +0200345 if (mxs_ssp_wait(spi, HW_SSP_STATUS(ssp),
346 BM_SSP_STATUS_FIFO_EMPTY, 0))
347 return -ETIMEDOUT;
348
349 *buf = (readl(ssp->base + HW_SSP_DATA(ssp)) & 0xff);
350 }
351
352 if (mxs_ssp_wait(spi, HW_SSP_CTRL0, BM_SSP_CTRL0_RUN, 0))
353 return -ETIMEDOUT;
354
355 buf++;
356 }
357
358 if (len <= 0)
359 return 0;
360
361 return -ETIMEDOUT;
362}
363
364static int mxs_spi_transfer_one(struct spi_master *master,
365 struct spi_message *m)
366{
367 struct mxs_spi *spi = spi_master_get_devdata(master);
368 struct mxs_ssp *ssp = &spi->ssp;
Marek Vasut646781d32012-08-03 17:26:11 +0200369 struct spi_transfer *t, *tmp_t;
Trent Piepho28cad122013-10-01 13:14:50 -0700370 unsigned int flag;
Marek Vasut646781d32012-08-03 17:26:11 +0200371 int status = 0;
Marek Vasut646781d32012-08-03 17:26:11 +0200372
Trent Piepho0b782f72013-10-01 13:15:04 -0700373 /* Program CS register bits here, it will be used for all transfers. */
374 writel(BM_SSP_CTRL0_WAIT_FOR_CMD | BM_SSP_CTRL0_WAIT_FOR_IRQ,
375 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR);
376 writel(mxs_spi_cs_to_reg(m->spi->chip_select),
377 ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
Marek Vasut646781d32012-08-03 17:26:11 +0200378
379 list_for_each_entry_safe(t, tmp_t, &m->transfers, transfer_list) {
380
381 status = mxs_spi_setup_transfer(m->spi, t);
382 if (status)
383 break;
384
Trent Piepho28cad122013-10-01 13:14:50 -0700385 /* De-assert on last transfer, inverted by cs_change flag */
386 flag = (&t->transfer_list == m->transfers.prev) ^ t->cs_change ?
387 TXRX_DEASSERT_CS : 0;
Marek Vasut646781d32012-08-03 17:26:11 +0200388
Marek Vasut474afc02012-08-03 17:26:13 +0200389 /*
390 * Small blocks can be transfered via PIO.
391 * Measured by empiric means:
392 *
393 * dd if=/dev/mtdblock0 of=/dev/null bs=1024k count=1
394 *
395 * DMA only: 2.164808 seconds, 473.0KB/s
396 * Combined: 1.676276 seconds, 610.9KB/s
397 */
Marek Vasut727c10e2012-09-04 04:40:17 +0200398 if (t->len < 32) {
Marek Vasut474afc02012-08-03 17:26:13 +0200399 writel(BM_SSP_CTRL1_DMA_ENABLE,
400 ssp->base + HW_SSP_CTRL1(ssp) +
401 STMP_OFFSET_REG_CLR);
402
403 if (t->tx_buf)
Trent Piepho0b782f72013-10-01 13:15:04 -0700404 status = mxs_spi_txrx_pio(spi,
Marek Vasut474afc02012-08-03 17:26:13 +0200405 (void *)t->tx_buf,
Trent Piepho28cad122013-10-01 13:14:50 -0700406 t->len, flag | TXRX_WRITE);
Marek Vasut474afc02012-08-03 17:26:13 +0200407 if (t->rx_buf)
Trent Piepho0b782f72013-10-01 13:15:04 -0700408 status = mxs_spi_txrx_pio(spi,
Marek Vasut474afc02012-08-03 17:26:13 +0200409 t->rx_buf, t->len,
Trent Piepho28cad122013-10-01 13:14:50 -0700410 flag);
Marek Vasut474afc02012-08-03 17:26:13 +0200411 } else {
412 writel(BM_SSP_CTRL1_DMA_ENABLE,
413 ssp->base + HW_SSP_CTRL1(ssp) +
414 STMP_OFFSET_REG_SET);
415
416 if (t->tx_buf)
Trent Piepho0b782f72013-10-01 13:15:04 -0700417 status = mxs_spi_txrx_dma(spi,
Marek Vasut474afc02012-08-03 17:26:13 +0200418 (void *)t->tx_buf, t->len,
Trent Piepho28cad122013-10-01 13:14:50 -0700419 flag | TXRX_WRITE);
Marek Vasut474afc02012-08-03 17:26:13 +0200420 if (t->rx_buf)
Trent Piepho0b782f72013-10-01 13:15:04 -0700421 status = mxs_spi_txrx_dma(spi,
Marek Vasut474afc02012-08-03 17:26:13 +0200422 t->rx_buf, t->len,
Trent Piepho28cad122013-10-01 13:14:50 -0700423 flag);
Marek Vasut474afc02012-08-03 17:26:13 +0200424 }
Marek Vasut646781d32012-08-03 17:26:11 +0200425
Marek Vasutc895db02012-08-24 04:34:18 +0200426 if (status) {
427 stmp_reset_block(ssp->base);
Marek Vasut646781d32012-08-03 17:26:11 +0200428 break;
Marek Vasutc895db02012-08-24 04:34:18 +0200429 }
Marek Vasut646781d32012-08-03 17:26:11 +0200430
Marek Vasut204e7062012-09-04 04:40:16 +0200431 m->actual_length += t->len;
Marek Vasut646781d32012-08-03 17:26:11 +0200432 }
433
Marek Vasutd856f1eb2012-10-14 04:32:55 +0200434 m->status = status;
Marek Vasut646781d32012-08-03 17:26:11 +0200435 spi_finalize_current_message(master);
436
437 return status;
438}
439
440static const struct of_device_id mxs_spi_dt_ids[] = {
441 { .compatible = "fsl,imx23-spi", .data = (void *) IMX23_SSP, },
442 { .compatible = "fsl,imx28-spi", .data = (void *) IMX28_SSP, },
443 { /* sentinel */ }
444};
445MODULE_DEVICE_TABLE(of, mxs_spi_dt_ids);
446
Grant Likelyfd4a3192012-12-07 16:57:14 +0000447static int mxs_spi_probe(struct platform_device *pdev)
Marek Vasut646781d32012-08-03 17:26:11 +0200448{
449 const struct of_device_id *of_id =
450 of_match_device(mxs_spi_dt_ids, &pdev->dev);
451 struct device_node *np = pdev->dev.of_node;
452 struct spi_master *master;
453 struct mxs_spi *spi;
454 struct mxs_ssp *ssp;
Shawn Guo26aafa72013-02-26 11:07:32 +0800455 struct resource *iores;
Marek Vasut646781d32012-08-03 17:26:11 +0200456 struct clk *clk;
457 void __iomem *base;
Shawn Guo26aafa72013-02-26 11:07:32 +0800458 int devid, clk_freq;
459 int ret = 0, irq_err;
Marek Vasut646781d32012-08-03 17:26:11 +0200460
Marek Vasute64d07a2012-08-22 22:38:35 +0200461 /*
462 * Default clock speed for the SPI core. 160MHz seems to
463 * work reasonably well with most SPI flashes, so use this
464 * as a default. Override with "clock-frequency" DT prop.
465 */
466 const int clk_freq_default = 160000000;
467
Marek Vasut646781d32012-08-03 17:26:11 +0200468 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Marek Vasut474afc02012-08-03 17:26:13 +0200469 irq_err = platform_get_irq(pdev, 0);
Fabio Estevam796305a2013-07-21 22:29:54 -0300470 if (irq_err < 0)
Marek Vasut646781d32012-08-03 17:26:11 +0200471 return -EINVAL;
472
Thierry Redingb0ee5602013-01-21 11:09:18 +0100473 base = devm_ioremap_resource(&pdev->dev, iores);
474 if (IS_ERR(base))
475 return PTR_ERR(base);
Marek Vasut646781d32012-08-03 17:26:11 +0200476
Marek Vasut646781d32012-08-03 17:26:11 +0200477 clk = devm_clk_get(&pdev->dev, NULL);
478 if (IS_ERR(clk))
479 return PTR_ERR(clk);
480
Shawn Guo26aafa72013-02-26 11:07:32 +0800481 devid = (enum mxs_ssp_id) of_id->data;
482 ret = of_property_read_u32(np, "clock-frequency",
483 &clk_freq);
484 if (ret)
Marek Vasute64d07a2012-08-22 22:38:35 +0200485 clk_freq = clk_freq_default;
Marek Vasut646781d32012-08-03 17:26:11 +0200486
487 master = spi_alloc_master(&pdev->dev, sizeof(*spi));
488 if (!master)
489 return -ENOMEM;
490
491 master->transfer_one_message = mxs_spi_transfer_one;
492 master->setup = mxs_spi_setup;
Stephen Warren24778be2013-05-21 20:36:35 -0600493 master->bits_per_word_mask = SPI_BPW_MASK(8);
Marek Vasut646781d32012-08-03 17:26:11 +0200494 master->mode_bits = SPI_CPOL | SPI_CPHA;
495 master->num_chipselect = 3;
496 master->dev.of_node = np;
497 master->flags = SPI_MASTER_HALF_DUPLEX;
498
499 spi = spi_master_get_devdata(master);
500 ssp = &spi->ssp;
501 ssp->dev = &pdev->dev;
502 ssp->clk = clk;
503 ssp->base = base;
504 ssp->devid = devid;
505
Marek Vasut41682e02012-08-24 04:56:27 +0200506 init_completion(&spi->c);
507
Marek Vasut474afc02012-08-03 17:26:13 +0200508 ret = devm_request_irq(&pdev->dev, irq_err, mxs_ssp_irq_handler, 0,
509 DRIVER_NAME, ssp);
510 if (ret)
511 goto out_master_free;
512
Shawn Guo26aafa72013-02-26 11:07:32 +0800513 ssp->dmach = dma_request_slave_channel(&pdev->dev, "rx-tx");
Marek Vasut474afc02012-08-03 17:26:13 +0200514 if (!ssp->dmach) {
515 dev_err(ssp->dev, "Failed to request DMA\n");
Wei Yongjun58ad60b2013-04-03 21:06:40 +0800516 ret = -ENODEV;
Marek Vasut474afc02012-08-03 17:26:13 +0200517 goto out_master_free;
518 }
519
Fabio Estevam9c4a39a2013-07-10 00:16:28 -0300520 ret = clk_prepare_enable(ssp->clk);
521 if (ret)
522 goto out_dma_release;
523
Marek Vasute64d07a2012-08-22 22:38:35 +0200524 clk_set_rate(ssp->clk, clk_freq);
Marek Vasut646781d32012-08-03 17:26:11 +0200525
Fabio Estevam8498bce2013-07-10 00:16:29 -0300526 ret = stmp_reset_block(ssp->base);
527 if (ret)
528 goto out_disable_clk;
Marek Vasut646781d32012-08-03 17:26:11 +0200529
530 platform_set_drvdata(pdev, master);
531
532 ret = spi_register_master(master);
533 if (ret) {
534 dev_err(&pdev->dev, "Cannot register SPI master, %d\n", ret);
Fabio Estevam9c4a39a2013-07-10 00:16:28 -0300535 goto out_disable_clk;
Marek Vasut646781d32012-08-03 17:26:11 +0200536 }
537
538 return 0;
539
Fabio Estevam9c4a39a2013-07-10 00:16:28 -0300540out_disable_clk:
Marek Vasut646781d32012-08-03 17:26:11 +0200541 clk_disable_unprepare(ssp->clk);
Fabio Estevam9c4a39a2013-07-10 00:16:28 -0300542out_dma_release:
Fabio Estevame11933f2013-07-10 00:16:27 -0300543 dma_release_channel(ssp->dmach);
Marek Vasut474afc02012-08-03 17:26:13 +0200544out_master_free:
Marek Vasut646781d32012-08-03 17:26:11 +0200545 spi_master_put(master);
546 return ret;
547}
548
Grant Likelyfd4a3192012-12-07 16:57:14 +0000549static int mxs_spi_remove(struct platform_device *pdev)
Marek Vasut646781d32012-08-03 17:26:11 +0200550{
551 struct spi_master *master;
552 struct mxs_spi *spi;
553 struct mxs_ssp *ssp;
554
Guenter Roeck7d520d22012-08-24 11:03:02 -0700555 master = spi_master_get(platform_get_drvdata(pdev));
Marek Vasut646781d32012-08-03 17:26:11 +0200556 spi = spi_master_get_devdata(master);
557 ssp = &spi->ssp;
558
559 spi_unregister_master(master);
Marek Vasut646781d32012-08-03 17:26:11 +0200560 clk_disable_unprepare(ssp->clk);
Fabio Estevame11933f2013-07-10 00:16:27 -0300561 dma_release_channel(ssp->dmach);
Marek Vasut646781d32012-08-03 17:26:11 +0200562 spi_master_put(master);
563
564 return 0;
565}
566
567static struct platform_driver mxs_spi_driver = {
568 .probe = mxs_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000569 .remove = mxs_spi_remove,
Marek Vasut646781d32012-08-03 17:26:11 +0200570 .driver = {
571 .name = DRIVER_NAME,
572 .owner = THIS_MODULE,
573 .of_match_table = mxs_spi_dt_ids,
574 },
575};
576
577module_platform_driver(mxs_spi_driver);
578
579MODULE_AUTHOR("Marek Vasut <marex@denx.de>");
580MODULE_DESCRIPTION("MXS SPI master driver");
581MODULE_LICENSE("GPL");
582MODULE_ALIAS("platform:mxs-spi");