Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * sata_sil.c - Silicon Image SATA |
| 3 | * |
| 4 | * Maintained by: Jeff Garzik <jgarzik@pobox.com> |
| 5 | * Please ALWAYS copy linux-ide@vger.kernel.org |
| 6 | * on emails. |
| 7 | * |
Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 8 | * Copyright 2003-2005 Red Hat, Inc. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | * Copyright 2003 Benjamin Herrenschmidt |
| 10 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | * |
Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 12 | * This program is free software; you can redistribute it and/or modify |
| 13 | * it under the terms of the GNU General Public License as published by |
| 14 | * the Free Software Foundation; either version 2, or (at your option) |
| 15 | * any later version. |
| 16 | * |
| 17 | * This program is distributed in the hope that it will be useful, |
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; see the file COPYING. If not, write to |
| 24 | * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. |
| 25 | * |
| 26 | * |
| 27 | * libata documentation is available via 'make {ps|pdf}docs', |
| 28 | * as Documentation/DocBook/libata.* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | * |
Jeff Garzik | 953d113 | 2005-08-26 19:46:24 -0400 | [diff] [blame] | 30 | * Documentation for SiI 3112: |
| 31 | * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2 |
| 32 | * |
| 33 | * Other errata and documentation available under NDA. |
| 34 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | */ |
| 36 | |
| 37 | #include <linux/kernel.h> |
| 38 | #include <linux/module.h> |
| 39 | #include <linux/pci.h> |
| 40 | #include <linux/init.h> |
| 41 | #include <linux/blkdev.h> |
| 42 | #include <linux/delay.h> |
| 43 | #include <linux/interrupt.h> |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 44 | #include <linux/device.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | #include <scsi/scsi_host.h> |
| 46 | #include <linux/libata.h> |
| 47 | |
| 48 | #define DRV_NAME "sata_sil" |
Jeff Garzik | af64371 | 2006-04-02 20:41:36 -0400 | [diff] [blame] | 49 | #define DRV_VERSION "1.0" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 | |
| 51 | enum { |
Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 52 | /* |
| 53 | * host flags |
| 54 | */ |
Tejun Heo | e4e10e3 | 2006-02-25 13:52:30 +0900 | [diff] [blame] | 55 | SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29), |
Tejun Heo | e4deec6 | 2005-08-23 07:27:25 +0900 | [diff] [blame] | 56 | SIL_FLAG_MOD15WRITE = (1 << 30), |
Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 57 | SIL_DFL_HOST_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | |
| 58 | ATA_FLAG_MMIO, |
Tejun Heo | e4deec6 | 2005-08-23 07:27:25 +0900 | [diff] [blame] | 59 | |
Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 60 | /* |
| 61 | * Controller IDs |
| 62 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | sil_3112 = 0, |
Tejun Heo | 81c2af3 | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 64 | sil_3512 = 1, |
| 65 | sil_3114 = 2, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | |
Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 67 | /* |
| 68 | * Register offsets |
| 69 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 70 | SIL_SYSCFG = 0x48, |
Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 71 | |
| 72 | /* |
| 73 | * Register bits |
| 74 | */ |
| 75 | /* SYSCFG */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 76 | SIL_MASK_IDE0_INT = (1 << 22), |
| 77 | SIL_MASK_IDE1_INT = (1 << 23), |
| 78 | SIL_MASK_IDE2_INT = (1 << 24), |
| 79 | SIL_MASK_IDE3_INT = (1 << 25), |
| 80 | SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT, |
| 81 | SIL_MASK_4PORT = SIL_MASK_2PORT | |
| 82 | SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT, |
| 83 | |
Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 84 | /* BMDMA/BMDMA2 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | SIL_INTR_STEERING = (1 << 1), |
Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 86 | |
| 87 | /* |
| 88 | * Others |
| 89 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | SIL_QUIRK_MOD15WRITE = (1 << 0), |
| 91 | SIL_QUIRK_UDMA5MAX = (1 << 1), |
| 92 | }; |
| 93 | |
| 94 | static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent); |
| 95 | static void sil_dev_config(struct ata_port *ap, struct ata_device *dev); |
| 96 | static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg); |
| 97 | static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val); |
| 98 | static void sil_post_set_mode (struct ata_port *ap); |
Tejun Heo | f6aae27 | 2006-05-15 20:58:27 +0900 | [diff] [blame] | 99 | static void sil_freeze(struct ata_port *ap); |
| 100 | static void sil_thaw(struct ata_port *ap); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | |
Jeff Garzik | 374b187 | 2005-08-30 05:42:52 -0400 | [diff] [blame] | 102 | |
Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 103 | static const struct pci_device_id sil_pci_tbl[] = { |
Tejun Heo | 81c2af3 | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 104 | { 0x1095, 0x3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 }, |
| 105 | { 0x1095, 0x0240, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 }, |
Tejun Heo | 0ee304d | 2006-02-25 13:52:30 +0900 | [diff] [blame] | 106 | { 0x1095, 0x3512, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3512 }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 107 | { 0x1095, 0x3114, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3114 }, |
Tejun Heo | 81c2af3 | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 108 | { 0x1002, 0x436e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 }, |
| 109 | { 0x1002, 0x4379, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 }, |
| 110 | { 0x1002, 0x437a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 111 | { } /* terminate list */ |
| 112 | }; |
| 113 | |
| 114 | |
| 115 | /* TODO firmware versions should be added - eric */ |
| 116 | static const struct sil_drivelist { |
| 117 | const char * product; |
| 118 | unsigned int quirk; |
| 119 | } sil_blacklist [] = { |
| 120 | { "ST320012AS", SIL_QUIRK_MOD15WRITE }, |
| 121 | { "ST330013AS", SIL_QUIRK_MOD15WRITE }, |
| 122 | { "ST340017AS", SIL_QUIRK_MOD15WRITE }, |
| 123 | { "ST360015AS", SIL_QUIRK_MOD15WRITE }, |
| 124 | { "ST380013AS", SIL_QUIRK_MOD15WRITE }, |
| 125 | { "ST380023AS", SIL_QUIRK_MOD15WRITE }, |
| 126 | { "ST3120023AS", SIL_QUIRK_MOD15WRITE }, |
| 127 | { "ST3160023AS", SIL_QUIRK_MOD15WRITE }, |
| 128 | { "ST3120026AS", SIL_QUIRK_MOD15WRITE }, |
| 129 | { "ST3200822AS", SIL_QUIRK_MOD15WRITE }, |
| 130 | { "ST340014ASL", SIL_QUIRK_MOD15WRITE }, |
| 131 | { "ST360014ASL", SIL_QUIRK_MOD15WRITE }, |
| 132 | { "ST380011ASL", SIL_QUIRK_MOD15WRITE }, |
| 133 | { "ST3120022ASL", SIL_QUIRK_MOD15WRITE }, |
| 134 | { "ST3160021ASL", SIL_QUIRK_MOD15WRITE }, |
| 135 | { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX }, |
| 136 | { } |
| 137 | }; |
| 138 | |
| 139 | static struct pci_driver sil_pci_driver = { |
| 140 | .name = DRV_NAME, |
| 141 | .id_table = sil_pci_tbl, |
| 142 | .probe = sil_init_one, |
| 143 | .remove = ata_pci_remove_one, |
| 144 | }; |
| 145 | |
Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 146 | static struct scsi_host_template sil_sht = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 147 | .module = THIS_MODULE, |
| 148 | .name = DRV_NAME, |
| 149 | .ioctl = ata_scsi_ioctl, |
| 150 | .queuecommand = ata_scsi_queuecmd, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 151 | .can_queue = ATA_DEF_QUEUE, |
| 152 | .this_id = ATA_SHT_THIS_ID, |
| 153 | .sg_tablesize = LIBATA_MAX_PRD, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 | .cmd_per_lun = ATA_SHT_CMD_PER_LUN, |
| 155 | .emulated = ATA_SHT_EMULATED, |
| 156 | .use_clustering = ATA_SHT_USE_CLUSTERING, |
| 157 | .proc_name = DRV_NAME, |
| 158 | .dma_boundary = ATA_DMA_BOUNDARY, |
| 159 | .slave_configure = ata_scsi_slave_config, |
| 160 | .bios_param = ata_std_bios_param, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 161 | }; |
| 162 | |
Jeff Garzik | 057ace5 | 2005-10-22 14:27:05 -0400 | [diff] [blame] | 163 | static const struct ata_port_operations sil_ops = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 164 | .port_disable = ata_port_disable, |
| 165 | .dev_config = sil_dev_config, |
| 166 | .tf_load = ata_tf_load, |
| 167 | .tf_read = ata_tf_read, |
| 168 | .check_status = ata_check_status, |
| 169 | .exec_command = ata_exec_command, |
| 170 | .dev_select = ata_std_dev_select, |
Tejun Heo | 531db7a | 2006-02-10 23:58:48 +0900 | [diff] [blame] | 171 | .probe_reset = ata_std_probe_reset, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 172 | .post_set_mode = sil_post_set_mode, |
| 173 | .bmdma_setup = ata_bmdma_setup, |
| 174 | .bmdma_start = ata_bmdma_start, |
| 175 | .bmdma_stop = ata_bmdma_stop, |
| 176 | .bmdma_status = ata_bmdma_status, |
| 177 | .qc_prep = ata_qc_prep, |
| 178 | .qc_issue = ata_qc_issue_prot, |
Alan Cox | a6b2c5d | 2006-05-22 16:59:59 +0100 | [diff] [blame^] | 179 | .data_xfer = ata_mmio_data_xfer, |
Tejun Heo | f6aae27 | 2006-05-15 20:58:27 +0900 | [diff] [blame] | 180 | .freeze = sil_freeze, |
| 181 | .thaw = sil_thaw, |
| 182 | .error_handler = ata_bmdma_error_handler, |
| 183 | .post_internal_cmd = ata_bmdma_post_internal_cmd, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | .irq_handler = ata_interrupt, |
| 185 | .irq_clear = ata_bmdma_irq_clear, |
| 186 | .scr_read = sil_scr_read, |
| 187 | .scr_write = sil_scr_write, |
| 188 | .port_start = ata_port_start, |
| 189 | .port_stop = ata_port_stop, |
Jeff Garzik | 374b187 | 2005-08-30 05:42:52 -0400 | [diff] [blame] | 190 | .host_stop = ata_pci_host_stop, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 | }; |
| 192 | |
Arjan van de Ven | 98ac62d | 2005-11-28 10:06:23 +0100 | [diff] [blame] | 193 | static const struct ata_port_info sil_port_info[] = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 194 | /* sil_3112 */ |
| 195 | { |
| 196 | .sht = &sil_sht, |
Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 197 | .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_MOD15WRITE, |
Tejun Heo | e4deec6 | 2005-08-23 07:27:25 +0900 | [diff] [blame] | 198 | .pio_mask = 0x1f, /* pio0-4 */ |
| 199 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
| 200 | .udma_mask = 0x3f, /* udma0-5 */ |
| 201 | .port_ops = &sil_ops, |
Tejun Heo | 0ee304d | 2006-02-25 13:52:30 +0900 | [diff] [blame] | 202 | }, |
| 203 | /* sil_3512 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 204 | { |
| 205 | .sht = &sil_sht, |
Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 206 | .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT, |
Tejun Heo | 0ee304d | 2006-02-25 13:52:30 +0900 | [diff] [blame] | 207 | .pio_mask = 0x1f, /* pio0-4 */ |
| 208 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
| 209 | .udma_mask = 0x3f, /* udma0-5 */ |
| 210 | .port_ops = &sil_ops, |
| 211 | }, |
| 212 | /* sil_3114 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 213 | { |
| 214 | .sht = &sil_sht, |
Tejun Heo | e653a1e | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 215 | .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 216 | .pio_mask = 0x1f, /* pio0-4 */ |
| 217 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
| 218 | .udma_mask = 0x3f, /* udma0-5 */ |
| 219 | .port_ops = &sil_ops, |
| 220 | }, |
| 221 | }; |
| 222 | |
| 223 | /* per-port register offsets */ |
| 224 | /* TODO: we can probably calculate rather than use a table */ |
| 225 | static const struct { |
| 226 | unsigned long tf; /* ATA taskfile register block */ |
| 227 | unsigned long ctl; /* ATA control/altstatus register block */ |
| 228 | unsigned long bmdma; /* DMA register block */ |
Tejun Heo | 48d4ef2 | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 229 | unsigned long fifo_cfg; /* FIFO Valid Byte Count and Control */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 | unsigned long scr; /* SATA control register block */ |
| 231 | unsigned long sien; /* SATA Interrupt Enable register */ |
| 232 | unsigned long xfer_mode;/* data transfer mode register */ |
Tejun Heo | e4e10e3 | 2006-02-25 13:52:30 +0900 | [diff] [blame] | 233 | unsigned long sfis_cfg; /* SATA FIS reception config register */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 234 | } sil_port[] = { |
| 235 | /* port 0 ... */ |
Tejun Heo | 48d4ef2 | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 236 | { 0x80, 0x8A, 0x00, 0x40, 0x100, 0x148, 0xb4, 0x14c }, |
| 237 | { 0xC0, 0xCA, 0x08, 0x44, 0x180, 0x1c8, 0xf4, 0x1cc }, |
| 238 | { 0x280, 0x28A, 0x200, 0x240, 0x300, 0x348, 0x2b4, 0x34c }, |
| 239 | { 0x2C0, 0x2CA, 0x208, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc }, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 240 | /* ... port 3 */ |
| 241 | }; |
| 242 | |
| 243 | MODULE_AUTHOR("Jeff Garzik"); |
| 244 | MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller"); |
| 245 | MODULE_LICENSE("GPL"); |
| 246 | MODULE_DEVICE_TABLE(pci, sil_pci_tbl); |
| 247 | MODULE_VERSION(DRV_VERSION); |
| 248 | |
Jeff Garzik | 51e9f2f | 2006-01-27 16:50:27 -0500 | [diff] [blame] | 249 | static int slow_down = 0; |
| 250 | module_param(slow_down, int, 0444); |
| 251 | MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)"); |
| 252 | |
Jeff Garzik | 374b187 | 2005-08-30 05:42:52 -0400 | [diff] [blame] | 253 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | static unsigned char sil_get_device_cache_line(struct pci_dev *pdev) |
| 255 | { |
| 256 | u8 cache_line = 0; |
| 257 | pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line); |
| 258 | return cache_line; |
| 259 | } |
| 260 | |
| 261 | static void sil_post_set_mode (struct ata_port *ap) |
| 262 | { |
| 263 | struct ata_host_set *host_set = ap->host_set; |
| 264 | struct ata_device *dev; |
Jeff Garzik | ea6ba10 | 2005-08-30 05:18:18 -0400 | [diff] [blame] | 265 | void __iomem *addr = |
| 266 | host_set->mmio_base + sil_port[ap->port_no].xfer_mode; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 267 | u32 tmp, dev_mode[2]; |
| 268 | unsigned int i; |
| 269 | |
| 270 | for (i = 0; i < 2; i++) { |
| 271 | dev = &ap->device[i]; |
Tejun Heo | e1211e3 | 2006-04-01 01:38:18 +0900 | [diff] [blame] | 272 | if (!ata_dev_enabled(dev)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 273 | dev_mode[i] = 0; /* PIO0/1/2 */ |
| 274 | else if (dev->flags & ATA_DFLAG_PIO) |
| 275 | dev_mode[i] = 1; /* PIO3/4 */ |
| 276 | else |
| 277 | dev_mode[i] = 3; /* UDMA */ |
| 278 | /* value 2 indicates MDMA */ |
| 279 | } |
| 280 | |
| 281 | tmp = readl(addr); |
| 282 | tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0)); |
| 283 | tmp |= dev_mode[0]; |
| 284 | tmp |= (dev_mode[1] << 4); |
| 285 | writel(tmp, addr); |
| 286 | readl(addr); /* flush */ |
| 287 | } |
| 288 | |
| 289 | static inline unsigned long sil_scr_addr(struct ata_port *ap, unsigned int sc_reg) |
| 290 | { |
| 291 | unsigned long offset = ap->ioaddr.scr_addr; |
| 292 | |
| 293 | switch (sc_reg) { |
| 294 | case SCR_STATUS: |
| 295 | return offset + 4; |
| 296 | case SCR_ERROR: |
| 297 | return offset + 8; |
| 298 | case SCR_CONTROL: |
| 299 | return offset; |
| 300 | default: |
| 301 | /* do nothing */ |
| 302 | break; |
| 303 | } |
| 304 | |
| 305 | return 0; |
| 306 | } |
| 307 | |
| 308 | static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg) |
| 309 | { |
Al Viro | 9aa36e8 | 2005-10-21 06:46:02 +0100 | [diff] [blame] | 310 | void __iomem *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 311 | if (mmio) |
| 312 | return readl(mmio); |
| 313 | return 0xffffffffU; |
| 314 | } |
| 315 | |
| 316 | static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val) |
| 317 | { |
Al Viro | 9aa36e8 | 2005-10-21 06:46:02 +0100 | [diff] [blame] | 318 | void *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 319 | if (mmio) |
| 320 | writel(val, mmio); |
| 321 | } |
| 322 | |
Tejun Heo | f6aae27 | 2006-05-15 20:58:27 +0900 | [diff] [blame] | 323 | static void sil_freeze(struct ata_port *ap) |
| 324 | { |
| 325 | void __iomem *mmio_base = ap->host_set->mmio_base; |
| 326 | u32 tmp; |
| 327 | |
| 328 | /* plug IRQ */ |
| 329 | tmp = readl(mmio_base + SIL_SYSCFG); |
| 330 | tmp |= SIL_MASK_IDE0_INT << ap->port_no; |
| 331 | writel(tmp, mmio_base + SIL_SYSCFG); |
| 332 | readl(mmio_base + SIL_SYSCFG); /* flush */ |
| 333 | } |
| 334 | |
| 335 | static void sil_thaw(struct ata_port *ap) |
| 336 | { |
| 337 | void __iomem *mmio_base = ap->host_set->mmio_base; |
| 338 | u32 tmp; |
| 339 | |
| 340 | /* clear IRQ */ |
| 341 | ata_chk_status(ap); |
| 342 | ata_bmdma_irq_clear(ap); |
| 343 | |
| 344 | /* turn on IRQ */ |
| 345 | tmp = readl(mmio_base + SIL_SYSCFG); |
| 346 | tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no); |
| 347 | writel(tmp, mmio_base + SIL_SYSCFG); |
| 348 | } |
| 349 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 350 | /** |
| 351 | * sil_dev_config - Apply device/host-specific errata fixups |
| 352 | * @ap: Port containing device to be examined |
| 353 | * @dev: Device to be examined |
| 354 | * |
| 355 | * After the IDENTIFY [PACKET] DEVICE step is complete, and a |
| 356 | * device is known to be present, this function is called. |
| 357 | * We apply two errata fixups which are specific to Silicon Image, |
| 358 | * a Seagate and a Maxtor fixup. |
| 359 | * |
| 360 | * For certain Seagate devices, we must limit the maximum sectors |
| 361 | * to under 8K. |
| 362 | * |
| 363 | * For certain Maxtor devices, we must not program the drive |
| 364 | * beyond udma5. |
| 365 | * |
| 366 | * Both fixups are unfairly pessimistic. As soon as I get more |
| 367 | * information on these errata, I will create a more exhaustive |
| 368 | * list, and apply the fixups to only the specific |
| 369 | * devices/hosts/firmwares that need it. |
| 370 | * |
| 371 | * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted |
| 372 | * The Maxtor quirk is in the blacklist, but I'm keeping the original |
| 373 | * pessimistic fix for the following reasons... |
| 374 | * - There seems to be less info on it, only one device gleaned off the |
| 375 | * Windows driver, maybe only one is affected. More info would be greatly |
| 376 | * appreciated. |
| 377 | * - But then again UDMA5 is hardly anything to complain about |
| 378 | */ |
| 379 | static void sil_dev_config(struct ata_port *ap, struct ata_device *dev) |
| 380 | { |
| 381 | unsigned int n, quirks = 0; |
Tejun Heo | 2e02671 | 2006-02-12 22:47:04 +0900 | [diff] [blame] | 382 | unsigned char model_num[41]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 383 | |
Tejun Heo | 6a62a04 | 2006-02-13 10:02:46 +0900 | [diff] [blame] | 384 | ata_id_c_string(dev->id, model_num, ATA_ID_PROD_OFS, sizeof(model_num)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | |
Jeff Garzik | 8a60a07 | 2005-07-31 13:13:24 -0400 | [diff] [blame] | 386 | for (n = 0; sil_blacklist[n].product; n++) |
Tejun Heo | 2e02671 | 2006-02-12 22:47:04 +0900 | [diff] [blame] | 387 | if (!strcmp(sil_blacklist[n].product, model_num)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 | quirks = sil_blacklist[n].quirk; |
| 389 | break; |
| 390 | } |
Jeff Garzik | 8a60a07 | 2005-07-31 13:13:24 -0400 | [diff] [blame] | 391 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 | /* limit requests to 15 sectors */ |
Jeff Garzik | 51e9f2f | 2006-01-27 16:50:27 -0500 | [diff] [blame] | 393 | if (slow_down || |
| 394 | ((ap->flags & SIL_FLAG_MOD15WRITE) && |
| 395 | (quirks & SIL_QUIRK_MOD15WRITE))) { |
Tejun Heo | f15a1da | 2006-05-15 20:57:56 +0900 | [diff] [blame] | 396 | ata_dev_printk(dev, KERN_INFO, "applying Seagate errata fix " |
| 397 | "(mod15write workaround)\n"); |
Tejun Heo | b00eec1 | 2006-02-12 23:32:59 +0900 | [diff] [blame] | 398 | dev->max_sectors = 15; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | return; |
| 400 | } |
| 401 | |
| 402 | /* limit to udma5 */ |
| 403 | if (quirks & SIL_QUIRK_UDMA5MAX) { |
Tejun Heo | f15a1da | 2006-05-15 20:57:56 +0900 | [diff] [blame] | 404 | ata_dev_printk(dev, KERN_INFO, |
| 405 | "applying Maxtor errata fix %s\n", model_num); |
Tejun Heo | 5a52913 | 2006-03-24 14:07:50 +0900 | [diff] [blame] | 406 | dev->udma_mask &= ATA_UDMA5; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 407 | return; |
| 408 | } |
| 409 | } |
| 410 | |
| 411 | static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent) |
| 412 | { |
| 413 | static int printed_version; |
| 414 | struct ata_probe_ent *probe_ent = NULL; |
| 415 | unsigned long base; |
Jeff Garzik | ea6ba10 | 2005-08-30 05:18:18 -0400 | [diff] [blame] | 416 | void __iomem *mmio_base; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 417 | int rc; |
| 418 | unsigned int i; |
| 419 | int pci_dev_busy = 0; |
Tejun Heo | f6aae27 | 2006-05-15 20:58:27 +0900 | [diff] [blame] | 420 | u32 tmp; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 421 | u8 cls; |
| 422 | |
| 423 | if (!printed_version++) |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 424 | dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 425 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 426 | rc = pci_enable_device(pdev); |
| 427 | if (rc) |
| 428 | return rc; |
| 429 | |
| 430 | rc = pci_request_regions(pdev, DRV_NAME); |
| 431 | if (rc) { |
| 432 | pci_dev_busy = 1; |
| 433 | goto err_out; |
| 434 | } |
| 435 | |
| 436 | rc = pci_set_dma_mask(pdev, ATA_DMA_MASK); |
| 437 | if (rc) |
| 438 | goto err_out_regions; |
| 439 | rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK); |
| 440 | if (rc) |
| 441 | goto err_out_regions; |
| 442 | |
Tejun Heo | 9a53144 | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 443 | probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 444 | if (probe_ent == NULL) { |
| 445 | rc = -ENOMEM; |
| 446 | goto err_out_regions; |
| 447 | } |
| 448 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 449 | INIT_LIST_HEAD(&probe_ent->node); |
| 450 | probe_ent->dev = pci_dev_to_dev(pdev); |
| 451 | probe_ent->port_ops = sil_port_info[ent->driver_data].port_ops; |
| 452 | probe_ent->sht = sil_port_info[ent->driver_data].sht; |
| 453 | probe_ent->n_ports = (ent->driver_data == sil_3114) ? 4 : 2; |
| 454 | probe_ent->pio_mask = sil_port_info[ent->driver_data].pio_mask; |
| 455 | probe_ent->mwdma_mask = sil_port_info[ent->driver_data].mwdma_mask; |
| 456 | probe_ent->udma_mask = sil_port_info[ent->driver_data].udma_mask; |
| 457 | probe_ent->irq = pdev->irq; |
| 458 | probe_ent->irq_flags = SA_SHIRQ; |
| 459 | probe_ent->host_flags = sil_port_info[ent->driver_data].host_flags; |
| 460 | |
Jeff Garzik | 374b187 | 2005-08-30 05:42:52 -0400 | [diff] [blame] | 461 | mmio_base = pci_iomap(pdev, 5, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 462 | if (mmio_base == NULL) { |
| 463 | rc = -ENOMEM; |
| 464 | goto err_out_free_ent; |
| 465 | } |
| 466 | |
| 467 | probe_ent->mmio_base = mmio_base; |
| 468 | |
| 469 | base = (unsigned long) mmio_base; |
| 470 | |
| 471 | for (i = 0; i < probe_ent->n_ports; i++) { |
| 472 | probe_ent->port[i].cmd_addr = base + sil_port[i].tf; |
| 473 | probe_ent->port[i].altstatus_addr = |
| 474 | probe_ent->port[i].ctl_addr = base + sil_port[i].ctl; |
| 475 | probe_ent->port[i].bmdma_addr = base + sil_port[i].bmdma; |
| 476 | probe_ent->port[i].scr_addr = base + sil_port[i].scr; |
| 477 | ata_std_ports(&probe_ent->port[i]); |
| 478 | } |
| 479 | |
| 480 | /* Initialize FIFO PCI bus arbitration */ |
| 481 | cls = sil_get_device_cache_line(pdev); |
| 482 | if (cls) { |
| 483 | cls >>= 3; |
| 484 | cls++; /* cls = (line_size/8)+1 */ |
Tejun Heo | 48d4ef2 | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 485 | for (i = 0; i < probe_ent->n_ports; i++) |
| 486 | writew(cls << 8 | cls, |
| 487 | mmio_base + sil_port[i].fifo_cfg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 488 | } else |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 489 | dev_printk(KERN_WARNING, &pdev->dev, |
Tejun Heo | 48d4ef2 | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 490 | "cache line size not set. Driver may not function\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 491 | |
Tejun Heo | e4e10e3 | 2006-02-25 13:52:30 +0900 | [diff] [blame] | 492 | /* Apply R_ERR on DMA activate FIS errata workaround */ |
| 493 | if (probe_ent->host_flags & SIL_FLAG_RERR_ON_DMA_ACT) { |
| 494 | int cnt; |
| 495 | |
| 496 | for (i = 0, cnt = 0; i < probe_ent->n_ports; i++) { |
| 497 | tmp = readl(mmio_base + sil_port[i].sfis_cfg); |
| 498 | if ((tmp & 0x3) != 0x01) |
| 499 | continue; |
| 500 | if (!cnt) |
| 501 | dev_printk(KERN_INFO, &pdev->dev, |
| 502 | "Applying R_ERR on DMA activate " |
| 503 | "FIS errata fix\n"); |
| 504 | writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg); |
| 505 | cnt++; |
| 506 | } |
| 507 | } |
| 508 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 509 | if (ent->driver_data == sil_3114) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 510 | /* flip the magic "make 4 ports work" bit */ |
Tejun Heo | 48d4ef2 | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 511 | tmp = readl(mmio_base + sil_port[2].bmdma); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 512 | if ((tmp & SIL_INTR_STEERING) == 0) |
| 513 | writel(tmp | SIL_INTR_STEERING, |
Tejun Heo | 48d4ef2 | 2006-03-05 16:03:52 +0900 | [diff] [blame] | 514 | mmio_base + sil_port[2].bmdma); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 515 | } |
| 516 | |
| 517 | /* mask all SATA phy-related interrupts */ |
| 518 | /* TODO: unmask bit 6 (SError N bit) for hotplug */ |
| 519 | for (i = 0; i < probe_ent->n_ports; i++) |
| 520 | writel(0, mmio_base + sil_port[i].sien); |
| 521 | |
| 522 | pci_set_master(pdev); |
| 523 | |
| 524 | /* FIXME: check ata_device_add return value */ |
| 525 | ata_device_add(probe_ent); |
| 526 | kfree(probe_ent); |
| 527 | |
| 528 | return 0; |
| 529 | |
| 530 | err_out_free_ent: |
| 531 | kfree(probe_ent); |
| 532 | err_out_regions: |
| 533 | pci_release_regions(pdev); |
| 534 | err_out: |
| 535 | if (!pci_dev_busy) |
| 536 | pci_disable_device(pdev); |
| 537 | return rc; |
| 538 | } |
| 539 | |
| 540 | static int __init sil_init(void) |
| 541 | { |
| 542 | return pci_module_init(&sil_pci_driver); |
| 543 | } |
| 544 | |
| 545 | static void __exit sil_exit(void) |
| 546 | { |
| 547 | pci_unregister_driver(&sil_pci_driver); |
| 548 | } |
| 549 | |
| 550 | |
| 551 | module_init(sil_init); |
| 552 | module_exit(sil_exit); |