Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 1 | /* |
| 2 | * at91sam9263.dtsi - Device Tree Include file for AT91SAM9263 family SoC |
| 3 | * |
| 4 | * Copyright (C) 2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com> |
| 5 | * |
| 6 | * Licensed under GPLv2 only. |
| 7 | */ |
| 8 | |
| 9 | /include/ "skeleton.dtsi" |
| 10 | |
| 11 | / { |
| 12 | model = "Atmel AT91SAM9263 family SoC"; |
| 13 | compatible = "atmel,at91sam9263"; |
| 14 | interrupt-parent = <&aic>; |
| 15 | |
| 16 | aliases { |
| 17 | serial0 = &dbgu; |
| 18 | serial1 = &usart0; |
| 19 | serial2 = &usart1; |
| 20 | serial3 = &usart2; |
| 21 | gpio0 = &pioA; |
| 22 | gpio1 = &pioB; |
| 23 | gpio2 = &pioC; |
| 24 | gpio3 = &pioD; |
| 25 | gpio4 = &pioE; |
| 26 | tcb0 = &tcb0; |
Ludovic Desroches | 05dcd36 | 2012-09-12 08:42:16 +0200 | [diff] [blame] | 27 | i2c0 = &i2c0; |
Bo Shen | 099343c | 2012-11-07 11:41:41 +0800 | [diff] [blame] | 28 | ssc0 = &ssc0; |
| 29 | ssc1 = &ssc1; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 30 | }; |
| 31 | cpus { |
| 32 | cpu@0 { |
| 33 | compatible = "arm,arm926ejs"; |
| 34 | }; |
| 35 | }; |
| 36 | |
| 37 | memory { |
| 38 | reg = <0x20000000 0x08000000>; |
| 39 | }; |
| 40 | |
| 41 | ahb { |
| 42 | compatible = "simple-bus"; |
| 43 | #address-cells = <1>; |
| 44 | #size-cells = <1>; |
| 45 | ranges; |
| 46 | |
| 47 | apb { |
| 48 | compatible = "simple-bus"; |
| 49 | #address-cells = <1>; |
| 50 | #size-cells = <1>; |
| 51 | ranges; |
| 52 | |
| 53 | aic: interrupt-controller@fffff000 { |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 54 | #interrupt-cells = <3>; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 55 | compatible = "atmel,at91rm9200-aic"; |
| 56 | interrupt-controller; |
| 57 | reg = <0xfffff000 0x200>; |
Jean-Christophe PLAGNIOL-VILLARD | c657394 | 2012-04-09 19:36:36 +0800 | [diff] [blame] | 58 | atmel,external-irqs = <30 31>; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 59 | }; |
| 60 | |
| 61 | pmc: pmc@fffffc00 { |
| 62 | compatible = "atmel,at91rm9200-pmc"; |
| 63 | reg = <0xfffffc00 0x100>; |
| 64 | }; |
| 65 | |
| 66 | ramc: ramc@ffffe200 { |
| 67 | compatible = "atmel,at91sam9260-sdramc"; |
| 68 | reg = <0xffffe200 0x200 |
| 69 | 0xffffe800 0x200>; |
| 70 | }; |
| 71 | |
| 72 | pit: timer@fffffd30 { |
| 73 | compatible = "atmel,at91sam9260-pit"; |
| 74 | reg = <0xfffffd30 0xf>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 75 | interrupts = <1 4 7>; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 76 | }; |
| 77 | |
| 78 | tcb0: timer@fff7c000 { |
| 79 | compatible = "atmel,at91rm9200-tcb"; |
| 80 | reg = <0xfff7c000 0x100>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 81 | interrupts = <19 4 0>; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 82 | }; |
| 83 | |
| 84 | rstc@fffffd00 { |
| 85 | compatible = "atmel,at91sam9260-rstc"; |
| 86 | reg = <0xfffffd00 0x10>; |
| 87 | }; |
| 88 | |
| 89 | shdwc@fffffd10 { |
| 90 | compatible = "atmel,at91sam9260-shdwc"; |
| 91 | reg = <0xfffffd10 0x10>; |
| 92 | }; |
| 93 | |
Jean-Christophe PLAGNIOL-VILLARD | e4541ff | 2012-07-04 17:20:46 +0800 | [diff] [blame] | 94 | pinctrl@fffff200 { |
| 95 | #address-cells = <1>; |
| 96 | #size-cells = <1>; |
| 97 | compatible = "atmel,at91rm9200-pinctrl", "simple-bus"; |
| 98 | ranges = <0xfffff200 0xfffff200 0xa00>; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 99 | |
Jean-Christophe PLAGNIOL-VILLARD | 5314ec8 | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 100 | atmel,mux-mask = < |
| 101 | /* A B */ |
| 102 | 0xfffffffb 0xffffe07f /* pioA */ |
| 103 | 0x0007ffff 0x39072fff /* pioB */ |
| 104 | 0xffffffff 0x3ffffff8 /* pioC */ |
| 105 | 0xfffffbff 0xffffffff /* pioD */ |
| 106 | 0xffe00fff 0xfbfcff00 /* pioE */ |
| 107 | >; |
| 108 | |
| 109 | /* shared pinctrl settings */ |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 110 | dbgu { |
| 111 | pinctrl_dbgu: dbgu-0 { |
| 112 | atmel,pins = |
| 113 | <2 30 0x1 0x0 /* PC30 periph A */ |
| 114 | 2 31 0x1 0x1>; /* PC31 periph with pullup */ |
| 115 | }; |
| 116 | }; |
| 117 | |
Jean-Christophe PLAGNIOL-VILLARD | 9e3129e | 2012-11-19 06:40:01 +0800 | [diff] [blame] | 118 | usart0 { |
| 119 | pinctrl_usart0: usart0-0 { |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 120 | atmel,pins = |
| 121 | <0 26 0x1 0x1 /* PA26 periph A with pullup */ |
| 122 | 0 27 0x1 0x0>; /* PA27 periph A */ |
| 123 | }; |
| 124 | |
Jean-Christophe PLAGNIOL-VILLARD | c58c0c5 | 2012-11-19 07:30:01 +0800 | [diff] [blame] | 125 | pinctrl_usart0_rts: usart0_rts-0 { |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 126 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c58c0c5 | 2012-11-19 07:30:01 +0800 | [diff] [blame] | 127 | <0 28 0x1 0x0>; /* PA28 periph A */ |
| 128 | }; |
| 129 | |
| 130 | pinctrl_usart0_cts: usart0_cts-0 { |
| 131 | atmel,pins = |
| 132 | <0 29 0x1 0x0>; /* PA29 periph A */ |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 133 | }; |
| 134 | }; |
| 135 | |
Jean-Christophe PLAGNIOL-VILLARD | 9e3129e | 2012-11-19 06:40:01 +0800 | [diff] [blame] | 136 | usart1 { |
| 137 | pinctrl_usart1: usart1-0 { |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 138 | atmel,pins = |
| 139 | <3 0 0x1 0x1 /* PD0 periph A with pullup */ |
| 140 | 3 1 0x1 0x0>; /* PD1 periph A */ |
| 141 | }; |
| 142 | |
Jean-Christophe PLAGNIOL-VILLARD | c58c0c5 | 2012-11-19 07:30:01 +0800 | [diff] [blame] | 143 | pinctrl_usart1_rts: usart1_rts-0 { |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 144 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c58c0c5 | 2012-11-19 07:30:01 +0800 | [diff] [blame] | 145 | <3 7 0x2 0x0>; /* PD7 periph B */ |
| 146 | }; |
| 147 | |
| 148 | pinctrl_usart1_cts: usart1_cts-0 { |
| 149 | atmel,pins = |
| 150 | <3 8 0x2 0x0>; /* PD8 periph B */ |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 151 | }; |
| 152 | }; |
| 153 | |
Jean-Christophe PLAGNIOL-VILLARD | 9e3129e | 2012-11-19 06:40:01 +0800 | [diff] [blame] | 154 | usart2 { |
| 155 | pinctrl_usart2: usart2-0 { |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 156 | atmel,pins = |
| 157 | <3 2 0x1 0x1 /* PD2 periph A with pullup */ |
| 158 | 3 3 0x1 0x0>; /* PD3 periph A */ |
| 159 | }; |
| 160 | |
Jean-Christophe PLAGNIOL-VILLARD | c58c0c5 | 2012-11-19 07:30:01 +0800 | [diff] [blame] | 161 | pinctrl_usart2_rts: usart2_rts-0 { |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 162 | atmel,pins = |
Jean-Christophe PLAGNIOL-VILLARD | c58c0c5 | 2012-11-19 07:30:01 +0800 | [diff] [blame] | 163 | <3 5 0x2 0x0>; /* PD5 periph B */ |
| 164 | }; |
| 165 | |
| 166 | pinctrl_usart2_cts: usart2_cts-0 { |
| 167 | atmel,pins = |
| 168 | <4 6 0x2 0x0>; /* PD6 periph B */ |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 169 | }; |
| 170 | }; |
Jean-Christophe PLAGNIOL-VILLARD | 5314ec8 | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 171 | |
Jean-Christophe PLAGNIOL-VILLARD | 7a38d45 | 2012-07-12 23:36:52 +0800 | [diff] [blame] | 172 | nand { |
| 173 | pinctrl_nand: nand-0 { |
| 174 | atmel,pins = |
| 175 | <0 22 0x0 0x1 /* PA22 gpio RDY pin pull_up*/ |
| 176 | 3 15 0x0 0x1>; /* PD15 gpio enable pin pull_up */ |
| 177 | }; |
| 178 | }; |
| 179 | |
Jean-Christophe PLAGNIOL-VILLARD | d9b4fe8 | 2012-10-23 10:19:11 +0800 | [diff] [blame] | 180 | macb { |
| 181 | pinctrl_macb_rmii: macb_rmii-0 { |
| 182 | atmel,pins = |
| 183 | <2 25 0x2 0x0 /* PC25 periph B */ |
| 184 | 4 21 0x1 0x0 /* PE21 periph A */ |
| 185 | 4 23 0x1 0x0 /* PE23 periph A */ |
| 186 | 4 24 0x1 0x0 /* PE24 periph A */ |
| 187 | 4 25 0x1 0x0 /* PE25 periph A */ |
| 188 | 4 26 0x1 0x0 /* PE26 periph A */ |
| 189 | 4 27 0x1 0x0 /* PE27 periph A */ |
| 190 | 4 28 0x1 0x0 /* PE28 periph A */ |
| 191 | 4 29 0x1 0x0 /* PE29 periph A */ |
| 192 | 4 30 0x1 0x0>; /* PE30 periph A */ |
| 193 | }; |
| 194 | |
| 195 | pinctrl_macb_rmii_mii: macb_rmii_mii-0 { |
| 196 | atmel,pins = |
| 197 | <2 20 0x2 0x0 /* PC20 periph B */ |
| 198 | 2 21 0x2 0x0 /* PC21 periph B */ |
| 199 | 2 22 0x2 0x0 /* PC22 periph B */ |
| 200 | 2 23 0x2 0x0 /* PC23 periph B */ |
| 201 | 2 24 0x2 0x0 /* PC24 periph B */ |
| 202 | 2 25 0x2 0x0 /* PC25 periph B */ |
| 203 | 2 27 0x2 0x0 /* PC27 periph B */ |
| 204 | 4 22 0x2 0x0>; /* PE22 periph B */ |
| 205 | }; |
| 206 | }; |
| 207 | |
Jean-Christophe PLAGNIOL-VILLARD | d4fe9ac | 2012-11-16 08:24:17 +0800 | [diff] [blame] | 208 | mmc0 { |
| 209 | pinctrl_mmc0_clk: mmc0_clk-0 { |
| 210 | atmel,pins = |
| 211 | <0 12 0x1 0x0>; /* PA12 periph A */ |
| 212 | }; |
| 213 | |
| 214 | pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 { |
| 215 | atmel,pins = |
| 216 | <0 1 0x1 0x1 /* PA1 periph A with pullup */ |
| 217 | 0 0 0x1 0x1>; /* PA0 periph A with pullup */ |
| 218 | }; |
| 219 | |
| 220 | pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 { |
| 221 | atmel,pins = |
| 222 | <0 3 0x1 0x1 /* PA3 periph A with pullup */ |
| 223 | 0 4 0x1 0x1 /* PA4 periph A with pullup */ |
| 224 | 0 5 0x1 0x1>; /* PA5 periph A with pullup */ |
| 225 | }; |
| 226 | |
| 227 | pinctrl_mmc0_slot1_cmd_dat0: mmc0_slot1_cmd_dat0-0 { |
| 228 | atmel,pins = |
| 229 | <0 16 0x1 0x1 /* PA16 periph A with pullup */ |
| 230 | 0 17 0x1 0x1>; /* PA17 periph A with pullup */ |
| 231 | }; |
| 232 | |
| 233 | pinctrl_mmc0_slot1_dat1_3: mmc0_slot1_dat1_3-0 { |
| 234 | atmel,pins = |
| 235 | <0 18 0x1 0x1 /* PA18 periph A with pullup */ |
| 236 | 0 19 0x1 0x1 /* PA19 periph A with pullup */ |
| 237 | 0 20 0x1 0x1>; /* PA20 periph A with pullup */ |
| 238 | }; |
| 239 | }; |
| 240 | |
| 241 | mmc1 { |
| 242 | pinctrl_mmc1_clk: mmc1_clk-0 { |
| 243 | atmel,pins = |
| 244 | <0 6 0x1 0x0>; /* PA6 periph A */ |
| 245 | }; |
| 246 | |
| 247 | pinctrl_mmc1_slot0_cmd_dat0: mmc1_slot0_cmd_dat0-0 { |
| 248 | atmel,pins = |
| 249 | <0 7 0x1 0x1 /* PA7 periph A with pullup */ |
| 250 | 0 8 0x1 0x1>; /* PA8 periph A with pullup */ |
| 251 | }; |
| 252 | |
| 253 | pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 { |
| 254 | atmel,pins = |
| 255 | <0 9 0x1 0x1 /* PA9 periph A with pullup */ |
| 256 | 0 10 0x1 0x1 /* PA10 periph A with pullup */ |
| 257 | 0 11 0x1 0x1>; /* PA11 periph A with pullup */ |
| 258 | }; |
| 259 | |
| 260 | pinctrl_mmc1_slot1_cmd_dat0: mmc1_slot1_cmd_dat0-0 { |
| 261 | atmel,pins = |
| 262 | <0 21 0x1 0x1 /* PA21 periph A with pullup */ |
| 263 | 0 22 0x1 0x1>; /* PA22 periph A with pullup */ |
| 264 | }; |
| 265 | |
| 266 | pinctrl_mmc1_slot1_dat1_3: mmc1_slot1_dat1_3-0 { |
| 267 | atmel,pins = |
| 268 | <0 23 0x1 0x1 /* PA23 periph A with pullup */ |
| 269 | 0 24 0x1 0x1 /* PA24 periph A with pullup */ |
| 270 | 0 25 0x1 0x1>; /* PA25 periph A with pullup */ |
| 271 | }; |
| 272 | }; |
| 273 | |
Bo Shen | 544ae6b | 2013-01-11 15:08:30 +0100 | [diff] [blame] | 274 | ssc0 { |
| 275 | pinctrl_ssc0_tx: ssc0_tx-0 { |
| 276 | atmel,pins = |
| 277 | <1 0 0x2 0x0 /* PB0 periph B */ |
| 278 | 1 1 0x2 0x0 /* PB1 periph B */ |
| 279 | 1 2 0x2 0x0>; /* PB2 periph B */ |
| 280 | }; |
| 281 | |
| 282 | pinctrl_ssc0_rx: ssc0_rx-0 { |
| 283 | atmel,pins = |
| 284 | <1 3 0x2 0x0 /* PB3 periph B */ |
| 285 | 1 4 0x2 0x0 /* PB4 periph B */ |
| 286 | 1 5 0x2 0x0>; /* PB5 periph B */ |
| 287 | }; |
| 288 | }; |
| 289 | |
| 290 | ssc1 { |
| 291 | pinctrl_ssc1_tx: ssc1_tx-0 { |
| 292 | atmel,pins = |
| 293 | <1 6 0x1 0x0 /* PB6 periph A */ |
| 294 | 1 7 0x1 0x0 /* PB7 periph A */ |
| 295 | 1 8 0x1 0x0>; /* PB8 periph A */ |
| 296 | }; |
| 297 | |
| 298 | pinctrl_ssc1_rx: ssc1_rx-0 { |
| 299 | atmel,pins = |
| 300 | <1 9 0x1 0x0 /* PB9 periph A */ |
| 301 | 1 10 0x1 0x0 /* PB10 periph A */ |
| 302 | 1 11 0x1 0x0>; /* PB11 periph A */ |
| 303 | }; |
| 304 | }; |
| 305 | |
Wenyou Yang | a68b728 | 2013-04-03 14:03:52 +0800 | [diff] [blame^] | 306 | spi0 { |
| 307 | pinctrl_spi0: spi0-0 { |
| 308 | atmel,pins = |
| 309 | <0 0 0x2 0x0 /* PA0 periph B SPI0_MISO pin */ |
| 310 | 0 1 0x2 0x0 /* PA1 periph B SPI0_MOSI pin */ |
| 311 | 0 2 0x2 0x0>; /* PA2 periph B SPI0_SPCK pin */ |
| 312 | }; |
| 313 | }; |
| 314 | |
| 315 | spi1 { |
| 316 | pinctrl_spi1: spi1-0 { |
| 317 | atmel,pins = |
| 318 | <1 12 0x1 0x0 /* PB12 periph A SPI1_MISO pin */ |
| 319 | 1 13 0x1 0x0 /* PB13 periph A SPI1_MOSI pin */ |
| 320 | 1 14 0x1 0x0>; /* PB14 periph A SPI1_SPCK pin */ |
| 321 | }; |
| 322 | }; |
| 323 | |
Jean-Christophe PLAGNIOL-VILLARD | e4541ff | 2012-07-04 17:20:46 +0800 | [diff] [blame] | 324 | pioA: gpio@fffff200 { |
| 325 | compatible = "atmel,at91rm9200-gpio"; |
| 326 | reg = <0xfffff200 0x200>; |
| 327 | interrupts = <2 4 1>; |
| 328 | #gpio-cells = <2>; |
| 329 | gpio-controller; |
| 330 | interrupt-controller; |
| 331 | #interrupt-cells = <2>; |
| 332 | }; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 333 | |
Jean-Christophe PLAGNIOL-VILLARD | e4541ff | 2012-07-04 17:20:46 +0800 | [diff] [blame] | 334 | pioB: gpio@fffff400 { |
| 335 | compatible = "atmel,at91rm9200-gpio"; |
| 336 | reg = <0xfffff400 0x200>; |
| 337 | interrupts = <3 4 1>; |
| 338 | #gpio-cells = <2>; |
| 339 | gpio-controller; |
| 340 | interrupt-controller; |
| 341 | #interrupt-cells = <2>; |
| 342 | }; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 343 | |
Jean-Christophe PLAGNIOL-VILLARD | e4541ff | 2012-07-04 17:20:46 +0800 | [diff] [blame] | 344 | pioC: gpio@fffff600 { |
| 345 | compatible = "atmel,at91rm9200-gpio"; |
| 346 | reg = <0xfffff600 0x200>; |
| 347 | interrupts = <4 4 1>; |
| 348 | #gpio-cells = <2>; |
| 349 | gpio-controller; |
| 350 | interrupt-controller; |
| 351 | #interrupt-cells = <2>; |
| 352 | }; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 353 | |
Jean-Christophe PLAGNIOL-VILLARD | e4541ff | 2012-07-04 17:20:46 +0800 | [diff] [blame] | 354 | pioD: gpio@fffff800 { |
| 355 | compatible = "atmel,at91rm9200-gpio"; |
| 356 | reg = <0xfffff800 0x200>; |
| 357 | interrupts = <4 4 1>; |
| 358 | #gpio-cells = <2>; |
| 359 | gpio-controller; |
| 360 | interrupt-controller; |
| 361 | #interrupt-cells = <2>; |
| 362 | }; |
| 363 | |
| 364 | pioE: gpio@fffffa00 { |
| 365 | compatible = "atmel,at91rm9200-gpio"; |
| 366 | reg = <0xfffffa00 0x200>; |
| 367 | interrupts = <4 4 1>; |
| 368 | #gpio-cells = <2>; |
| 369 | gpio-controller; |
| 370 | interrupt-controller; |
| 371 | #interrupt-cells = <2>; |
Jean-Christophe PLAGNIOL-VILLARD | 5314ec8 | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 372 | }; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 373 | }; |
| 374 | |
| 375 | dbgu: serial@ffffee00 { |
| 376 | compatible = "atmel,at91sam9260-usart"; |
| 377 | reg = <0xffffee00 0x200>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 378 | interrupts = <1 4 7>; |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 379 | pinctrl-names = "default"; |
| 380 | pinctrl-0 = <&pinctrl_dbgu>; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 381 | status = "disabled"; |
| 382 | }; |
| 383 | |
| 384 | usart0: serial@fff8c000 { |
| 385 | compatible = "atmel,at91sam9260-usart"; |
| 386 | reg = <0xfff8c000 0x200>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 387 | interrupts = <7 4 5>; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 388 | atmel,use-dma-rx; |
| 389 | atmel,use-dma-tx; |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 390 | pinctrl-names = "default"; |
Jean-Christophe PLAGNIOL-VILLARD | 9e3129e | 2012-11-19 06:40:01 +0800 | [diff] [blame] | 391 | pinctrl-0 = <&pinctrl_usart0>; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 392 | status = "disabled"; |
| 393 | }; |
| 394 | |
| 395 | usart1: serial@fff90000 { |
| 396 | compatible = "atmel,at91sam9260-usart"; |
| 397 | reg = <0xfff90000 0x200>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 398 | interrupts = <8 4 5>; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 399 | atmel,use-dma-rx; |
| 400 | atmel,use-dma-tx; |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 401 | pinctrl-names = "default"; |
Jean-Christophe PLAGNIOL-VILLARD | 9e3129e | 2012-11-19 06:40:01 +0800 | [diff] [blame] | 402 | pinctrl-0 = <&pinctrl_usart1>; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 403 | status = "disabled"; |
| 404 | }; |
| 405 | |
| 406 | usart2: serial@fff94000 { |
| 407 | compatible = "atmel,at91sam9260-usart"; |
| 408 | reg = <0xfff94000 0x200>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 409 | interrupts = <9 4 5>; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 410 | atmel,use-dma-rx; |
| 411 | atmel,use-dma-tx; |
Jean-Christophe PLAGNIOL-VILLARD | ec6754a | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 412 | pinctrl-names = "default"; |
Jean-Christophe PLAGNIOL-VILLARD | 9e3129e | 2012-11-19 06:40:01 +0800 | [diff] [blame] | 413 | pinctrl-0 = <&pinctrl_usart2>; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 414 | status = "disabled"; |
| 415 | }; |
| 416 | |
Bo Shen | 099343c | 2012-11-07 11:41:41 +0800 | [diff] [blame] | 417 | ssc0: ssc@fff98000 { |
| 418 | compatible = "atmel,at91rm9200-ssc"; |
| 419 | reg = <0xfff98000 0x4000>; |
| 420 | interrupts = <16 4 5>; |
Bo Shen | 544ae6b | 2013-01-11 15:08:30 +0100 | [diff] [blame] | 421 | pinctrl-names = "default"; |
| 422 | pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>; |
Bo Shen | 315656b | 2012-12-13 10:05:07 +0800 | [diff] [blame] | 423 | status = "disabled"; |
Bo Shen | 099343c | 2012-11-07 11:41:41 +0800 | [diff] [blame] | 424 | }; |
| 425 | |
| 426 | ssc1: ssc@fff9c000 { |
| 427 | compatible = "atmel,at91rm9200-ssc"; |
| 428 | reg = <0xfff9c000 0x4000>; |
| 429 | interrupts = <17 4 5>; |
Bo Shen | 544ae6b | 2013-01-11 15:08:30 +0100 | [diff] [blame] | 430 | pinctrl-names = "default"; |
| 431 | pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>; |
Bo Shen | 315656b | 2012-12-13 10:05:07 +0800 | [diff] [blame] | 432 | status = "disabled"; |
Bo Shen | 099343c | 2012-11-07 11:41:41 +0800 | [diff] [blame] | 433 | }; |
| 434 | |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 435 | macb0: ethernet@fffbc000 { |
| 436 | compatible = "cdns,at32ap7000-macb", "cdns,macb"; |
| 437 | reg = <0xfffbc000 0x100>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 438 | interrupts = <21 4 3>; |
Jean-Christophe PLAGNIOL-VILLARD | d9b4fe8 | 2012-10-23 10:19:11 +0800 | [diff] [blame] | 439 | pinctrl-names = "default"; |
| 440 | pinctrl-0 = <&pinctrl_macb_rmii>; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 441 | status = "disabled"; |
| 442 | }; |
| 443 | |
| 444 | usb1: gadget@fff78000 { |
| 445 | compatible = "atmel,at91rm9200-udc"; |
| 446 | reg = <0xfff78000 0x4000>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 447 | interrupts = <24 4 2>; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 448 | status = "disabled"; |
| 449 | }; |
Ludovic Desroches | 05dcd36 | 2012-09-12 08:42:16 +0200 | [diff] [blame] | 450 | |
| 451 | i2c0: i2c@fff88000 { |
| 452 | compatible = "atmel,at91sam9263-i2c"; |
| 453 | reg = <0xfff88000 0x100>; |
| 454 | interrupts = <13 4 6>; |
| 455 | #address-cells = <1>; |
| 456 | #size-cells = <0>; |
| 457 | status = "disabled"; |
| 458 | }; |
Ludovic Desroches | 9873137 | 2012-11-19 12:23:36 +0100 | [diff] [blame] | 459 | |
| 460 | mmc0: mmc@fff80000 { |
| 461 | compatible = "atmel,hsmci"; |
| 462 | reg = <0xfff80000 0x600>; |
| 463 | interrupts = <10 4 0>; |
| 464 | #address-cells = <1>; |
| 465 | #size-cells = <0>; |
| 466 | status = "disabled"; |
| 467 | }; |
| 468 | |
| 469 | mmc1: mmc@fff84000 { |
| 470 | compatible = "atmel,hsmci"; |
| 471 | reg = <0xfff84000 0x600>; |
| 472 | interrupts = <11 4 0>; |
| 473 | #address-cells = <1>; |
| 474 | #size-cells = <0>; |
| 475 | status = "disabled"; |
| 476 | }; |
Linus Torvalds | db5b0ae | 2012-12-13 10:39:26 -0800 | [diff] [blame] | 477 | |
Fabio Porcedda | 7492e7c | 2012-11-12 09:37:26 +0100 | [diff] [blame] | 478 | watchdog@fffffd40 { |
| 479 | compatible = "atmel,at91sam9260-wdt"; |
| 480 | reg = <0xfffffd40 0x10>; |
| 481 | status = "disabled"; |
| 482 | }; |
Richard Genoud | d50f88a | 2013-04-03 14:02:18 +0800 | [diff] [blame] | 483 | |
| 484 | spi0: spi@fffa4000 { |
| 485 | #address-cells = <1>; |
| 486 | #size-cells = <0>; |
| 487 | compatible = "atmel,at91rm9200-spi"; |
| 488 | reg = <0xfffa4000 0x200>; |
| 489 | interrupts = <14 4 3>; |
Wenyou Yang | a68b728 | 2013-04-03 14:03:52 +0800 | [diff] [blame^] | 490 | pinctrl-names = "default"; |
| 491 | pinctrl-0 = <&pinctrl_spi0>; |
Richard Genoud | d50f88a | 2013-04-03 14:02:18 +0800 | [diff] [blame] | 492 | status = "disabled"; |
| 493 | }; |
| 494 | |
| 495 | spi1: spi@fffa8000 { |
| 496 | #address-cells = <1>; |
| 497 | #size-cells = <0>; |
| 498 | compatible = "atmel,at91rm9200-spi"; |
| 499 | reg = <0xfffa8000 0x200>; |
| 500 | interrupts = <15 4 3>; |
Wenyou Yang | a68b728 | 2013-04-03 14:03:52 +0800 | [diff] [blame^] | 501 | pinctrl-names = "default"; |
| 502 | pinctrl-0 = <&pinctrl_spi1>; |
Richard Genoud | d50f88a | 2013-04-03 14:02:18 +0800 | [diff] [blame] | 503 | status = "disabled"; |
| 504 | }; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 505 | }; |
| 506 | |
| 507 | nand0: nand@40000000 { |
| 508 | compatible = "atmel,at91rm9200-nand"; |
| 509 | #address-cells = <1>; |
| 510 | #size-cells = <1>; |
| 511 | reg = <0x40000000 0x10000000 |
| 512 | 0xffffe000 0x200 |
| 513 | >; |
| 514 | atmel,nand-addr-offset = <21>; |
| 515 | atmel,nand-cmd-offset = <22>; |
Jean-Christophe PLAGNIOL-VILLARD | 7a38d45 | 2012-07-12 23:36:52 +0800 | [diff] [blame] | 516 | pinctrl-names = "default"; |
| 517 | pinctrl-0 = <&pinctrl_nand>; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 518 | gpios = <&pioA 22 0 |
| 519 | &pioD 15 0 |
| 520 | 0 |
| 521 | >; |
| 522 | status = "disabled"; |
| 523 | }; |
| 524 | |
| 525 | usb0: ohci@00a00000 { |
| 526 | compatible = "atmel,at91rm9200-ohci", "usb-ohci"; |
| 527 | reg = <0x00a00000 0x100000>; |
Ludovic Desroches | f8a073e | 2012-06-20 16:13:30 +0200 | [diff] [blame] | 528 | interrupts = <29 4 2>; |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 529 | status = "disabled"; |
| 530 | }; |
| 531 | }; |
| 532 | |
| 533 | i2c@0 { |
| 534 | compatible = "i2c-gpio"; |
| 535 | gpios = <&pioB 4 0 /* sda */ |
| 536 | &pioB 5 0 /* scl */ |
| 537 | >; |
| 538 | i2c-gpio,sda-open-drain; |
| 539 | i2c-gpio,scl-open-drain; |
| 540 | i2c-gpio,delay-us = <2>; /* ~100 kHz */ |
| 541 | #address-cells = <1>; |
| 542 | #size-cells = <0>; |
| 543 | status = "disabled"; |
| 544 | }; |
| 545 | }; |