Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2013 Intel Corporation |
| 3 | * All Rights Reserved. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the |
| 7 | * "Software"), to deal in the Software without restriction, including |
| 8 | * without limitation the rights to use, copy, modify, merge, publish, |
| 9 | * distribute, sub license, and/or sell copies of the Software, and to |
| 10 | * permit persons to whom the Software is furnished to do so, subject to |
| 11 | * the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice (including the |
| 14 | * next paragraph) shall be included in all copies or substantial portions |
| 15 | * of the Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 22 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 23 | * DEALINGS IN THE SOFTWARE. |
| 24 | */ |
| 25 | #ifndef _I915_PCIIDS_H |
| 26 | #define _I915_PCIIDS_H |
| 27 | |
| 28 | /* |
| 29 | * A pci_device_id struct { |
| 30 | * __u32 vendor, device; |
| 31 | * __u32 subvendor, subdevice; |
| 32 | * __u32 class, class_mask; |
| 33 | * kernel_ulong_t driver_data; |
| 34 | * }; |
| 35 | * Don't use C99 here because "class" is reserved and we want to |
| 36 | * give userspace flexibility. |
| 37 | */ |
| 38 | #define INTEL_VGA_DEVICE(id, info) { \ |
| 39 | 0x8086, id, \ |
| 40 | ~0, ~0, \ |
| 41 | 0x030000, 0xff0000, \ |
| 42 | (unsigned long) info } |
| 43 | |
| 44 | #define INTEL_QUANTA_VGA_DEVICE(info) { \ |
| 45 | 0x8086, 0x16a, \ |
| 46 | 0x152d, 0x8990, \ |
| 47 | 0x030000, 0xff0000, \ |
| 48 | (unsigned long) info } |
| 49 | |
Chris Wilson | 92a0256 | 2017-03-13 11:28:10 +0000 | [diff] [blame] | 50 | #define INTEL_I810_IDS(info) \ |
| 51 | INTEL_VGA_DEVICE(0x7121, info), /* I810 */ \ |
| 52 | INTEL_VGA_DEVICE(0x7123, info), /* I810_DC100 */ \ |
| 53 | INTEL_VGA_DEVICE(0x7125, info) /* I810_E */ |
| 54 | |
| 55 | #define INTEL_I815_IDS(info) \ |
| 56 | INTEL_VGA_DEVICE(0x1132, info) /* I815*/ |
| 57 | |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 58 | #define INTEL_I830_IDS(info) \ |
| 59 | INTEL_VGA_DEVICE(0x3577, info) |
| 60 | |
| 61 | #define INTEL_I845G_IDS(info) \ |
| 62 | INTEL_VGA_DEVICE(0x2562, info) |
| 63 | |
| 64 | #define INTEL_I85X_IDS(info) \ |
| 65 | INTEL_VGA_DEVICE(0x3582, info), /* I855_GM */ \ |
| 66 | INTEL_VGA_DEVICE(0x358e, info) |
| 67 | |
| 68 | #define INTEL_I865G_IDS(info) \ |
| 69 | INTEL_VGA_DEVICE(0x2572, info) /* I865_G */ |
| 70 | |
| 71 | #define INTEL_I915G_IDS(info) \ |
| 72 | INTEL_VGA_DEVICE(0x2582, info), /* I915_G */ \ |
| 73 | INTEL_VGA_DEVICE(0x258a, info) /* E7221_G */ |
| 74 | |
| 75 | #define INTEL_I915GM_IDS(info) \ |
| 76 | INTEL_VGA_DEVICE(0x2592, info) /* I915_GM */ |
| 77 | |
| 78 | #define INTEL_I945G_IDS(info) \ |
| 79 | INTEL_VGA_DEVICE(0x2772, info) /* I945_G */ |
| 80 | |
| 81 | #define INTEL_I945GM_IDS(info) \ |
| 82 | INTEL_VGA_DEVICE(0x27a2, info), /* I945_GM */ \ |
| 83 | INTEL_VGA_DEVICE(0x27ae, info) /* I945_GME */ |
| 84 | |
| 85 | #define INTEL_I965G_IDS(info) \ |
| 86 | INTEL_VGA_DEVICE(0x2972, info), /* I946_GZ */ \ |
| 87 | INTEL_VGA_DEVICE(0x2982, info), /* G35_G */ \ |
| 88 | INTEL_VGA_DEVICE(0x2992, info), /* I965_Q */ \ |
| 89 | INTEL_VGA_DEVICE(0x29a2, info) /* I965_G */ |
| 90 | |
| 91 | #define INTEL_G33_IDS(info) \ |
| 92 | INTEL_VGA_DEVICE(0x29b2, info), /* Q35_G */ \ |
| 93 | INTEL_VGA_DEVICE(0x29c2, info), /* G33_G */ \ |
| 94 | INTEL_VGA_DEVICE(0x29d2, info) /* Q33_G */ |
| 95 | |
| 96 | #define INTEL_I965GM_IDS(info) \ |
| 97 | INTEL_VGA_DEVICE(0x2a02, info), /* I965_GM */ \ |
| 98 | INTEL_VGA_DEVICE(0x2a12, info) /* I965_GME */ |
| 99 | |
| 100 | #define INTEL_GM45_IDS(info) \ |
| 101 | INTEL_VGA_DEVICE(0x2a42, info) /* GM45_G */ |
| 102 | |
| 103 | #define INTEL_G45_IDS(info) \ |
| 104 | INTEL_VGA_DEVICE(0x2e02, info), /* IGD_E_G */ \ |
| 105 | INTEL_VGA_DEVICE(0x2e12, info), /* Q45_G */ \ |
| 106 | INTEL_VGA_DEVICE(0x2e22, info), /* G45_G */ \ |
| 107 | INTEL_VGA_DEVICE(0x2e32, info), /* G41_G */ \ |
| 108 | INTEL_VGA_DEVICE(0x2e42, info), /* B43_G */ \ |
| 109 | INTEL_VGA_DEVICE(0x2e92, info) /* B43_G.1 */ |
| 110 | |
Tvrtko Ursulin | 86d35d4 | 2019-03-26 07:40:54 +0000 | [diff] [blame] | 111 | #define INTEL_PINEVIEW_G_IDS(info) \ |
| 112 | INTEL_VGA_DEVICE(0xa001, info) |
| 113 | |
| 114 | #define INTEL_PINEVIEW_M_IDS(info) \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 115 | INTEL_VGA_DEVICE(0xa011, info) |
| 116 | |
| 117 | #define INTEL_IRONLAKE_D_IDS(info) \ |
| 118 | INTEL_VGA_DEVICE(0x0042, info) |
| 119 | |
| 120 | #define INTEL_IRONLAKE_M_IDS(info) \ |
| 121 | INTEL_VGA_DEVICE(0x0046, info) |
| 122 | |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 123 | #define INTEL_SNB_D_GT1_IDS(info) \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 124 | INTEL_VGA_DEVICE(0x0102, info), \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 125 | INTEL_VGA_DEVICE(0x010A, info) |
| 126 | |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 127 | #define INTEL_SNB_D_GT2_IDS(info) \ |
| 128 | INTEL_VGA_DEVICE(0x0112, info), \ |
| 129 | INTEL_VGA_DEVICE(0x0122, info) |
| 130 | |
| 131 | #define INTEL_SNB_D_IDS(info) \ |
| 132 | INTEL_SNB_D_GT1_IDS(info), \ |
| 133 | INTEL_SNB_D_GT2_IDS(info) |
| 134 | |
| 135 | #define INTEL_SNB_M_GT1_IDS(info) \ |
| 136 | INTEL_VGA_DEVICE(0x0106, info) |
| 137 | |
| 138 | #define INTEL_SNB_M_GT2_IDS(info) \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 139 | INTEL_VGA_DEVICE(0x0116, info), \ |
| 140 | INTEL_VGA_DEVICE(0x0126, info) |
| 141 | |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 142 | #define INTEL_SNB_M_IDS(info) \ |
| 143 | INTEL_SNB_M_GT1_IDS(info), \ |
| 144 | INTEL_SNB_M_GT2_IDS(info) |
| 145 | |
| 146 | #define INTEL_IVB_M_GT1_IDS(info) \ |
| 147 | INTEL_VGA_DEVICE(0x0156, info) /* GT1 mobile */ |
| 148 | |
| 149 | #define INTEL_IVB_M_GT2_IDS(info) \ |
| 150 | INTEL_VGA_DEVICE(0x0166, info) /* GT2 mobile */ |
| 151 | |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 152 | #define INTEL_IVB_M_IDS(info) \ |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 153 | INTEL_IVB_M_GT1_IDS(info), \ |
| 154 | INTEL_IVB_M_GT2_IDS(info) |
| 155 | |
| 156 | #define INTEL_IVB_D_GT1_IDS(info) \ |
| 157 | INTEL_VGA_DEVICE(0x0152, info), /* GT1 desktop */ \ |
| 158 | INTEL_VGA_DEVICE(0x015a, info) /* GT1 server */ |
| 159 | |
| 160 | #define INTEL_IVB_D_GT2_IDS(info) \ |
| 161 | INTEL_VGA_DEVICE(0x0162, info), /* GT2 desktop */ \ |
| 162 | INTEL_VGA_DEVICE(0x016a, info) /* GT2 server */ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 163 | |
| 164 | #define INTEL_IVB_D_IDS(info) \ |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 165 | INTEL_IVB_D_GT1_IDS(info), \ |
| 166 | INTEL_IVB_D_GT2_IDS(info) |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 167 | |
| 168 | #define INTEL_IVB_Q_IDS(info) \ |
| 169 | INTEL_QUANTA_VGA_DEVICE(info) /* Quanta transcode */ |
| 170 | |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 171 | #define INTEL_HSW_ULT_GT1_IDS(info) \ |
| 172 | INTEL_VGA_DEVICE(0x0A02, info), /* ULT GT1 desktop */ \ |
| 173 | INTEL_VGA_DEVICE(0x0A0A, info), /* ULT GT1 server */ \ |
| 174 | INTEL_VGA_DEVICE(0x0A0B, info), /* ULT GT1 reserved */ \ |
| 175 | INTEL_VGA_DEVICE(0x0A06, info) /* ULT GT1 mobile */ |
| 176 | |
| 177 | #define INTEL_HSW_ULX_GT1_IDS(info) \ |
| 178 | INTEL_VGA_DEVICE(0x0A0E, info) /* ULX GT1 mobile */ |
| 179 | |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 180 | #define INTEL_HSW_GT1_IDS(info) \ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 181 | INTEL_HSW_ULT_GT1_IDS(info), \ |
| 182 | INTEL_HSW_ULX_GT1_IDS(info), \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 183 | INTEL_VGA_DEVICE(0x0402, info), /* GT1 desktop */ \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 184 | INTEL_VGA_DEVICE(0x040a, info), /* GT1 server */ \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 185 | INTEL_VGA_DEVICE(0x040B, info), /* GT1 reserved */ \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 186 | INTEL_VGA_DEVICE(0x040E, info), /* GT1 reserved */ \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 187 | INTEL_VGA_DEVICE(0x0C02, info), /* SDV GT1 desktop */ \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 188 | INTEL_VGA_DEVICE(0x0C0A, info), /* SDV GT1 server */ \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 189 | INTEL_VGA_DEVICE(0x0C0B, info), /* SDV GT1 reserved */ \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 190 | INTEL_VGA_DEVICE(0x0C0E, info), /* SDV GT1 reserved */ \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 191 | INTEL_VGA_DEVICE(0x0D02, info), /* CRW GT1 desktop */ \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 192 | INTEL_VGA_DEVICE(0x0D0A, info), /* CRW GT1 server */ \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 193 | INTEL_VGA_DEVICE(0x0D0B, info), /* CRW GT1 reserved */ \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 194 | INTEL_VGA_DEVICE(0x0D0E, info), /* CRW GT1 reserved */ \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 195 | INTEL_VGA_DEVICE(0x0406, info), /* GT1 mobile */ \ |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 196 | INTEL_VGA_DEVICE(0x0C06, info), /* SDV GT1 mobile */ \ |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 197 | INTEL_VGA_DEVICE(0x0D06, info) /* CRW GT1 mobile */ |
| 198 | |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 199 | #define INTEL_HSW_ULT_GT2_IDS(info) \ |
| 200 | INTEL_VGA_DEVICE(0x0A12, info), /* ULT GT2 desktop */ \ |
| 201 | INTEL_VGA_DEVICE(0x0A1A, info), /* ULT GT2 server */ \ |
| 202 | INTEL_VGA_DEVICE(0x0A1B, info), /* ULT GT2 reserved */ \ |
| 203 | INTEL_VGA_DEVICE(0x0A16, info) /* ULT GT2 mobile */ |
| 204 | |
| 205 | #define INTEL_HSW_ULX_GT2_IDS(info) \ |
| 206 | INTEL_VGA_DEVICE(0x0A1E, info) /* ULX GT2 mobile */ \ |
| 207 | |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 208 | #define INTEL_HSW_GT2_IDS(info) \ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 209 | INTEL_HSW_ULT_GT2_IDS(info), \ |
| 210 | INTEL_HSW_ULX_GT2_IDS(info), \ |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 211 | INTEL_VGA_DEVICE(0x0412, info), /* GT2 desktop */ \ |
| 212 | INTEL_VGA_DEVICE(0x041a, info), /* GT2 server */ \ |
| 213 | INTEL_VGA_DEVICE(0x041B, info), /* GT2 reserved */ \ |
| 214 | INTEL_VGA_DEVICE(0x041E, info), /* GT2 reserved */ \ |
| 215 | INTEL_VGA_DEVICE(0x0C12, info), /* SDV GT2 desktop */ \ |
| 216 | INTEL_VGA_DEVICE(0x0C1A, info), /* SDV GT2 server */ \ |
| 217 | INTEL_VGA_DEVICE(0x0C1B, info), /* SDV GT2 reserved */ \ |
| 218 | INTEL_VGA_DEVICE(0x0C1E, info), /* SDV GT2 reserved */ \ |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 219 | INTEL_VGA_DEVICE(0x0D12, info), /* CRW GT2 desktop */ \ |
| 220 | INTEL_VGA_DEVICE(0x0D1A, info), /* CRW GT2 server */ \ |
| 221 | INTEL_VGA_DEVICE(0x0D1B, info), /* CRW GT2 reserved */ \ |
| 222 | INTEL_VGA_DEVICE(0x0D1E, info), /* CRW GT2 reserved */ \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 223 | INTEL_VGA_DEVICE(0x0416, info), /* GT2 mobile */ \ |
| 224 | INTEL_VGA_DEVICE(0x0426, info), /* GT2 mobile */ \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 225 | INTEL_VGA_DEVICE(0x0C16, info), /* SDV GT2 mobile */ \ |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 226 | INTEL_VGA_DEVICE(0x0D16, info) /* CRW GT2 mobile */ |
| 227 | |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 228 | #define INTEL_HSW_ULT_GT3_IDS(info) \ |
| 229 | INTEL_VGA_DEVICE(0x0A22, info), /* ULT GT3 desktop */ \ |
| 230 | INTEL_VGA_DEVICE(0x0A2A, info), /* ULT GT3 server */ \ |
| 231 | INTEL_VGA_DEVICE(0x0A2B, info), /* ULT GT3 reserved */ \ |
| 232 | INTEL_VGA_DEVICE(0x0A26, info), /* ULT GT3 mobile */ \ |
| 233 | INTEL_VGA_DEVICE(0x0A2E, info) /* ULT GT3 reserved */ |
| 234 | |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 235 | #define INTEL_HSW_GT3_IDS(info) \ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 236 | INTEL_HSW_ULT_GT3_IDS(info), \ |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 237 | INTEL_VGA_DEVICE(0x0422, info), /* GT3 desktop */ \ |
| 238 | INTEL_VGA_DEVICE(0x042a, info), /* GT3 server */ \ |
| 239 | INTEL_VGA_DEVICE(0x042B, info), /* GT3 reserved */ \ |
| 240 | INTEL_VGA_DEVICE(0x042E, info), /* GT3 reserved */ \ |
| 241 | INTEL_VGA_DEVICE(0x0C22, info), /* SDV GT3 desktop */ \ |
| 242 | INTEL_VGA_DEVICE(0x0C2A, info), /* SDV GT3 server */ \ |
| 243 | INTEL_VGA_DEVICE(0x0C2B, info), /* SDV GT3 reserved */ \ |
| 244 | INTEL_VGA_DEVICE(0x0C2E, info), /* SDV GT3 reserved */ \ |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 245 | INTEL_VGA_DEVICE(0x0D22, info), /* CRW GT3 desktop */ \ |
| 246 | INTEL_VGA_DEVICE(0x0D2A, info), /* CRW GT3 server */ \ |
| 247 | INTEL_VGA_DEVICE(0x0D2B, info), /* CRW GT3 reserved */ \ |
| 248 | INTEL_VGA_DEVICE(0x0D2E, info), /* CRW GT3 reserved */ \ |
| 249 | INTEL_VGA_DEVICE(0x0C26, info), /* SDV GT3 mobile */ \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 250 | INTEL_VGA_DEVICE(0x0D26, info) /* CRW GT3 mobile */ |
| 251 | |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 252 | #define INTEL_HSW_IDS(info) \ |
| 253 | INTEL_HSW_GT1_IDS(info), \ |
| 254 | INTEL_HSW_GT2_IDS(info), \ |
| 255 | INTEL_HSW_GT3_IDS(info) |
| 256 | |
Carlos Santa | 8d9c20e | 2016-08-17 12:30:37 -0700 | [diff] [blame] | 257 | #define INTEL_VLV_IDS(info) \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 258 | INTEL_VGA_DEVICE(0x0f30, info), \ |
| 259 | INTEL_VGA_DEVICE(0x0f31, info), \ |
| 260 | INTEL_VGA_DEVICE(0x0f32, info), \ |
| 261 | INTEL_VGA_DEVICE(0x0f33, info), \ |
Carlos Santa | 8d9c20e | 2016-08-17 12:30:37 -0700 | [diff] [blame] | 262 | INTEL_VGA_DEVICE(0x0157, info), \ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 263 | INTEL_VGA_DEVICE(0x0155, info) |
| 264 | |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 265 | #define INTEL_BDW_ULT_GT1_IDS(info) \ |
Jani Nikula | 44e5e28 | 2015-02-03 14:34:05 +0200 | [diff] [blame] | 266 | INTEL_VGA_DEVICE(0x1606, info), /* GT1 ULT */ \ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 267 | INTEL_VGA_DEVICE(0x160B, info) /* GT1 Iris */ |
| 268 | |
| 269 | #define INTEL_BDW_ULX_GT1_IDS(info) \ |
| 270 | INTEL_VGA_DEVICE(0x160E, info) /* GT1 ULX */ |
| 271 | |
| 272 | #define INTEL_BDW_GT1_IDS(info) \ |
| 273 | INTEL_BDW_ULT_GT1_IDS(info), \ |
| 274 | INTEL_BDW_ULX_GT1_IDS(info), \ |
| 275 | INTEL_VGA_DEVICE(0x1602, info), /* GT1 ULT */ \ |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 276 | INTEL_VGA_DEVICE(0x160A, info), /* GT1 Server */ \ |
| 277 | INTEL_VGA_DEVICE(0x160D, info) /* GT1 Workstation */ |
| 278 | |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 279 | #define INTEL_BDW_ULT_GT2_IDS(info) \ |
Jani Nikula | 44e5e28 | 2015-02-03 14:34:05 +0200 | [diff] [blame] | 280 | INTEL_VGA_DEVICE(0x1616, info), /* GT2 ULT */ \ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 281 | INTEL_VGA_DEVICE(0x161B, info) /* GT2 ULT */ |
| 282 | |
| 283 | #define INTEL_BDW_ULX_GT2_IDS(info) \ |
| 284 | INTEL_VGA_DEVICE(0x161E, info) /* GT2 ULX */ |
| 285 | |
| 286 | #define INTEL_BDW_GT2_IDS(info) \ |
| 287 | INTEL_BDW_ULT_GT2_IDS(info), \ |
| 288 | INTEL_BDW_ULX_GT2_IDS(info), \ |
| 289 | INTEL_VGA_DEVICE(0x1612, info), /* GT2 Halo */ \ |
Jani Nikula | 44e5e28 | 2015-02-03 14:34:05 +0200 | [diff] [blame] | 290 | INTEL_VGA_DEVICE(0x161A, info), /* GT2 Server */ \ |
| 291 | INTEL_VGA_DEVICE(0x161D, info) /* GT2 Workstation */ |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 292 | |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 293 | #define INTEL_BDW_ULT_GT3_IDS(info) \ |
Jani Nikula | 44e5e28 | 2015-02-03 14:34:05 +0200 | [diff] [blame] | 294 | INTEL_VGA_DEVICE(0x1626, info), /* ULT */ \ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 295 | INTEL_VGA_DEVICE(0x162B, info) /* Iris */ \ |
| 296 | |
| 297 | #define INTEL_BDW_ULX_GT3_IDS(info) \ |
| 298 | INTEL_VGA_DEVICE(0x162E, info) /* ULX */ |
| 299 | |
| 300 | #define INTEL_BDW_GT3_IDS(info) \ |
| 301 | INTEL_BDW_ULT_GT3_IDS(info), \ |
| 302 | INTEL_BDW_ULX_GT3_IDS(info), \ |
| 303 | INTEL_VGA_DEVICE(0x1622, info), /* ULT */ \ |
Jani Nikula | 44e5e28 | 2015-02-03 14:34:05 +0200 | [diff] [blame] | 304 | INTEL_VGA_DEVICE(0x162A, info), /* Server */ \ |
| 305 | INTEL_VGA_DEVICE(0x162D, info) /* Workstation */ |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 306 | |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 307 | #define INTEL_BDW_ULT_RSVD_IDS(info) \ |
Jani Nikula | 44e5e28 | 2015-02-03 14:34:05 +0200 | [diff] [blame] | 308 | INTEL_VGA_DEVICE(0x1636, info), /* ULT */ \ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 309 | INTEL_VGA_DEVICE(0x163B, info) /* Iris */ |
| 310 | |
| 311 | #define INTEL_BDW_ULX_RSVD_IDS(info) \ |
| 312 | INTEL_VGA_DEVICE(0x163E, info) /* ULX */ |
| 313 | |
| 314 | #define INTEL_BDW_RSVD_IDS(info) \ |
| 315 | INTEL_BDW_ULT_RSVD_IDS(info), \ |
| 316 | INTEL_BDW_ULX_RSVD_IDS(info), \ |
| 317 | INTEL_VGA_DEVICE(0x1632, info), /* ULT */ \ |
Jani Nikula | 44e5e28 | 2015-02-03 14:34:05 +0200 | [diff] [blame] | 318 | INTEL_VGA_DEVICE(0x163A, info), /* Server */ \ |
| 319 | INTEL_VGA_DEVICE(0x163D, info) /* Workstation */ |
Rodrigo Vivi | fb7023e | 2014-06-10 10:09:52 -0700 | [diff] [blame] | 320 | |
Carlos Santa | 8d9c20e | 2016-08-17 12:30:37 -0700 | [diff] [blame] | 321 | #define INTEL_BDW_IDS(info) \ |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 322 | INTEL_BDW_GT1_IDS(info), \ |
| 323 | INTEL_BDW_GT2_IDS(info), \ |
Carlos Santa | 8d9c20e | 2016-08-17 12:30:37 -0700 | [diff] [blame] | 324 | INTEL_BDW_GT3_IDS(info), \ |
Paulo Zanoni | 0784bc6 | 2017-01-03 18:04:19 -0200 | [diff] [blame] | 325 | INTEL_BDW_RSVD_IDS(info) |
Zhao Yakui | fd3c269 | 2014-04-17 10:37:35 +0800 | [diff] [blame] | 326 | |
Ville Syrjälä | 7d87a7f | 2014-04-09 18:19:04 +0300 | [diff] [blame] | 327 | #define INTEL_CHV_IDS(info) \ |
| 328 | INTEL_VGA_DEVICE(0x22b0, info), \ |
| 329 | INTEL_VGA_DEVICE(0x22b1, info), \ |
| 330 | INTEL_VGA_DEVICE(0x22b2, info), \ |
| 331 | INTEL_VGA_DEVICE(0x22b3, info) |
| 332 | |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 333 | #define INTEL_SKL_ULT_GT1_IDS(info) \ |
| 334 | INTEL_VGA_DEVICE(0x1906, info) /* ULT GT1 */ |
| 335 | |
| 336 | #define INTEL_SKL_ULX_GT1_IDS(info) \ |
| 337 | INTEL_VGA_DEVICE(0x190E, info) /* ULX GT1 */ |
| 338 | |
Damien Lespiau | bf2b8a5 | 2015-01-29 14:13:38 +0000 | [diff] [blame] | 339 | #define INTEL_SKL_GT1_IDS(info) \ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 340 | INTEL_SKL_ULT_GT1_IDS(info), \ |
| 341 | INTEL_SKL_ULX_GT1_IDS(info), \ |
Damien Lespiau | bf2b8a5 | 2015-01-29 14:13:38 +0000 | [diff] [blame] | 342 | INTEL_VGA_DEVICE(0x1902, info), /* DT GT1 */ \ |
| 343 | INTEL_VGA_DEVICE(0x190B, info), /* Halo GT1 */ \ |
| 344 | INTEL_VGA_DEVICE(0x190A, info) /* SRV GT1 */ |
| 345 | |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 346 | #define INTEL_SKL_ULT_GT2_IDS(info) \ |
Damien Lespiau | bf2b8a5 | 2015-01-29 14:13:38 +0000 | [diff] [blame] | 347 | INTEL_VGA_DEVICE(0x1916, info), /* ULT GT2 */ \ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 348 | INTEL_VGA_DEVICE(0x1921, info) /* ULT GT2F */ |
| 349 | |
| 350 | #define INTEL_SKL_ULX_GT2_IDS(info) \ |
| 351 | INTEL_VGA_DEVICE(0x191E, info) /* ULX GT2 */ |
| 352 | |
| 353 | #define INTEL_SKL_GT2_IDS(info) \ |
| 354 | INTEL_SKL_ULT_GT2_IDS(info), \ |
| 355 | INTEL_SKL_ULX_GT2_IDS(info), \ |
Damien Lespiau | 72bbf0a | 2013-02-13 15:27:37 +0000 | [diff] [blame] | 356 | INTEL_VGA_DEVICE(0x1912, info), /* DT GT2 */ \ |
Damien Lespiau | 72bbf0a | 2013-02-13 15:27:37 +0000 | [diff] [blame] | 357 | INTEL_VGA_DEVICE(0x191B, info), /* Halo GT2 */ \ |
Damien Lespiau | 72bbf0a | 2013-02-13 15:27:37 +0000 | [diff] [blame] | 358 | INTEL_VGA_DEVICE(0x191A, info), /* SRV GT2 */ \ |
Damien Lespiau | 72bbf0a | 2013-02-13 15:27:37 +0000 | [diff] [blame] | 359 | INTEL_VGA_DEVICE(0x191D, info) /* WKS GT2 */ |
| 360 | |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 361 | #define INTEL_SKL_ULT_GT3_IDS(info) \ |
| 362 | INTEL_VGA_DEVICE(0x1926, info) /* ULT GT3 */ |
| 363 | |
Damien Lespiau | bf2b8a5 | 2015-01-29 14:13:38 +0000 | [diff] [blame] | 364 | #define INTEL_SKL_GT3_IDS(info) \ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 365 | INTEL_SKL_ULT_GT3_IDS(info), \ |
Michał Winiarski | 7157bb2 | 2016-02-05 13:21:42 +0100 | [diff] [blame] | 366 | INTEL_VGA_DEVICE(0x1923, info), /* ULT GT3 */ \ |
Michał Winiarski | 7157bb2 | 2016-02-05 13:21:42 +0100 | [diff] [blame] | 367 | INTEL_VGA_DEVICE(0x1927, info), /* ULT GT3 */ \ |
Michał Winiarski | ca7a45b | 2017-02-27 12:22:56 +0100 | [diff] [blame] | 368 | INTEL_VGA_DEVICE(0x192B, info), /* Halo GT3 */ \ |
| 369 | INTEL_VGA_DEVICE(0x192D, info) /* SRV GT3 */ |
Damien Lespiau | bf2b8a5 | 2015-01-29 14:13:38 +0000 | [diff] [blame] | 370 | |
Mika Kuoppala | 1562020 | 2015-11-06 14:11:16 +0200 | [diff] [blame] | 371 | #define INTEL_SKL_GT4_IDS(info) \ |
| 372 | INTEL_VGA_DEVICE(0x1932, info), /* DT GT4 */ \ |
| 373 | INTEL_VGA_DEVICE(0x193B, info), /* Halo GT4 */ \ |
| 374 | INTEL_VGA_DEVICE(0x193D, info), /* WKS GT4 */ \ |
Rodrigo Vivi | 5390974 | 2017-01-03 11:27:52 -0800 | [diff] [blame] | 375 | INTEL_VGA_DEVICE(0x192A, info), /* SRV GT4 */ \ |
| 376 | INTEL_VGA_DEVICE(0x193A, info) /* SRV GT4e */ |
Mika Kuoppala | 1562020 | 2015-11-06 14:11:16 +0200 | [diff] [blame] | 377 | |
| 378 | #define INTEL_SKL_IDS(info) \ |
Damien Lespiau | bf2b8a5 | 2015-01-29 14:13:38 +0000 | [diff] [blame] | 379 | INTEL_SKL_GT1_IDS(info), \ |
| 380 | INTEL_SKL_GT2_IDS(info), \ |
Mika Kuoppala | 1562020 | 2015-11-06 14:11:16 +0200 | [diff] [blame] | 381 | INTEL_SKL_GT3_IDS(info), \ |
| 382 | INTEL_SKL_GT4_IDS(info) |
Damien Lespiau | bf2b8a5 | 2015-01-29 14:13:38 +0000 | [diff] [blame] | 383 | |
Damien Lespiau | 1347f5b | 2015-03-17 11:39:27 +0200 | [diff] [blame] | 384 | #define INTEL_BXT_IDS(info) \ |
| 385 | INTEL_VGA_DEVICE(0x0A84, info), \ |
Damien Lespiau | ee87697 | 2015-05-15 19:43:56 +0100 | [diff] [blame] | 386 | INTEL_VGA_DEVICE(0x1A84, info), \ |
Imre Deak | 985dd43 | 2016-01-28 16:04:12 +0200 | [diff] [blame] | 387 | INTEL_VGA_DEVICE(0x1A85, info), \ |
| 388 | INTEL_VGA_DEVICE(0x5A84, info), /* APL HD Graphics 505 */ \ |
| 389 | INTEL_VGA_DEVICE(0x5A85, info) /* APL HD Graphics 500 */ |
Damien Lespiau | 1347f5b | 2015-03-17 11:39:27 +0200 | [diff] [blame] | 390 | |
Ander Conselvan de Oliveira | 8363e3c | 2016-11-10 17:23:08 +0200 | [diff] [blame] | 391 | #define INTEL_GLK_IDS(info) \ |
| 392 | INTEL_VGA_DEVICE(0x3184, info), \ |
| 393 | INTEL_VGA_DEVICE(0x3185, info) |
| 394 | |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 395 | #define INTEL_KBL_ULT_GT1_IDS(info) \ |
Deepak S | d97044b | 2015-10-28 12:19:51 -0700 | [diff] [blame] | 396 | INTEL_VGA_DEVICE(0x5906, info), /* ULT GT1 */ \ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 397 | INTEL_VGA_DEVICE(0x5913, info) /* ULT GT1.5 */ |
| 398 | |
| 399 | #define INTEL_KBL_ULX_GT1_IDS(info) \ |
Deepak S | d97044b | 2015-10-28 12:19:51 -0700 | [diff] [blame] | 400 | INTEL_VGA_DEVICE(0x590E, info), /* ULX GT1 */ \ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 401 | INTEL_VGA_DEVICE(0x5915, info) /* ULX GT1.5 */ |
| 402 | |
| 403 | #define INTEL_KBL_GT1_IDS(info) \ |
| 404 | INTEL_KBL_ULT_GT1_IDS(info), \ |
| 405 | INTEL_KBL_ULX_GT1_IDS(info), \ |
Deepak S | d97044b | 2015-10-28 12:19:51 -0700 | [diff] [blame] | 406 | INTEL_VGA_DEVICE(0x5902, info), /* DT GT1 */ \ |
Rodrigo Vivi | 33d9391 | 2016-06-23 14:50:35 -0700 | [diff] [blame] | 407 | INTEL_VGA_DEVICE(0x5908, info), /* Halo GT1 */ \ |
Deepak S | d97044b | 2015-10-28 12:19:51 -0700 | [diff] [blame] | 408 | INTEL_VGA_DEVICE(0x590B, info), /* Halo GT1 */ \ |
| 409 | INTEL_VGA_DEVICE(0x590A, info) /* SRV GT1 */ |
| 410 | |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 411 | #define INTEL_KBL_ULT_GT2_IDS(info) \ |
Deepak S | d97044b | 2015-10-28 12:19:51 -0700 | [diff] [blame] | 412 | INTEL_VGA_DEVICE(0x5916, info), /* ULT GT2 */ \ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 413 | INTEL_VGA_DEVICE(0x5921, info) /* ULT GT2F */ |
| 414 | |
| 415 | #define INTEL_KBL_ULX_GT2_IDS(info) \ |
| 416 | INTEL_VGA_DEVICE(0x591E, info) /* ULX GT2 */ |
| 417 | |
| 418 | #define INTEL_KBL_GT2_IDS(info) \ |
| 419 | INTEL_KBL_ULT_GT2_IDS(info), \ |
| 420 | INTEL_KBL_ULX_GT2_IDS(info), \ |
Anuj Phogat | 41693fd | 2017-09-20 13:31:26 -0700 | [diff] [blame] | 421 | INTEL_VGA_DEVICE(0x5917, info), /* Mobile GT2 */ \ |
Deepak S | d97044b | 2015-10-28 12:19:51 -0700 | [diff] [blame] | 422 | INTEL_VGA_DEVICE(0x5912, info), /* DT GT2 */ \ |
| 423 | INTEL_VGA_DEVICE(0x591B, info), /* Halo GT2 */ \ |
| 424 | INTEL_VGA_DEVICE(0x591A, info), /* SRV GT2 */ \ |
| 425 | INTEL_VGA_DEVICE(0x591D, info) /* WKS GT2 */ |
| 426 | |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 427 | #define INTEL_KBL_ULT_GT3_IDS(info) \ |
| 428 | INTEL_VGA_DEVICE(0x5926, info) /* ULT GT3 */ |
| 429 | |
Deepak S | d97044b | 2015-10-28 12:19:51 -0700 | [diff] [blame] | 430 | #define INTEL_KBL_GT3_IDS(info) \ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 431 | INTEL_KBL_ULT_GT3_IDS(info), \ |
Rodrigo Vivi | 33d9391 | 2016-06-23 14:50:35 -0700 | [diff] [blame] | 432 | INTEL_VGA_DEVICE(0x5923, info), /* ULT GT3 */ \ |
Rodrigo Vivi | a922eb8 | 2016-06-23 14:50:36 -0700 | [diff] [blame] | 433 | INTEL_VGA_DEVICE(0x5927, info) /* ULT GT3 */ |
Deepak S | d97044b | 2015-10-28 12:19:51 -0700 | [diff] [blame] | 434 | |
Deepak S | 8b10c0c | 2015-10-28 12:21:12 -0700 | [diff] [blame] | 435 | #define INTEL_KBL_GT4_IDS(info) \ |
Rodrigo Vivi | a922eb8 | 2016-06-23 14:50:36 -0700 | [diff] [blame] | 436 | INTEL_VGA_DEVICE(0x593B, info) /* Halo GT4 */ |
Deepak S | 8b10c0c | 2015-10-28 12:21:12 -0700 | [diff] [blame] | 437 | |
José Roberto de Souza | e364672 | 2018-06-14 16:37:20 -0700 | [diff] [blame] | 438 | /* AML/KBL Y GT2 */ |
José Roberto de Souza | c0c46ca | 2018-09-26 18:06:50 -0700 | [diff] [blame] | 439 | #define INTEL_AML_KBL_GT2_IDS(info) \ |
José Roberto de Souza | e364672 | 2018-06-14 16:37:20 -0700 | [diff] [blame] | 440 | INTEL_VGA_DEVICE(0x591C, info), /* ULX GT2 */ \ |
| 441 | INTEL_VGA_DEVICE(0x87C0, info) /* ULX GT2 */ |
| 442 | |
José Roberto de Souza | c0c46ca | 2018-09-26 18:06:50 -0700 | [diff] [blame] | 443 | /* AML/CFL Y GT2 */ |
| 444 | #define INTEL_AML_CFL_GT2_IDS(info) \ |
| 445 | INTEL_VGA_DEVICE(0x87CA, info) |
| 446 | |
Anusha Srivatsa | a7b4dee | 2019-03-18 13:01:32 -0700 | [diff] [blame] | 447 | /* CML GT1 */ |
| 448 | #define INTEL_CML_GT1_IDS(info) \ |
| 449 | INTEL_VGA_DEVICE(0x9B21, info), \ |
| 450 | INTEL_VGA_DEVICE(0x9BAA, info), \ |
| 451 | INTEL_VGA_DEVICE(0x9BAB, info), \ |
| 452 | INTEL_VGA_DEVICE(0x9BAC, info), \ |
| 453 | INTEL_VGA_DEVICE(0x9BA0, info), \ |
| 454 | INTEL_VGA_DEVICE(0x9BA5, info), \ |
| 455 | INTEL_VGA_DEVICE(0x9BA8, info), \ |
| 456 | INTEL_VGA_DEVICE(0x9BA4, info), \ |
| 457 | INTEL_VGA_DEVICE(0x9BA2, info) |
| 458 | |
| 459 | /* CML GT2 */ |
| 460 | #define INTEL_CML_GT2_IDS(info) \ |
| 461 | INTEL_VGA_DEVICE(0x9B41, info), \ |
| 462 | INTEL_VGA_DEVICE(0x9BCA, info), \ |
| 463 | INTEL_VGA_DEVICE(0x9BCB, info), \ |
| 464 | INTEL_VGA_DEVICE(0x9BCC, info), \ |
| 465 | INTEL_VGA_DEVICE(0x9BC0, info), \ |
| 466 | INTEL_VGA_DEVICE(0x9BC5, info), \ |
| 467 | INTEL_VGA_DEVICE(0x9BC8, info), \ |
| 468 | INTEL_VGA_DEVICE(0x9BC4, info), \ |
Anusha Srivatsa | bfc4c35 | 2019-08-12 15:27:37 -0700 | [diff] [blame] | 469 | INTEL_VGA_DEVICE(0x9BC2, info), \ |
| 470 | INTEL_VGA_DEVICE(0x9BC6, info), \ |
| 471 | INTEL_VGA_DEVICE(0x9BE6, info), \ |
| 472 | INTEL_VGA_DEVICE(0x9BF6, info) |
Anusha Srivatsa | a7b4dee | 2019-03-18 13:01:32 -0700 | [diff] [blame] | 473 | |
Deepak S | d97044b | 2015-10-28 12:19:51 -0700 | [diff] [blame] | 474 | #define INTEL_KBL_IDS(info) \ |
| 475 | INTEL_KBL_GT1_IDS(info), \ |
| 476 | INTEL_KBL_GT2_IDS(info), \ |
Deepak S | 8b10c0c | 2015-10-28 12:21:12 -0700 | [diff] [blame] | 477 | INTEL_KBL_GT3_IDS(info), \ |
José Roberto de Souza | e364672 | 2018-06-14 16:37:20 -0700 | [diff] [blame] | 478 | INTEL_KBL_GT4_IDS(info), \ |
José Roberto de Souza | c0c46ca | 2018-09-26 18:06:50 -0700 | [diff] [blame] | 479 | INTEL_AML_KBL_GT2_IDS(info) |
Deepak S | d97044b | 2015-10-28 12:19:51 -0700 | [diff] [blame] | 480 | |
Anusha Srivatsa | b056f8f | 2017-06-08 16:41:05 -0700 | [diff] [blame] | 481 | /* CFL S */ |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 482 | #define INTEL_CFL_S_GT1_IDS(info) \ |
Anusha Srivatsa | b056f8f | 2017-06-08 16:41:05 -0700 | [diff] [blame] | 483 | INTEL_VGA_DEVICE(0x3E90, info), /* SRV GT1 */ \ |
Rodrigo Vivi | c99d783 | 2017-12-20 10:29:19 -0800 | [diff] [blame] | 484 | INTEL_VGA_DEVICE(0x3E93, info), /* SRV GT1 */ \ |
| 485 | INTEL_VGA_DEVICE(0x3E99, info) /* SRV GT1 */ |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 486 | |
| 487 | #define INTEL_CFL_S_GT2_IDS(info) \ |
Anusha Srivatsa | b056f8f | 2017-06-08 16:41:05 -0700 | [diff] [blame] | 488 | INTEL_VGA_DEVICE(0x3E91, info), /* SRV GT2 */ \ |
| 489 | INTEL_VGA_DEVICE(0x3E92, info), /* SRV GT2 */ \ |
Rodrigo Vivi | c99d783 | 2017-12-20 10:29:19 -0800 | [diff] [blame] | 490 | INTEL_VGA_DEVICE(0x3E96, info), /* SRV GT2 */ \ |
Rodrigo Vivi | d0e062e | 2018-08-03 16:27:21 -0700 | [diff] [blame] | 491 | INTEL_VGA_DEVICE(0x3E98, info), /* SRV GT2 */ \ |
Rodrigo Vivi | c99d783 | 2017-12-20 10:29:19 -0800 | [diff] [blame] | 492 | INTEL_VGA_DEVICE(0x3E9A, info) /* SRV GT2 */ |
Anusha Srivatsa | b056f8f | 2017-06-08 16:41:05 -0700 | [diff] [blame] | 493 | |
Anusha Srivatsa | ccfd132 | 2017-06-08 16:41:06 -0700 | [diff] [blame] | 494 | /* CFL H */ |
Rodrigo Vivi | 5e0f5a5 | 2019-02-01 15:50:49 -0800 | [diff] [blame] | 495 | #define INTEL_CFL_H_GT1_IDS(info) \ |
| 496 | INTEL_VGA_DEVICE(0x3E9C, info) |
| 497 | |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 498 | #define INTEL_CFL_H_GT2_IDS(info) \ |
Anusha Srivatsa | ccfd132 | 2017-06-08 16:41:06 -0700 | [diff] [blame] | 499 | INTEL_VGA_DEVICE(0x3E9B, info), /* Halo GT2 */ \ |
| 500 | INTEL_VGA_DEVICE(0x3E94, info) /* Halo GT2 */ |
| 501 | |
Rodrigo Vivi | c99d783 | 2017-12-20 10:29:19 -0800 | [diff] [blame] | 502 | /* CFL U GT2 */ |
| 503 | #define INTEL_CFL_U_GT2_IDS(info) \ |
Rodrigo Vivi | c99d783 | 2017-12-20 10:29:19 -0800 | [diff] [blame] | 504 | INTEL_VGA_DEVICE(0x3EA9, info) |
| 505 | |
| 506 | /* CFL U GT3 */ |
Lionel Landwerlin | 0890540 | 2017-08-30 17:12:05 +0100 | [diff] [blame] | 507 | #define INTEL_CFL_U_GT3_IDS(info) \ |
Rodrigo Vivi | c99d783 | 2017-12-20 10:29:19 -0800 | [diff] [blame] | 508 | INTEL_VGA_DEVICE(0x3EA5, info), /* ULT GT3 */ \ |
Anusha Srivatsa | d29fe70 | 2017-06-08 16:41:07 -0700 | [diff] [blame] | 509 | INTEL_VGA_DEVICE(0x3EA6, info), /* ULT GT3 */ \ |
| 510 | INTEL_VGA_DEVICE(0x3EA7, info), /* ULT GT3 */ \ |
Rodrigo Vivi | c99d783 | 2017-12-20 10:29:19 -0800 | [diff] [blame] | 511 | INTEL_VGA_DEVICE(0x3EA8, info) /* ULT GT3 */ |
Anusha Srivatsa | d29fe70 | 2017-06-08 16:41:07 -0700 | [diff] [blame] | 512 | |
José Roberto de Souza | b9be785 | 2018-06-14 16:37:19 -0700 | [diff] [blame] | 513 | /* WHL/CFL U GT1 */ |
| 514 | #define INTEL_WHL_U_GT1_IDS(info) \ |
Rodrigo Vivi | c1c8f6f | 2018-09-24 16:43:12 -0700 | [diff] [blame] | 515 | INTEL_VGA_DEVICE(0x3EA1, info), \ |
| 516 | INTEL_VGA_DEVICE(0x3EA4, info) |
José Roberto de Souza | b9be785 | 2018-06-14 16:37:19 -0700 | [diff] [blame] | 517 | |
| 518 | /* WHL/CFL U GT2 */ |
| 519 | #define INTEL_WHL_U_GT2_IDS(info) \ |
Rodrigo Vivi | c1c8f6f | 2018-09-24 16:43:12 -0700 | [diff] [blame] | 520 | INTEL_VGA_DEVICE(0x3EA0, info), \ |
| 521 | INTEL_VGA_DEVICE(0x3EA3, info) |
José Roberto de Souza | b9be785 | 2018-06-14 16:37:19 -0700 | [diff] [blame] | 522 | |
| 523 | /* WHL/CFL U GT3 */ |
| 524 | #define INTEL_WHL_U_GT3_IDS(info) \ |
Rodrigo Vivi | c1c8f6f | 2018-09-24 16:43:12 -0700 | [diff] [blame] | 525 | INTEL_VGA_DEVICE(0x3EA2, info) |
José Roberto de Souza | b9be785 | 2018-06-14 16:37:19 -0700 | [diff] [blame] | 526 | |
Rodrigo Vivi | c99d783 | 2017-12-20 10:29:19 -0800 | [diff] [blame] | 527 | #define INTEL_CFL_IDS(info) \ |
Lucas De Marchi | 33aa69e | 2017-12-13 12:04:25 -0800 | [diff] [blame] | 528 | INTEL_CFL_S_GT1_IDS(info), \ |
| 529 | INTEL_CFL_S_GT2_IDS(info), \ |
Rodrigo Vivi | 5e0f5a5 | 2019-02-01 15:50:49 -0800 | [diff] [blame] | 530 | INTEL_CFL_H_GT1_IDS(info), \ |
Lucas De Marchi | 33aa69e | 2017-12-13 12:04:25 -0800 | [diff] [blame] | 531 | INTEL_CFL_H_GT2_IDS(info), \ |
Rodrigo Vivi | c99d783 | 2017-12-20 10:29:19 -0800 | [diff] [blame] | 532 | INTEL_CFL_U_GT2_IDS(info), \ |
José Roberto de Souza | b9be785 | 2018-06-14 16:37:19 -0700 | [diff] [blame] | 533 | INTEL_CFL_U_GT3_IDS(info), \ |
| 534 | INTEL_WHL_U_GT1_IDS(info), \ |
| 535 | INTEL_WHL_U_GT2_IDS(info), \ |
José Roberto de Souza | c0c46ca | 2018-09-26 18:06:50 -0700 | [diff] [blame] | 536 | INTEL_WHL_U_GT3_IDS(info), \ |
Anusha Srivatsa | a7b4dee | 2019-03-18 13:01:32 -0700 | [diff] [blame] | 537 | INTEL_AML_CFL_GT2_IDS(info), \ |
| 538 | INTEL_CML_GT1_IDS(info), \ |
| 539 | INTEL_CML_GT2_IDS(info) |
Lucas De Marchi | 33aa69e | 2017-12-13 12:04:25 -0800 | [diff] [blame] | 540 | |
Rodrigo Vivi | 3f43031 | 2018-01-29 15:22:14 -0800 | [diff] [blame] | 541 | /* CNL */ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 542 | #define INTEL_CNL_PORT_F_IDS(info) \ |
| 543 | INTEL_VGA_DEVICE(0x5A54, info), \ |
| 544 | INTEL_VGA_DEVICE(0x5A5C, info), \ |
| 545 | INTEL_VGA_DEVICE(0x5A44, info), \ |
| 546 | INTEL_VGA_DEVICE(0x5A4C, info) |
| 547 | |
Rodrigo Vivi | 3f43031 | 2018-01-29 15:22:14 -0800 | [diff] [blame] | 548 | #define INTEL_CNL_IDS(info) \ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 549 | INTEL_CNL_PORT_F_IDS(info), \ |
Rodrigo Vivi | 9557827 | 2017-06-06 13:30:33 -0700 | [diff] [blame] | 550 | INTEL_VGA_DEVICE(0x5A51, info), \ |
| 551 | INTEL_VGA_DEVICE(0x5A59, info), \ |
| 552 | INTEL_VGA_DEVICE(0x5A41, info), \ |
| 553 | INTEL_VGA_DEVICE(0x5A49, info), \ |
Rodrigo Vivi | e3890d0 | 2018-02-07 23:32:19 -0800 | [diff] [blame] | 554 | INTEL_VGA_DEVICE(0x5A52, info), \ |
| 555 | INTEL_VGA_DEVICE(0x5A5A, info), \ |
| 556 | INTEL_VGA_DEVICE(0x5A42, info), \ |
| 557 | INTEL_VGA_DEVICE(0x5A4A, info), \ |
| 558 | INTEL_VGA_DEVICE(0x5A50, info), \ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 559 | INTEL_VGA_DEVICE(0x5A40, info) |
Rodrigo Vivi | e918d79 | 2017-06-06 13:30:32 -0700 | [diff] [blame] | 560 | |
Paulo Zanoni | d55cb4f | 2018-02-20 17:37:52 +0200 | [diff] [blame] | 561 | /* ICL */ |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 562 | #define INTEL_ICL_PORT_F_IDS(info) \ |
Paulo Zanoni | d55cb4f | 2018-02-20 17:37:52 +0200 | [diff] [blame] | 563 | INTEL_VGA_DEVICE(0x8A50, info), \ |
Paulo Zanoni | d55cb4f | 2018-02-20 17:37:52 +0200 | [diff] [blame] | 564 | INTEL_VGA_DEVICE(0x8A5C, info), \ |
Rodrigo Vivi | 03ca3cf | 2019-01-17 21:59:43 -0800 | [diff] [blame] | 565 | INTEL_VGA_DEVICE(0x8A59, info), \ |
| 566 | INTEL_VGA_DEVICE(0x8A58, info), \ |
Paulo Zanoni | d55cb4f | 2018-02-20 17:37:52 +0200 | [diff] [blame] | 567 | INTEL_VGA_DEVICE(0x8A52, info), \ |
| 568 | INTEL_VGA_DEVICE(0x8A5A, info), \ |
| 569 | INTEL_VGA_DEVICE(0x8A5B, info), \ |
Rodrigo Vivi | 03ca3cf | 2019-01-17 21:59:43 -0800 | [diff] [blame] | 570 | INTEL_VGA_DEVICE(0x8A57, info), \ |
| 571 | INTEL_VGA_DEVICE(0x8A56, info), \ |
Paulo Zanoni | d55cb4f | 2018-02-20 17:37:52 +0200 | [diff] [blame] | 572 | INTEL_VGA_DEVICE(0x8A71, info), \ |
José Roberto de Souza | 9a751b9 | 2019-03-08 13:56:46 -0800 | [diff] [blame] | 573 | INTEL_VGA_DEVICE(0x8A70, info), \ |
Mika Kahola | 93d7a3b | 2019-06-17 11:24:13 +0300 | [diff] [blame] | 574 | INTEL_VGA_DEVICE(0x8A53, info), \ |
| 575 | INTEL_VGA_DEVICE(0x8A54, info) |
Paulo Zanoni | d55cb4f | 2018-02-20 17:37:52 +0200 | [diff] [blame] | 576 | |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 577 | #define INTEL_ICL_11_IDS(info) \ |
| 578 | INTEL_ICL_PORT_F_IDS(info), \ |
Imre Deak | 1aa3750 | 2019-05-10 17:02:55 +0300 | [diff] [blame] | 579 | INTEL_VGA_DEVICE(0x8A51, info), \ |
| 580 | INTEL_VGA_DEVICE(0x8A5D, info) |
Tvrtko Ursulin | 4ae6135 | 2019-03-26 07:40:56 +0000 | [diff] [blame] | 581 | |
James Ausmus | 29f3863 | 2019-03-22 10:58:42 -0700 | [diff] [blame] | 582 | /* EHL */ |
| 583 | #define INTEL_EHL_IDS(info) \ |
| 584 | INTEL_VGA_DEVICE(0x4500, info), \ |
| 585 | INTEL_VGA_DEVICE(0x4571, info), \ |
| 586 | INTEL_VGA_DEVICE(0x4551, info), \ |
| 587 | INTEL_VGA_DEVICE(0x4541, info) |
| 588 | |
Lucas De Marchi | 9747f0c | 2019-07-11 10:30:59 -0700 | [diff] [blame] | 589 | /* TGL */ |
| 590 | #define INTEL_TGL_12_IDS(info) \ |
| 591 | INTEL_VGA_DEVICE(0x9A49, info), \ |
| 592 | INTEL_VGA_DEVICE(0x9A40, info), \ |
| 593 | INTEL_VGA_DEVICE(0x9A59, info), \ |
| 594 | INTEL_VGA_DEVICE(0x9A60, info), \ |
| 595 | INTEL_VGA_DEVICE(0x9A68, info), \ |
| 596 | INTEL_VGA_DEVICE(0x9A70, info), \ |
| 597 | INTEL_VGA_DEVICE(0x9A78, info) |
| 598 | |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 599 | #endif /* _I915_PCIIDS_H */ |