Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 1 | /* |
| 2 | * linux/drivers/video/omap2/dss/venc.c |
| 3 | * |
| 4 | * Copyright (C) 2009 Nokia Corporation |
| 5 | * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com> |
| 6 | * |
| 7 | * VENC settings from TI's DSS driver |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify it |
| 10 | * under the terms of the GNU General Public License version 2 as published by |
| 11 | * the Free Software Foundation. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 14 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 15 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 16 | * more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License along with |
| 19 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 20 | */ |
| 21 | |
| 22 | #define DSS_SUBSYS_NAME "VENC" |
| 23 | |
| 24 | #include <linux/kernel.h> |
| 25 | #include <linux/module.h> |
| 26 | #include <linux/clk.h> |
| 27 | #include <linux/err.h> |
| 28 | #include <linux/io.h> |
| 29 | #include <linux/mutex.h> |
| 30 | #include <linux/completion.h> |
| 31 | #include <linux/delay.h> |
| 32 | #include <linux/string.h> |
| 33 | #include <linux/seq_file.h> |
| 34 | #include <linux/platform_device.h> |
| 35 | #include <linux/regulator/consumer.h> |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 36 | #include <linux/pm_runtime.h> |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 37 | |
Tomi Valkeinen | a0b38cc | 2011-05-11 14:05:07 +0300 | [diff] [blame] | 38 | #include <video/omapdss.h> |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 39 | |
| 40 | #include "dss.h" |
Tomi Valkeinen | 525dae6 | 2011-05-18 11:59:21 +0300 | [diff] [blame] | 41 | #include "dss_features.h" |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 42 | |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 43 | /* Venc registers */ |
| 44 | #define VENC_REV_ID 0x00 |
| 45 | #define VENC_STATUS 0x04 |
| 46 | #define VENC_F_CONTROL 0x08 |
| 47 | #define VENC_VIDOUT_CTRL 0x10 |
| 48 | #define VENC_SYNC_CTRL 0x14 |
| 49 | #define VENC_LLEN 0x1C |
| 50 | #define VENC_FLENS 0x20 |
| 51 | #define VENC_HFLTR_CTRL 0x24 |
| 52 | #define VENC_CC_CARR_WSS_CARR 0x28 |
| 53 | #define VENC_C_PHASE 0x2C |
| 54 | #define VENC_GAIN_U 0x30 |
| 55 | #define VENC_GAIN_V 0x34 |
| 56 | #define VENC_GAIN_Y 0x38 |
| 57 | #define VENC_BLACK_LEVEL 0x3C |
| 58 | #define VENC_BLANK_LEVEL 0x40 |
| 59 | #define VENC_X_COLOR 0x44 |
| 60 | #define VENC_M_CONTROL 0x48 |
| 61 | #define VENC_BSTAMP_WSS_DATA 0x4C |
| 62 | #define VENC_S_CARR 0x50 |
| 63 | #define VENC_LINE21 0x54 |
| 64 | #define VENC_LN_SEL 0x58 |
| 65 | #define VENC_L21__WC_CTL 0x5C |
| 66 | #define VENC_HTRIGGER_VTRIGGER 0x60 |
| 67 | #define VENC_SAVID__EAVID 0x64 |
| 68 | #define VENC_FLEN__FAL 0x68 |
| 69 | #define VENC_LAL__PHASE_RESET 0x6C |
| 70 | #define VENC_HS_INT_START_STOP_X 0x70 |
| 71 | #define VENC_HS_EXT_START_STOP_X 0x74 |
| 72 | #define VENC_VS_INT_START_X 0x78 |
| 73 | #define VENC_VS_INT_STOP_X__VS_INT_START_Y 0x7C |
| 74 | #define VENC_VS_INT_STOP_Y__VS_EXT_START_X 0x80 |
| 75 | #define VENC_VS_EXT_STOP_X__VS_EXT_START_Y 0x84 |
| 76 | #define VENC_VS_EXT_STOP_Y 0x88 |
| 77 | #define VENC_AVID_START_STOP_X 0x90 |
| 78 | #define VENC_AVID_START_STOP_Y 0x94 |
| 79 | #define VENC_FID_INT_START_X__FID_INT_START_Y 0xA0 |
| 80 | #define VENC_FID_INT_OFFSET_Y__FID_EXT_START_X 0xA4 |
| 81 | #define VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y 0xA8 |
| 82 | #define VENC_TVDETGP_INT_START_STOP_X 0xB0 |
| 83 | #define VENC_TVDETGP_INT_START_STOP_Y 0xB4 |
| 84 | #define VENC_GEN_CTRL 0xB8 |
| 85 | #define VENC_OUTPUT_CONTROL 0xC4 |
| 86 | #define VENC_OUTPUT_TEST 0xC8 |
| 87 | #define VENC_DAC_B__DAC_C 0xC8 |
| 88 | |
| 89 | struct venc_config { |
| 90 | u32 f_control; |
| 91 | u32 vidout_ctrl; |
| 92 | u32 sync_ctrl; |
| 93 | u32 llen; |
| 94 | u32 flens; |
| 95 | u32 hfltr_ctrl; |
| 96 | u32 cc_carr_wss_carr; |
| 97 | u32 c_phase; |
| 98 | u32 gain_u; |
| 99 | u32 gain_v; |
| 100 | u32 gain_y; |
| 101 | u32 black_level; |
| 102 | u32 blank_level; |
| 103 | u32 x_color; |
| 104 | u32 m_control; |
| 105 | u32 bstamp_wss_data; |
| 106 | u32 s_carr; |
| 107 | u32 line21; |
| 108 | u32 ln_sel; |
| 109 | u32 l21__wc_ctl; |
| 110 | u32 htrigger_vtrigger; |
| 111 | u32 savid__eavid; |
| 112 | u32 flen__fal; |
| 113 | u32 lal__phase_reset; |
| 114 | u32 hs_int_start_stop_x; |
| 115 | u32 hs_ext_start_stop_x; |
| 116 | u32 vs_int_start_x; |
| 117 | u32 vs_int_stop_x__vs_int_start_y; |
| 118 | u32 vs_int_stop_y__vs_ext_start_x; |
| 119 | u32 vs_ext_stop_x__vs_ext_start_y; |
| 120 | u32 vs_ext_stop_y; |
| 121 | u32 avid_start_stop_x; |
| 122 | u32 avid_start_stop_y; |
| 123 | u32 fid_int_start_x__fid_int_start_y; |
| 124 | u32 fid_int_offset_y__fid_ext_start_x; |
| 125 | u32 fid_ext_start_y__fid_ext_offset_y; |
| 126 | u32 tvdetgp_int_start_stop_x; |
| 127 | u32 tvdetgp_int_start_stop_y; |
| 128 | u32 gen_ctrl; |
| 129 | }; |
| 130 | |
| 131 | /* from TRM */ |
| 132 | static const struct venc_config venc_config_pal_trm = { |
| 133 | .f_control = 0, |
| 134 | .vidout_ctrl = 1, |
| 135 | .sync_ctrl = 0x40, |
| 136 | .llen = 0x35F, /* 863 */ |
| 137 | .flens = 0x270, /* 624 */ |
| 138 | .hfltr_ctrl = 0, |
| 139 | .cc_carr_wss_carr = 0x2F7225ED, |
| 140 | .c_phase = 0, |
| 141 | .gain_u = 0x111, |
| 142 | .gain_v = 0x181, |
| 143 | .gain_y = 0x140, |
| 144 | .black_level = 0x3B, |
| 145 | .blank_level = 0x3B, |
| 146 | .x_color = 0x7, |
| 147 | .m_control = 0x2, |
| 148 | .bstamp_wss_data = 0x3F, |
| 149 | .s_carr = 0x2A098ACB, |
| 150 | .line21 = 0, |
| 151 | .ln_sel = 0x01290015, |
| 152 | .l21__wc_ctl = 0x0000F603, |
| 153 | .htrigger_vtrigger = 0, |
| 154 | |
| 155 | .savid__eavid = 0x06A70108, |
| 156 | .flen__fal = 0x00180270, |
| 157 | .lal__phase_reset = 0x00040135, |
| 158 | .hs_int_start_stop_x = 0x00880358, |
| 159 | .hs_ext_start_stop_x = 0x000F035F, |
| 160 | .vs_int_start_x = 0x01A70000, |
| 161 | .vs_int_stop_x__vs_int_start_y = 0x000001A7, |
| 162 | .vs_int_stop_y__vs_ext_start_x = 0x01AF0000, |
| 163 | .vs_ext_stop_x__vs_ext_start_y = 0x000101AF, |
| 164 | .vs_ext_stop_y = 0x00000025, |
| 165 | .avid_start_stop_x = 0x03530083, |
| 166 | .avid_start_stop_y = 0x026C002E, |
| 167 | .fid_int_start_x__fid_int_start_y = 0x0001008A, |
| 168 | .fid_int_offset_y__fid_ext_start_x = 0x002E0138, |
| 169 | .fid_ext_start_y__fid_ext_offset_y = 0x01380001, |
| 170 | |
| 171 | .tvdetgp_int_start_stop_x = 0x00140001, |
| 172 | .tvdetgp_int_start_stop_y = 0x00010001, |
| 173 | .gen_ctrl = 0x00FF0000, |
| 174 | }; |
| 175 | |
| 176 | /* from TRM */ |
| 177 | static const struct venc_config venc_config_ntsc_trm = { |
| 178 | .f_control = 0, |
| 179 | .vidout_ctrl = 1, |
| 180 | .sync_ctrl = 0x8040, |
| 181 | .llen = 0x359, |
| 182 | .flens = 0x20C, |
| 183 | .hfltr_ctrl = 0, |
| 184 | .cc_carr_wss_carr = 0x043F2631, |
| 185 | .c_phase = 0, |
| 186 | .gain_u = 0x102, |
| 187 | .gain_v = 0x16C, |
| 188 | .gain_y = 0x12F, |
| 189 | .black_level = 0x43, |
| 190 | .blank_level = 0x38, |
| 191 | .x_color = 0x7, |
| 192 | .m_control = 0x1, |
| 193 | .bstamp_wss_data = 0x38, |
| 194 | .s_carr = 0x21F07C1F, |
| 195 | .line21 = 0, |
| 196 | .ln_sel = 0x01310011, |
| 197 | .l21__wc_ctl = 0x0000F003, |
| 198 | .htrigger_vtrigger = 0, |
| 199 | |
| 200 | .savid__eavid = 0x069300F4, |
| 201 | .flen__fal = 0x0016020C, |
| 202 | .lal__phase_reset = 0x00060107, |
| 203 | .hs_int_start_stop_x = 0x008E0350, |
| 204 | .hs_ext_start_stop_x = 0x000F0359, |
| 205 | .vs_int_start_x = 0x01A00000, |
| 206 | .vs_int_stop_x__vs_int_start_y = 0x020701A0, |
| 207 | .vs_int_stop_y__vs_ext_start_x = 0x01AC0024, |
| 208 | .vs_ext_stop_x__vs_ext_start_y = 0x020D01AC, |
| 209 | .vs_ext_stop_y = 0x00000006, |
| 210 | .avid_start_stop_x = 0x03480078, |
| 211 | .avid_start_stop_y = 0x02060024, |
| 212 | .fid_int_start_x__fid_int_start_y = 0x0001008A, |
| 213 | .fid_int_offset_y__fid_ext_start_x = 0x01AC0106, |
| 214 | .fid_ext_start_y__fid_ext_offset_y = 0x01060006, |
| 215 | |
| 216 | .tvdetgp_int_start_stop_x = 0x00140001, |
| 217 | .tvdetgp_int_start_stop_y = 0x00010001, |
| 218 | .gen_ctrl = 0x00F90000, |
| 219 | }; |
| 220 | |
| 221 | static const struct venc_config venc_config_pal_bdghi = { |
| 222 | .f_control = 0, |
| 223 | .vidout_ctrl = 0, |
| 224 | .sync_ctrl = 0, |
| 225 | .hfltr_ctrl = 0, |
| 226 | .x_color = 0, |
| 227 | .line21 = 0, |
| 228 | .ln_sel = 21, |
| 229 | .htrigger_vtrigger = 0, |
| 230 | .tvdetgp_int_start_stop_x = 0x00140001, |
| 231 | .tvdetgp_int_start_stop_y = 0x00010001, |
| 232 | .gen_ctrl = 0x00FB0000, |
| 233 | |
| 234 | .llen = 864-1, |
| 235 | .flens = 625-1, |
| 236 | .cc_carr_wss_carr = 0x2F7625ED, |
| 237 | .c_phase = 0xDF, |
| 238 | .gain_u = 0x111, |
| 239 | .gain_v = 0x181, |
| 240 | .gain_y = 0x140, |
| 241 | .black_level = 0x3e, |
| 242 | .blank_level = 0x3e, |
| 243 | .m_control = 0<<2 | 1<<1, |
| 244 | .bstamp_wss_data = 0x42, |
| 245 | .s_carr = 0x2a098acb, |
| 246 | .l21__wc_ctl = 0<<13 | 0x16<<8 | 0<<0, |
| 247 | .savid__eavid = 0x06A70108, |
| 248 | .flen__fal = 23<<16 | 624<<0, |
| 249 | .lal__phase_reset = 2<<17 | 310<<0, |
| 250 | .hs_int_start_stop_x = 0x00920358, |
| 251 | .hs_ext_start_stop_x = 0x000F035F, |
| 252 | .vs_int_start_x = 0x1a7<<16, |
| 253 | .vs_int_stop_x__vs_int_start_y = 0x000601A7, |
| 254 | .vs_int_stop_y__vs_ext_start_x = 0x01AF0036, |
| 255 | .vs_ext_stop_x__vs_ext_start_y = 0x27101af, |
| 256 | .vs_ext_stop_y = 0x05, |
| 257 | .avid_start_stop_x = 0x03530082, |
| 258 | .avid_start_stop_y = 0x0270002E, |
| 259 | .fid_int_start_x__fid_int_start_y = 0x0005008A, |
| 260 | .fid_int_offset_y__fid_ext_start_x = 0x002E0138, |
| 261 | .fid_ext_start_y__fid_ext_offset_y = 0x01380005, |
| 262 | }; |
| 263 | |
| 264 | const struct omap_video_timings omap_dss_pal_timings = { |
| 265 | .x_res = 720, |
| 266 | .y_res = 574, |
| 267 | .pixel_clock = 13500, |
| 268 | .hsw = 64, |
| 269 | .hfp = 12, |
| 270 | .hbp = 68, |
| 271 | .vsw = 5, |
| 272 | .vfp = 5, |
| 273 | .vbp = 41, |
Archit Taneja | 23c8f88 | 2012-06-28 11:15:51 +0530 | [diff] [blame] | 274 | |
| 275 | .interlace = true, |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 276 | }; |
| 277 | EXPORT_SYMBOL(omap_dss_pal_timings); |
| 278 | |
| 279 | const struct omap_video_timings omap_dss_ntsc_timings = { |
| 280 | .x_res = 720, |
| 281 | .y_res = 482, |
| 282 | .pixel_clock = 13500, |
| 283 | .hsw = 64, |
| 284 | .hfp = 16, |
| 285 | .hbp = 58, |
| 286 | .vsw = 6, |
| 287 | .vfp = 6, |
| 288 | .vbp = 31, |
Archit Taneja | 23c8f88 | 2012-06-28 11:15:51 +0530 | [diff] [blame] | 289 | |
| 290 | .interlace = true, |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 291 | }; |
| 292 | EXPORT_SYMBOL(omap_dss_ntsc_timings); |
| 293 | |
| 294 | static struct { |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 295 | struct platform_device *pdev; |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 296 | void __iomem *base; |
| 297 | struct mutex venc_lock; |
| 298 | u32 wss_data; |
| 299 | struct regulator *vdda_dac_reg; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 300 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 301 | struct clk *tv_dac_clk; |
Archit Taneja | a5abf47 | 2012-07-20 16:15:44 +0530 | [diff] [blame] | 302 | |
| 303 | struct omap_video_timings timings; |
Archit Taneja | febe290 | 2012-08-16 11:55:15 +0530 | [diff] [blame] | 304 | enum omap_dss_venc_type type; |
Archit Taneja | 89e7195 | 2012-08-16 11:56:31 +0530 | [diff] [blame] | 305 | bool invert_polarity; |
Archit Taneja | 81b87f5 | 2012-09-26 16:30:49 +0530 | [diff] [blame] | 306 | |
| 307 | struct omap_dss_output output; |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 308 | } venc; |
| 309 | |
| 310 | static inline void venc_write_reg(int idx, u32 val) |
| 311 | { |
| 312 | __raw_writel(val, venc.base + idx); |
| 313 | } |
| 314 | |
| 315 | static inline u32 venc_read_reg(int idx) |
| 316 | { |
| 317 | u32 l = __raw_readl(venc.base + idx); |
| 318 | return l; |
| 319 | } |
| 320 | |
| 321 | static void venc_write_config(const struct venc_config *config) |
| 322 | { |
| 323 | DSSDBG("write venc conf\n"); |
| 324 | |
| 325 | venc_write_reg(VENC_LLEN, config->llen); |
| 326 | venc_write_reg(VENC_FLENS, config->flens); |
| 327 | venc_write_reg(VENC_CC_CARR_WSS_CARR, config->cc_carr_wss_carr); |
| 328 | venc_write_reg(VENC_C_PHASE, config->c_phase); |
| 329 | venc_write_reg(VENC_GAIN_U, config->gain_u); |
| 330 | venc_write_reg(VENC_GAIN_V, config->gain_v); |
| 331 | venc_write_reg(VENC_GAIN_Y, config->gain_y); |
| 332 | venc_write_reg(VENC_BLACK_LEVEL, config->black_level); |
| 333 | venc_write_reg(VENC_BLANK_LEVEL, config->blank_level); |
| 334 | venc_write_reg(VENC_M_CONTROL, config->m_control); |
| 335 | venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data | |
| 336 | venc.wss_data); |
| 337 | venc_write_reg(VENC_S_CARR, config->s_carr); |
| 338 | venc_write_reg(VENC_L21__WC_CTL, config->l21__wc_ctl); |
| 339 | venc_write_reg(VENC_SAVID__EAVID, config->savid__eavid); |
| 340 | venc_write_reg(VENC_FLEN__FAL, config->flen__fal); |
| 341 | venc_write_reg(VENC_LAL__PHASE_RESET, config->lal__phase_reset); |
| 342 | venc_write_reg(VENC_HS_INT_START_STOP_X, config->hs_int_start_stop_x); |
| 343 | venc_write_reg(VENC_HS_EXT_START_STOP_X, config->hs_ext_start_stop_x); |
| 344 | venc_write_reg(VENC_VS_INT_START_X, config->vs_int_start_x); |
| 345 | venc_write_reg(VENC_VS_INT_STOP_X__VS_INT_START_Y, |
| 346 | config->vs_int_stop_x__vs_int_start_y); |
| 347 | venc_write_reg(VENC_VS_INT_STOP_Y__VS_EXT_START_X, |
| 348 | config->vs_int_stop_y__vs_ext_start_x); |
| 349 | venc_write_reg(VENC_VS_EXT_STOP_X__VS_EXT_START_Y, |
| 350 | config->vs_ext_stop_x__vs_ext_start_y); |
| 351 | venc_write_reg(VENC_VS_EXT_STOP_Y, config->vs_ext_stop_y); |
| 352 | venc_write_reg(VENC_AVID_START_STOP_X, config->avid_start_stop_x); |
| 353 | venc_write_reg(VENC_AVID_START_STOP_Y, config->avid_start_stop_y); |
| 354 | venc_write_reg(VENC_FID_INT_START_X__FID_INT_START_Y, |
| 355 | config->fid_int_start_x__fid_int_start_y); |
| 356 | venc_write_reg(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X, |
| 357 | config->fid_int_offset_y__fid_ext_start_x); |
| 358 | venc_write_reg(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y, |
| 359 | config->fid_ext_start_y__fid_ext_offset_y); |
| 360 | |
| 361 | venc_write_reg(VENC_DAC_B__DAC_C, venc_read_reg(VENC_DAC_B__DAC_C)); |
| 362 | venc_write_reg(VENC_VIDOUT_CTRL, config->vidout_ctrl); |
| 363 | venc_write_reg(VENC_HFLTR_CTRL, config->hfltr_ctrl); |
| 364 | venc_write_reg(VENC_X_COLOR, config->x_color); |
| 365 | venc_write_reg(VENC_LINE21, config->line21); |
| 366 | venc_write_reg(VENC_LN_SEL, config->ln_sel); |
| 367 | venc_write_reg(VENC_HTRIGGER_VTRIGGER, config->htrigger_vtrigger); |
| 368 | venc_write_reg(VENC_TVDETGP_INT_START_STOP_X, |
| 369 | config->tvdetgp_int_start_stop_x); |
| 370 | venc_write_reg(VENC_TVDETGP_INT_START_STOP_Y, |
| 371 | config->tvdetgp_int_start_stop_y); |
| 372 | venc_write_reg(VENC_GEN_CTRL, config->gen_ctrl); |
| 373 | venc_write_reg(VENC_F_CONTROL, config->f_control); |
| 374 | venc_write_reg(VENC_SYNC_CTRL, config->sync_ctrl); |
| 375 | } |
| 376 | |
| 377 | static void venc_reset(void) |
| 378 | { |
| 379 | int t = 1000; |
| 380 | |
| 381 | venc_write_reg(VENC_F_CONTROL, 1<<8); |
| 382 | while (venc_read_reg(VENC_F_CONTROL) & (1<<8)) { |
| 383 | if (--t == 0) { |
| 384 | DSSERR("Failed to reset venc\n"); |
| 385 | return; |
| 386 | } |
| 387 | } |
| 388 | |
Tomi Valkeinen | c6f65e1 | 2010-06-02 17:48:22 +0300 | [diff] [blame] | 389 | #ifdef CONFIG_OMAP2_DSS_SLEEP_AFTER_VENC_RESET |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 390 | /* the magical sleep that makes things work */ |
Tomi Valkeinen | c6f65e1 | 2010-06-02 17:48:22 +0300 | [diff] [blame] | 391 | /* XXX more info? What bug this circumvents? */ |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 392 | msleep(20); |
Tomi Valkeinen | c6f65e1 | 2010-06-02 17:48:22 +0300 | [diff] [blame] | 393 | #endif |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 394 | } |
| 395 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 396 | static int venc_runtime_get(void) |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 397 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 398 | int r; |
| 399 | |
| 400 | DSSDBG("venc_runtime_get\n"); |
| 401 | |
| 402 | r = pm_runtime_get_sync(&venc.pdev->dev); |
| 403 | WARN_ON(r < 0); |
| 404 | return r < 0 ? r : 0; |
| 405 | } |
| 406 | |
| 407 | static void venc_runtime_put(void) |
| 408 | { |
| 409 | int r; |
| 410 | |
| 411 | DSSDBG("venc_runtime_put\n"); |
| 412 | |
Tomi Valkeinen | 0eaf9f5 | 2012-01-23 13:23:08 +0200 | [diff] [blame] | 413 | r = pm_runtime_put_sync(&venc.pdev->dev); |
Tomi Valkeinen | 5be3aeb | 2012-06-27 16:37:18 +0300 | [diff] [blame] | 414 | WARN_ON(r < 0 && r != -ENOSYS); |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 415 | } |
| 416 | |
| 417 | static const struct venc_config *venc_timings_to_config( |
| 418 | struct omap_video_timings *timings) |
| 419 | { |
| 420 | if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0) |
| 421 | return &venc_config_pal_trm; |
| 422 | |
| 423 | if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0) |
| 424 | return &venc_config_ntsc_trm; |
| 425 | |
| 426 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 427 | return NULL; |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 428 | } |
| 429 | |
Tomi Valkeinen | 33ca237 | 2011-11-21 13:42:58 +0200 | [diff] [blame] | 430 | static int venc_power_on(struct omap_dss_device *dssdev) |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 431 | { |
Archit Taneja | 8f1f736 | 2012-09-07 17:54:27 +0530 | [diff] [blame] | 432 | struct omap_overlay_manager *mgr = dssdev->output->manager; |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 433 | u32 l; |
Tomi Valkeinen | 33ca237 | 2011-11-21 13:42:58 +0200 | [diff] [blame] | 434 | int r; |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 435 | |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 436 | r = venc_runtime_get(); |
| 437 | if (r) |
| 438 | goto err0; |
| 439 | |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 440 | venc_reset(); |
Archit Taneja | a5abf47 | 2012-07-20 16:15:44 +0530 | [diff] [blame] | 441 | venc_write_config(venc_timings_to_config(&venc.timings)); |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 442 | |
Archit Taneja | febe290 | 2012-08-16 11:55:15 +0530 | [diff] [blame] | 443 | dss_set_venc_output(venc.type); |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 444 | dss_set_dac_pwrdn_bgz(1); |
| 445 | |
| 446 | l = 0; |
| 447 | |
Archit Taneja | febe290 | 2012-08-16 11:55:15 +0530 | [diff] [blame] | 448 | if (venc.type == OMAP_DSS_VENC_TYPE_COMPOSITE) |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 449 | l |= 1 << 1; |
| 450 | else /* S-Video */ |
| 451 | l |= (1 << 0) | (1 << 2); |
| 452 | |
Archit Taneja | 89e7195 | 2012-08-16 11:56:31 +0530 | [diff] [blame] | 453 | if (venc.invert_polarity == false) |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 454 | l |= 1 << 3; |
| 455 | |
| 456 | venc_write_reg(VENC_OUTPUT_CONTROL, l); |
| 457 | |
Archit Taneja | 8f1f736 | 2012-09-07 17:54:27 +0530 | [diff] [blame] | 458 | dss_mgr_set_timings(mgr, &venc.timings); |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 459 | |
Mark Brown | ec87410 | 2012-03-19 14:56:39 +0000 | [diff] [blame] | 460 | r = regulator_enable(venc.vdda_dac_reg); |
| 461 | if (r) |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 462 | goto err1; |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 463 | |
Archit Taneja | 8f1f736 | 2012-09-07 17:54:27 +0530 | [diff] [blame] | 464 | r = dss_mgr_enable(mgr); |
Tomi Valkeinen | 33ca237 | 2011-11-21 13:42:58 +0200 | [diff] [blame] | 465 | if (r) |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 466 | goto err2; |
Tomi Valkeinen | 33ca237 | 2011-11-21 13:42:58 +0200 | [diff] [blame] | 467 | |
| 468 | return 0; |
| 469 | |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 470 | err2: |
| 471 | regulator_disable(venc.vdda_dac_reg); |
| 472 | err1: |
Tomi Valkeinen | 33ca237 | 2011-11-21 13:42:58 +0200 | [diff] [blame] | 473 | venc_write_reg(VENC_OUTPUT_CONTROL, 0); |
| 474 | dss_set_dac_pwrdn_bgz(0); |
| 475 | |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 476 | venc_runtime_put(); |
| 477 | err0: |
Tomi Valkeinen | 33ca237 | 2011-11-21 13:42:58 +0200 | [diff] [blame] | 478 | return r; |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 479 | } |
| 480 | |
| 481 | static void venc_power_off(struct omap_dss_device *dssdev) |
| 482 | { |
Archit Taneja | 8f1f736 | 2012-09-07 17:54:27 +0530 | [diff] [blame] | 483 | struct omap_overlay_manager *mgr = dssdev->output->manager; |
| 484 | |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 485 | venc_write_reg(VENC_OUTPUT_CONTROL, 0); |
| 486 | dss_set_dac_pwrdn_bgz(0); |
| 487 | |
Archit Taneja | 8f1f736 | 2012-09-07 17:54:27 +0530 | [diff] [blame] | 488 | dss_mgr_disable(mgr); |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 489 | |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 490 | regulator_disable(venc.vdda_dac_reg); |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 491 | |
| 492 | venc_runtime_put(); |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 493 | } |
| 494 | |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 495 | unsigned long venc_get_pixel_clock(void) |
| 496 | { |
| 497 | /* VENC Pixel Clock in Mhz */ |
| 498 | return 13500000; |
| 499 | } |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 500 | |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 501 | int omapdss_venc_display_enable(struct omap_dss_device *dssdev) |
Grazvydas Ignotas | 0aca3c6 | 2012-04-24 00:08:54 +0300 | [diff] [blame] | 502 | { |
Archit Taneja | 8f1f736 | 2012-09-07 17:54:27 +0530 | [diff] [blame] | 503 | struct omap_dss_output *out = dssdev->output; |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 504 | int r; |
Grazvydas Ignotas | 0aca3c6 | 2012-04-24 00:08:54 +0300 | [diff] [blame] | 505 | |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 506 | DSSDBG("venc_display_enable\n"); |
Grazvydas Ignotas | 0aca3c6 | 2012-04-24 00:08:54 +0300 | [diff] [blame] | 507 | |
| 508 | mutex_lock(&venc.venc_lock); |
| 509 | |
Archit Taneja | 8f1f736 | 2012-09-07 17:54:27 +0530 | [diff] [blame] | 510 | if (out == NULL || out->manager == NULL) { |
| 511 | DSSERR("Failed to enable display: no output/manager\n"); |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 512 | r = -ENODEV; |
| 513 | goto err0; |
Grazvydas Ignotas | 0aca3c6 | 2012-04-24 00:08:54 +0300 | [diff] [blame] | 514 | } |
| 515 | |
Tomi Valkeinen | 14572c6 | 2010-10-28 16:46:38 +0300 | [diff] [blame] | 516 | r = omap_dss_start_device(dssdev); |
| 517 | if (r) { |
| 518 | DSSERR("failed to start device\n"); |
| 519 | goto err0; |
| 520 | } |
| 521 | |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 522 | if (dssdev->platform_enable) |
| 523 | dssdev->platform_enable(dssdev); |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 524 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 525 | |
Tomi Valkeinen | 33ca237 | 2011-11-21 13:42:58 +0200 | [diff] [blame] | 526 | r = venc_power_on(dssdev); |
| 527 | if (r) |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 528 | goto err1; |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 529 | |
| 530 | venc.wss_data = 0; |
| 531 | |
Tomi Valkeinen | 14572c6 | 2010-10-28 16:46:38 +0300 | [diff] [blame] | 532 | mutex_unlock(&venc.venc_lock); |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 533 | |
Tomi Valkeinen | 14572c6 | 2010-10-28 16:46:38 +0300 | [diff] [blame] | 534 | return 0; |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 535 | err1: |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 536 | if (dssdev->platform_disable) |
| 537 | dssdev->platform_disable(dssdev); |
Tomi Valkeinen | 14572c6 | 2010-10-28 16:46:38 +0300 | [diff] [blame] | 538 | omap_dss_stop_device(dssdev); |
| 539 | err0: |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 540 | mutex_unlock(&venc.venc_lock); |
| 541 | return r; |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 542 | } |
| 543 | |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 544 | void omapdss_venc_display_disable(struct omap_dss_device *dssdev) |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 545 | { |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 546 | DSSDBG("venc_display_disable\n"); |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 547 | |
| 548 | mutex_lock(&venc.venc_lock); |
| 549 | |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 550 | venc_power_off(dssdev); |
| 551 | |
Tomi Valkeinen | 14572c6 | 2010-10-28 16:46:38 +0300 | [diff] [blame] | 552 | omap_dss_stop_device(dssdev); |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 553 | |
| 554 | if (dssdev->platform_disable) |
| 555 | dssdev->platform_disable(dssdev); |
| 556 | |
Tomi Valkeinen | 37ac60e | 2010-01-12 15:12:07 +0200 | [diff] [blame] | 557 | mutex_unlock(&venc.venc_lock); |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 558 | } |
| 559 | |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 560 | void omapdss_venc_set_timings(struct omap_dss_device *dssdev, |
| 561 | struct omap_video_timings *timings) |
Tomi Valkeinen | 69b2048 | 2010-01-20 12:11:25 +0200 | [diff] [blame] | 562 | { |
| 563 | DSSDBG("venc_set_timings\n"); |
| 564 | |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 565 | mutex_lock(&venc.venc_lock); |
| 566 | |
Tomi Valkeinen | 69b2048 | 2010-01-20 12:11:25 +0200 | [diff] [blame] | 567 | /* Reset WSS data when the TV standard changes. */ |
Archit Taneja | a5abf47 | 2012-07-20 16:15:44 +0530 | [diff] [blame] | 568 | if (memcmp(&venc.timings, timings, sizeof(*timings))) |
Tomi Valkeinen | 69b2048 | 2010-01-20 12:11:25 +0200 | [diff] [blame] | 569 | venc.wss_data = 0; |
| 570 | |
Archit Taneja | a5abf47 | 2012-07-20 16:15:44 +0530 | [diff] [blame] | 571 | venc.timings = *timings; |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 572 | |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 573 | mutex_unlock(&venc.venc_lock); |
Tomi Valkeinen | 69b2048 | 2010-01-20 12:11:25 +0200 | [diff] [blame] | 574 | } |
| 575 | |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 576 | int omapdss_venc_check_timings(struct omap_dss_device *dssdev, |
| 577 | struct omap_video_timings *timings) |
Tomi Valkeinen | 69b2048 | 2010-01-20 12:11:25 +0200 | [diff] [blame] | 578 | { |
| 579 | DSSDBG("venc_check_timings\n"); |
| 580 | |
| 581 | if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0) |
| 582 | return 0; |
| 583 | |
| 584 | if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0) |
| 585 | return 0; |
| 586 | |
| 587 | return -EINVAL; |
| 588 | } |
| 589 | |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 590 | u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev) |
Tomi Valkeinen | 3651131 | 2010-01-19 15:53:16 +0200 | [diff] [blame] | 591 | { |
| 592 | /* Invert due to VENC_L21_WC_CTL:INV=1 */ |
| 593 | return (venc.wss_data >> 8) ^ 0xfffff; |
| 594 | } |
| 595 | |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 596 | int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss) |
Tomi Valkeinen | 3651131 | 2010-01-19 15:53:16 +0200 | [diff] [blame] | 597 | { |
| 598 | const struct venc_config *config; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 599 | int r; |
Tomi Valkeinen | 3651131 | 2010-01-19 15:53:16 +0200 | [diff] [blame] | 600 | |
| 601 | DSSDBG("venc_set_wss\n"); |
| 602 | |
| 603 | mutex_lock(&venc.venc_lock); |
| 604 | |
Archit Taneja | a5abf47 | 2012-07-20 16:15:44 +0530 | [diff] [blame] | 605 | config = venc_timings_to_config(&venc.timings); |
Tomi Valkeinen | 3651131 | 2010-01-19 15:53:16 +0200 | [diff] [blame] | 606 | |
| 607 | /* Invert due to VENC_L21_WC_CTL:INV=1 */ |
| 608 | venc.wss_data = (wss ^ 0xfffff) << 8; |
| 609 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 610 | r = venc_runtime_get(); |
| 611 | if (r) |
| 612 | goto err; |
Tomi Valkeinen | 3651131 | 2010-01-19 15:53:16 +0200 | [diff] [blame] | 613 | |
| 614 | venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data | |
| 615 | venc.wss_data); |
| 616 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 617 | venc_runtime_put(); |
Tomi Valkeinen | 3651131 | 2010-01-19 15:53:16 +0200 | [diff] [blame] | 618 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 619 | err: |
Tomi Valkeinen | 3651131 | 2010-01-19 15:53:16 +0200 | [diff] [blame] | 620 | mutex_unlock(&venc.venc_lock); |
| 621 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 622 | return r; |
Tomi Valkeinen | 3651131 | 2010-01-19 15:53:16 +0200 | [diff] [blame] | 623 | } |
| 624 | |
Archit Taneja | febe290 | 2012-08-16 11:55:15 +0530 | [diff] [blame] | 625 | void omapdss_venc_set_type(struct omap_dss_device *dssdev, |
| 626 | enum omap_dss_venc_type type) |
| 627 | { |
| 628 | mutex_lock(&venc.venc_lock); |
| 629 | |
| 630 | venc.type = type; |
| 631 | |
| 632 | mutex_unlock(&venc.venc_lock); |
| 633 | } |
| 634 | |
Archit Taneja | 89e7195 | 2012-08-16 11:56:31 +0530 | [diff] [blame] | 635 | void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev, |
| 636 | bool invert_polarity) |
| 637 | { |
| 638 | mutex_lock(&venc.venc_lock); |
| 639 | |
| 640 | venc.invert_polarity = invert_polarity; |
| 641 | |
| 642 | mutex_unlock(&venc.venc_lock); |
| 643 | } |
| 644 | |
Tomi Valkeinen | 9d8232a | 2012-03-01 16:58:39 +0200 | [diff] [blame] | 645 | static int __init venc_init_display(struct omap_dss_device *dssdev) |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 646 | { |
| 647 | DSSDBG("init_display\n"); |
| 648 | |
Tomi Valkeinen | 5f42f2ce | 2011-02-22 15:53:46 +0200 | [diff] [blame] | 649 | if (venc.vdda_dac_reg == NULL) { |
| 650 | struct regulator *vdda_dac; |
| 651 | |
| 652 | vdda_dac = regulator_get(&venc.pdev->dev, "vdda_dac"); |
| 653 | |
| 654 | if (IS_ERR(vdda_dac)) { |
| 655 | DSSERR("can't get VDDA_DAC regulator\n"); |
| 656 | return PTR_ERR(vdda_dac); |
| 657 | } |
| 658 | |
| 659 | venc.vdda_dac_reg = vdda_dac; |
| 660 | } |
| 661 | |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 662 | return 0; |
| 663 | } |
| 664 | |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 665 | static void venc_dump_regs(struct seq_file *s) |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 666 | { |
| 667 | #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, venc_read_reg(r)) |
| 668 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 669 | if (venc_runtime_get()) |
| 670 | return; |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 671 | |
| 672 | DUMPREG(VENC_F_CONTROL); |
| 673 | DUMPREG(VENC_VIDOUT_CTRL); |
| 674 | DUMPREG(VENC_SYNC_CTRL); |
| 675 | DUMPREG(VENC_LLEN); |
| 676 | DUMPREG(VENC_FLENS); |
| 677 | DUMPREG(VENC_HFLTR_CTRL); |
| 678 | DUMPREG(VENC_CC_CARR_WSS_CARR); |
| 679 | DUMPREG(VENC_C_PHASE); |
| 680 | DUMPREG(VENC_GAIN_U); |
| 681 | DUMPREG(VENC_GAIN_V); |
| 682 | DUMPREG(VENC_GAIN_Y); |
| 683 | DUMPREG(VENC_BLACK_LEVEL); |
| 684 | DUMPREG(VENC_BLANK_LEVEL); |
| 685 | DUMPREG(VENC_X_COLOR); |
| 686 | DUMPREG(VENC_M_CONTROL); |
| 687 | DUMPREG(VENC_BSTAMP_WSS_DATA); |
| 688 | DUMPREG(VENC_S_CARR); |
| 689 | DUMPREG(VENC_LINE21); |
| 690 | DUMPREG(VENC_LN_SEL); |
| 691 | DUMPREG(VENC_L21__WC_CTL); |
| 692 | DUMPREG(VENC_HTRIGGER_VTRIGGER); |
| 693 | DUMPREG(VENC_SAVID__EAVID); |
| 694 | DUMPREG(VENC_FLEN__FAL); |
| 695 | DUMPREG(VENC_LAL__PHASE_RESET); |
| 696 | DUMPREG(VENC_HS_INT_START_STOP_X); |
| 697 | DUMPREG(VENC_HS_EXT_START_STOP_X); |
| 698 | DUMPREG(VENC_VS_INT_START_X); |
| 699 | DUMPREG(VENC_VS_INT_STOP_X__VS_INT_START_Y); |
| 700 | DUMPREG(VENC_VS_INT_STOP_Y__VS_EXT_START_X); |
| 701 | DUMPREG(VENC_VS_EXT_STOP_X__VS_EXT_START_Y); |
| 702 | DUMPREG(VENC_VS_EXT_STOP_Y); |
| 703 | DUMPREG(VENC_AVID_START_STOP_X); |
| 704 | DUMPREG(VENC_AVID_START_STOP_Y); |
| 705 | DUMPREG(VENC_FID_INT_START_X__FID_INT_START_Y); |
| 706 | DUMPREG(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X); |
| 707 | DUMPREG(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y); |
| 708 | DUMPREG(VENC_TVDETGP_INT_START_STOP_X); |
| 709 | DUMPREG(VENC_TVDETGP_INT_START_STOP_Y); |
| 710 | DUMPREG(VENC_GEN_CTRL); |
| 711 | DUMPREG(VENC_OUTPUT_CONTROL); |
| 712 | DUMPREG(VENC_OUTPUT_TEST); |
| 713 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 714 | venc_runtime_put(); |
Tomi Valkeinen | b288627 | 2009-08-05 16:18:06 +0300 | [diff] [blame] | 715 | |
| 716 | #undef DUMPREG |
| 717 | } |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 718 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 719 | static int venc_get_clocks(struct platform_device *pdev) |
| 720 | { |
| 721 | struct clk *clk; |
| 722 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 723 | if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK)) { |
Tomi Valkeinen | bfe4f8d | 2011-08-04 11:22:54 +0300 | [diff] [blame] | 724 | clk = clk_get(&pdev->dev, "tv_dac_clk"); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 725 | if (IS_ERR(clk)) { |
| 726 | DSSERR("can't get tv_dac_clk\n"); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 727 | return PTR_ERR(clk); |
| 728 | } |
| 729 | } else { |
| 730 | clk = NULL; |
| 731 | } |
| 732 | |
| 733 | venc.tv_dac_clk = clk; |
| 734 | |
| 735 | return 0; |
| 736 | } |
| 737 | |
| 738 | static void venc_put_clocks(void) |
| 739 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 740 | if (venc.tv_dac_clk) |
| 741 | clk_put(venc.tv_dac_clk); |
| 742 | } |
| 743 | |
Tomi Valkeinen | 1521653 | 2012-09-06 14:29:31 +0300 | [diff] [blame] | 744 | static struct omap_dss_device * __init venc_find_dssdev(struct platform_device *pdev) |
Tomi Valkeinen | 38f3daf | 2012-05-02 14:55:12 +0300 | [diff] [blame] | 745 | { |
| 746 | struct omap_dss_board_info *pdata = pdev->dev.platform_data; |
Tomi Valkeinen | 1521653 | 2012-09-06 14:29:31 +0300 | [diff] [blame] | 747 | const char *def_disp_name = dss_get_default_display_name(); |
| 748 | struct omap_dss_device *def_dssdev; |
| 749 | int i; |
| 750 | |
| 751 | def_dssdev = NULL; |
Tomi Valkeinen | 38f3daf | 2012-05-02 14:55:12 +0300 | [diff] [blame] | 752 | |
| 753 | for (i = 0; i < pdata->num_devices; ++i) { |
| 754 | struct omap_dss_device *dssdev = pdata->devices[i]; |
| 755 | |
| 756 | if (dssdev->type != OMAP_DISPLAY_TYPE_VENC) |
| 757 | continue; |
| 758 | |
Tomi Valkeinen | 1521653 | 2012-09-06 14:29:31 +0300 | [diff] [blame] | 759 | if (def_dssdev == NULL) |
| 760 | def_dssdev = dssdev; |
Tomi Valkeinen | 38f3daf | 2012-05-02 14:55:12 +0300 | [diff] [blame] | 761 | |
Tomi Valkeinen | 1521653 | 2012-09-06 14:29:31 +0300 | [diff] [blame] | 762 | if (def_disp_name != NULL && |
| 763 | strcmp(dssdev->name, def_disp_name) == 0) { |
| 764 | def_dssdev = dssdev; |
| 765 | break; |
| 766 | } |
| 767 | } |
| 768 | |
| 769 | return def_dssdev; |
| 770 | } |
| 771 | |
Tomi Valkeinen | 5274484 | 2012-09-10 13:58:29 +0300 | [diff] [blame] | 772 | static void __init venc_probe_pdata(struct platform_device *vencdev) |
Tomi Valkeinen | 1521653 | 2012-09-06 14:29:31 +0300 | [diff] [blame] | 773 | { |
Tomi Valkeinen | 5274484 | 2012-09-10 13:58:29 +0300 | [diff] [blame] | 774 | struct omap_dss_device *plat_dssdev; |
Tomi Valkeinen | 1521653 | 2012-09-06 14:29:31 +0300 | [diff] [blame] | 775 | struct omap_dss_device *dssdev; |
| 776 | int r; |
| 777 | |
Tomi Valkeinen | 5274484 | 2012-09-10 13:58:29 +0300 | [diff] [blame] | 778 | plat_dssdev = venc_find_dssdev(vencdev); |
Tomi Valkeinen | 1521653 | 2012-09-06 14:29:31 +0300 | [diff] [blame] | 779 | |
Tomi Valkeinen | 5274484 | 2012-09-10 13:58:29 +0300 | [diff] [blame] | 780 | if (!plat_dssdev) |
| 781 | return; |
| 782 | |
| 783 | dssdev = dss_alloc_and_init_device(&vencdev->dev); |
Tomi Valkeinen | 1521653 | 2012-09-06 14:29:31 +0300 | [diff] [blame] | 784 | if (!dssdev) |
| 785 | return; |
| 786 | |
Tomi Valkeinen | 5274484 | 2012-09-10 13:58:29 +0300 | [diff] [blame] | 787 | dss_copy_device_pdata(dssdev, plat_dssdev); |
| 788 | |
Tomi Valkeinen | bcb226a | 2012-09-07 15:21:36 +0300 | [diff] [blame] | 789 | dssdev->channel = OMAP_DSS_CHANNEL_DIGIT; |
| 790 | |
Tomi Valkeinen | 1521653 | 2012-09-06 14:29:31 +0300 | [diff] [blame] | 791 | r = venc_init_display(dssdev); |
| 792 | if (r) { |
| 793 | DSSERR("device %s init failed: %d\n", dssdev->name, r); |
Tomi Valkeinen | 5274484 | 2012-09-10 13:58:29 +0300 | [diff] [blame] | 794 | dss_put_device(dssdev); |
Tomi Valkeinen | 1521653 | 2012-09-06 14:29:31 +0300 | [diff] [blame] | 795 | return; |
| 796 | } |
| 797 | |
Tomi Valkeinen | 5274484 | 2012-09-10 13:58:29 +0300 | [diff] [blame] | 798 | r = dss_add_device(dssdev); |
Tomi Valkeinen | 1521653 | 2012-09-06 14:29:31 +0300 | [diff] [blame] | 799 | if (r) { |
| 800 | DSSERR("device %s register failed: %d\n", dssdev->name, r); |
Tomi Valkeinen | 5274484 | 2012-09-10 13:58:29 +0300 | [diff] [blame] | 801 | dss_put_device(dssdev); |
Tomi Valkeinen | 1521653 | 2012-09-06 14:29:31 +0300 | [diff] [blame] | 802 | return; |
Tomi Valkeinen | 38f3daf | 2012-05-02 14:55:12 +0300 | [diff] [blame] | 803 | } |
| 804 | } |
| 805 | |
Archit Taneja | 81b87f5 | 2012-09-26 16:30:49 +0530 | [diff] [blame] | 806 | static void __init venc_init_output(struct platform_device *pdev) |
| 807 | { |
| 808 | struct omap_dss_output *out = &venc.output; |
| 809 | |
| 810 | out->pdev = pdev; |
| 811 | out->id = OMAP_DSS_OUTPUT_VENC; |
| 812 | out->type = OMAP_DISPLAY_TYPE_VENC; |
| 813 | |
| 814 | dss_register_output(out); |
| 815 | } |
| 816 | |
| 817 | static void __exit venc_uninit_output(struct platform_device *pdev) |
| 818 | { |
| 819 | struct omap_dss_output *out = &venc.output; |
| 820 | |
| 821 | dss_unregister_output(out); |
| 822 | } |
| 823 | |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 824 | /* VENC HW IP initialisation */ |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 825 | static int __init omap_venchw_probe(struct platform_device *pdev) |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 826 | { |
| 827 | u8 rev_id; |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 828 | struct resource *venc_mem; |
Tomi Valkeinen | 38f3daf | 2012-05-02 14:55:12 +0300 | [diff] [blame] | 829 | int r; |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 830 | |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 831 | venc.pdev = pdev; |
| 832 | |
| 833 | mutex_init(&venc.venc_lock); |
| 834 | |
| 835 | venc.wss_data = 0; |
| 836 | |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 837 | venc_mem = platform_get_resource(venc.pdev, IORESOURCE_MEM, 0); |
| 838 | if (!venc_mem) { |
| 839 | DSSERR("can't get IORESOURCE_MEM VENC\n"); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 840 | return -EINVAL; |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 841 | } |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 842 | |
Julia Lawall | 6e2a14d | 2012-01-24 14:00:45 +0100 | [diff] [blame] | 843 | venc.base = devm_ioremap(&pdev->dev, venc_mem->start, |
| 844 | resource_size(venc_mem)); |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 845 | if (!venc.base) { |
| 846 | DSSERR("can't ioremap VENC\n"); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 847 | return -ENOMEM; |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 848 | } |
| 849 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 850 | r = venc_get_clocks(pdev); |
| 851 | if (r) |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 852 | return r; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 853 | |
| 854 | pm_runtime_enable(&pdev->dev); |
| 855 | |
| 856 | r = venc_runtime_get(); |
| 857 | if (r) |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 858 | goto err_runtime_get; |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 859 | |
| 860 | rev_id = (u8)(venc_read_reg(VENC_REV_ID) & 0xff); |
Sumit Semwal | a06b62f | 2011-01-24 06:22:03 +0000 | [diff] [blame] | 861 | dev_dbg(&pdev->dev, "OMAP VENC rev %d\n", rev_id); |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 862 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 863 | venc_runtime_put(); |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 864 | |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 865 | r = venc_panel_init(); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 866 | if (r) |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 867 | goto err_panel_init; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 868 | |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 869 | dss_debugfs_create_file("venc", venc_dump_regs); |
| 870 | |
Archit Taneja | 81b87f5 | 2012-09-26 16:30:49 +0530 | [diff] [blame] | 871 | venc_init_output(pdev); |
| 872 | |
Tomi Valkeinen | 38f3daf | 2012-05-02 14:55:12 +0300 | [diff] [blame] | 873 | venc_probe_pdata(pdev); |
Tomi Valkeinen | 35deca3 | 2012-03-01 15:45:53 +0200 | [diff] [blame] | 874 | |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 875 | return 0; |
| 876 | |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 877 | err_panel_init: |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 878 | err_runtime_get: |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 879 | pm_runtime_disable(&pdev->dev); |
| 880 | venc_put_clocks(); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 881 | return r; |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 882 | } |
| 883 | |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 884 | static int __exit omap_venchw_remove(struct platform_device *pdev) |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 885 | { |
Tomi Valkeinen | 5274484 | 2012-09-10 13:58:29 +0300 | [diff] [blame] | 886 | dss_unregister_child_devices(&pdev->dev); |
Tomi Valkeinen | 35deca3 | 2012-03-01 15:45:53 +0200 | [diff] [blame] | 887 | |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 888 | if (venc.vdda_dac_reg != NULL) { |
| 889 | regulator_put(venc.vdda_dac_reg); |
| 890 | venc.vdda_dac_reg = NULL; |
| 891 | } |
Tomi Valkeinen | 35deca3 | 2012-03-01 15:45:53 +0200 | [diff] [blame] | 892 | |
Archit Taneja | 156fd99 | 2012-07-06 20:52:37 +0530 | [diff] [blame] | 893 | venc_panel_exit(); |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 894 | |
Archit Taneja | 81b87f5 | 2012-09-26 16:30:49 +0530 | [diff] [blame] | 895 | venc_uninit_output(pdev); |
| 896 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 897 | pm_runtime_disable(&pdev->dev); |
| 898 | venc_put_clocks(); |
| 899 | |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 900 | return 0; |
| 901 | } |
| 902 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 903 | static int venc_runtime_suspend(struct device *dev) |
| 904 | { |
| 905 | if (venc.tv_dac_clk) |
Rajendra Nayak | f11766d | 2012-06-27 14:21:26 +0530 | [diff] [blame] | 906 | clk_disable_unprepare(venc.tv_dac_clk); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 907 | |
| 908 | dispc_runtime_put(); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 909 | |
| 910 | return 0; |
| 911 | } |
| 912 | |
| 913 | static int venc_runtime_resume(struct device *dev) |
| 914 | { |
| 915 | int r; |
| 916 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 917 | r = dispc_runtime_get(); |
| 918 | if (r < 0) |
Tomi Valkeinen | 852f083 | 2012-02-17 17:58:04 +0200 | [diff] [blame] | 919 | return r; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 920 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 921 | if (venc.tv_dac_clk) |
Rajendra Nayak | f11766d | 2012-06-27 14:21:26 +0530 | [diff] [blame] | 922 | clk_prepare_enable(venc.tv_dac_clk); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 923 | |
| 924 | return 0; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 925 | } |
| 926 | |
| 927 | static const struct dev_pm_ops venc_pm_ops = { |
| 928 | .runtime_suspend = venc_runtime_suspend, |
| 929 | .runtime_resume = venc_runtime_resume, |
| 930 | }; |
| 931 | |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 932 | static struct platform_driver omap_venchw_driver = { |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 933 | .remove = __exit_p(omap_venchw_remove), |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 934 | .driver = { |
| 935 | .name = "omapdss_venc", |
| 936 | .owner = THIS_MODULE, |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 937 | .pm = &venc_pm_ops, |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 938 | }, |
| 939 | }; |
| 940 | |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 941 | int __init venc_init_platform_driver(void) |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 942 | { |
Tomi Valkeinen | 61055d4 | 2012-03-07 12:53:38 +0200 | [diff] [blame] | 943 | return platform_driver_probe(&omap_venchw_driver, omap_venchw_probe); |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 944 | } |
| 945 | |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 946 | void __exit venc_uninit_platform_driver(void) |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 947 | { |
Tomi Valkeinen | 04c742c | 2012-02-23 15:32:37 +0200 | [diff] [blame] | 948 | platform_driver_unregister(&omap_venchw_driver); |
Senthilvadivu Guruswamy | 30ea50c | 2011-01-24 06:22:01 +0000 | [diff] [blame] | 949 | } |