blob: c7d8c997d93ec38e0182d94f9070e71b78296452 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2003, 2004 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00007 * Copyright (C) 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 */
9#ifndef __ASM_CPU_FEATURES_H
10#define __ASM_CPU_FEATURES_H
11
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <asm/cpu.h>
13#include <asm/cpu-info.h>
14#include <cpu-feature-overrides.h>
15
16/*
17 * SMP assumption: Options of CPU 0 are a superset of all processors.
18 * This is true for all known MIPS systems.
19 */
20#ifndef cpu_has_tlb
21#define cpu_has_tlb (cpu_data[0].options & MIPS_CPU_TLB)
22#endif
Leonid Yegoshin1745c1e2013-11-14 16:12:23 +000023#ifndef cpu_has_tlbinv
24#define cpu_has_tlbinv (cpu_data[0].options & MIPS_CPU_TLBINV)
25#endif
Steven J. Hill4a0156f2013-11-14 16:12:24 +000026#ifndef cpu_has_segments
27#define cpu_has_segments (cpu_data[0].options & MIPS_CPU_SEGMENTS)
28#endif
Markos Chandras7ae66962014-01-09 16:01:29 +000029#ifndef cpu_has_eva
30#define cpu_has_eva (cpu_data[0].options & MIPS_CPU_EVA)
31#endif
Ralf Baechle1990e542013-06-26 17:06:34 +020032
33/*
34 * For the moment we don't consider R6000 and R8000 so we can assume that
35 * anything that doesn't support R4000-style exceptions and interrupts is
36 * R3000-like. Users should still treat these two macro definitions as
37 * opaque.
38 */
39#ifndef cpu_has_3kex
40#define cpu_has_3kex (!cpu_has_4kex)
41#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#ifndef cpu_has_4kex
43#define cpu_has_4kex (cpu_data[0].options & MIPS_CPU_4KEX)
44#endif
Ralf Baechle02cf2112005-10-01 13:06:32 +010045#ifndef cpu_has_3k_cache
46#define cpu_has_3k_cache (cpu_data[0].options & MIPS_CPU_3K_CACHE)
47#endif
48#define cpu_has_6k_cache 0
49#define cpu_has_8k_cache 0
50#ifndef cpu_has_4k_cache
51#define cpu_has_4k_cache (cpu_data[0].options & MIPS_CPU_4K_CACHE)
52#endif
53#ifndef cpu_has_tx39_cache
54#define cpu_has_tx39_cache (cpu_data[0].options & MIPS_CPU_TX39_CACHE)
55#endif
David Daney47d979e2008-12-11 15:33:27 -080056#ifndef cpu_has_octeon_cache
57#define cpu_has_octeon_cache 0
58#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#ifndef cpu_has_fpu
Ralf Baechlef088fc82006-04-05 09:45:47 +010060#define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU)
Atsushi Nemoto53dc8022007-03-10 01:07:45 +090061#define raw_cpu_has_fpu (raw_current_cpu_data.options & MIPS_CPU_FPU)
62#else
63#define raw_cpu_has_fpu cpu_has_fpu
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#endif
65#ifndef cpu_has_32fpr
66#define cpu_has_32fpr (cpu_data[0].options & MIPS_CPU_32FPR)
67#endif
68#ifndef cpu_has_counter
69#define cpu_has_counter (cpu_data[0].options & MIPS_CPU_COUNTER)
70#endif
71#ifndef cpu_has_watch
72#define cpu_has_watch (cpu_data[0].options & MIPS_CPU_WATCH)
73#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#ifndef cpu_has_divec
75#define cpu_has_divec (cpu_data[0].options & MIPS_CPU_DIVEC)
76#endif
77#ifndef cpu_has_vce
78#define cpu_has_vce (cpu_data[0].options & MIPS_CPU_VCE)
79#endif
80#ifndef cpu_has_cache_cdex_p
81#define cpu_has_cache_cdex_p (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_P)
82#endif
83#ifndef cpu_has_cache_cdex_s
84#define cpu_has_cache_cdex_s (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_S)
85#endif
86#ifndef cpu_has_prefetch
87#define cpu_has_prefetch (cpu_data[0].options & MIPS_CPU_PREFETCH)
88#endif
89#ifndef cpu_has_mcheck
90#define cpu_has_mcheck (cpu_data[0].options & MIPS_CPU_MCHECK)
91#endif
92#ifndef cpu_has_ejtag
93#define cpu_has_ejtag (cpu_data[0].options & MIPS_CPU_EJTAG)
94#endif
95#ifndef cpu_has_llsc
96#define cpu_has_llsc (cpu_data[0].options & MIPS_CPU_LLSC)
97#endif
David Daneyb791d112009-07-13 11:15:19 -070098#ifndef kernel_uses_llsc
99#define kernel_uses_llsc cpu_has_llsc
100#endif
Ralf Baechle41943182005-05-05 16:45:59 +0000101#ifndef cpu_has_mips16
102#define cpu_has_mips16 (cpu_data[0].ases & MIPS_ASE_MIPS16)
103#endif
104#ifndef cpu_has_mdmx
Tony Wufc192e52013-06-21 10:10:46 +0000105#define cpu_has_mdmx (cpu_data[0].ases & MIPS_ASE_MDMX)
Ralf Baechle41943182005-05-05 16:45:59 +0000106#endif
107#ifndef cpu_has_mips3d
Tony Wufc192e52013-06-21 10:10:46 +0000108#define cpu_has_mips3d (cpu_data[0].ases & MIPS_ASE_MIPS3D)
Ralf Baechle41943182005-05-05 16:45:59 +0000109#endif
110#ifndef cpu_has_smartmips
Tony Wufc192e52013-06-21 10:10:46 +0000111#define cpu_has_smartmips (cpu_data[0].ases & MIPS_ASE_SMARTMIPS)
Ralf Baechle41943182005-05-05 16:45:59 +0000112#endif
David Daneya68d09a2014-05-28 23:52:07 +0200113
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500114#ifndef cpu_has_rixi
David Daneya68d09a2014-05-28 23:52:07 +0200115# ifdef CONFIG_64BIT
116# define cpu_has_rixi (cpu_data[0].options & MIPS_CPU_RIXI)
117# else /* CONFIG_32BIT */
118# define cpu_has_rixi ((cpu_data[0].options & MIPS_CPU_RIXI) && !cpu_has_64bits)
119# endif
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500120#endif
David Daneya68d09a2014-05-28 23:52:07 +0200121
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000122#ifndef cpu_has_mmips
David Daney3ddc14a2013-05-24 20:54:10 +0000123# ifdef CONFIG_SYS_SUPPORTS_MICROMIPS
124# define cpu_has_mmips (cpu_data[0].options & MIPS_CPU_MICROMIPS)
125# else
126# define cpu_has_mmips 0
127# endif
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000128#endif
David Daneya68d09a2014-05-28 23:52:07 +0200129
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130#ifndef cpu_has_vtag_icache
131#define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG)
132#endif
133#ifndef cpu_has_dc_aliases
134#define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES)
135#endif
136#ifndef cpu_has_ic_fills_f_dc
137#define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC)
138#endif
Atsushi Nemotode628932006-03-13 18:23:03 +0900139#ifndef cpu_has_pindexed_dcache
Tony Wufc192e52013-06-21 10:10:46 +0000140#define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX)
Atsushi Nemotode628932006-03-13 18:23:03 +0900141#endif
Huacai Chen87599342013-03-17 11:49:38 +0000142#ifndef cpu_has_local_ebase
143#define cpu_has_local_ebase 1
144#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
146/*
Ralf Baechle70342282013-01-22 12:59:30 +0100147 * I-Cache snoops remote store. This only matters on SMP. Some multiprocessors
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 * such as the R10000 have I-Caches that snoop local stores; the embedded ones
149 * don't. For maintaining I-cache coherency this means we need to flush the
150 * D-cache all the way back to whever the I-cache does refills from, so the
151 * I-cache has a chance to see the new data at all. Then we have to flush the
152 * I-cache also.
153 * Note we may have been rescheduled and may no longer be running on the CPU
154 * that did the store so we can't optimize this into only doing the flush on
155 * the local CPU.
156 */
157#ifndef cpu_icache_snoops_remote_store
158#ifdef CONFIG_SMP
159#define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE)
160#else
161#define cpu_icache_snoops_remote_store 1
162#endif
163#endif
164
Steven J. Hilla96102b2012-12-07 04:31:36 +0000165#ifndef cpu_has_mips_2
166# define cpu_has_mips_2 (cpu_data[0].isa_level & MIPS_CPU_ISA_II)
167#endif
168#ifndef cpu_has_mips_3
169# define cpu_has_mips_3 (cpu_data[0].isa_level & MIPS_CPU_ISA_III)
170#endif
171#ifndef cpu_has_mips_4
172# define cpu_has_mips_4 (cpu_data[0].isa_level & MIPS_CPU_ISA_IV)
173#endif
174#ifndef cpu_has_mips_5
175# define cpu_has_mips_5 (cpu_data[0].isa_level & MIPS_CPU_ISA_V)
176#endif
Tony Wufc192e52013-06-21 10:10:46 +0000177#ifndef cpu_has_mips32r1
Ralf Baechle04015722005-12-09 12:20:49 +0000178# define cpu_has_mips32r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R1)
Tony Wufc192e52013-06-21 10:10:46 +0000179#endif
180#ifndef cpu_has_mips32r2
Ralf Baechle04015722005-12-09 12:20:49 +0000181# define cpu_has_mips32r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R2)
Tony Wufc192e52013-06-21 10:10:46 +0000182#endif
183#ifndef cpu_has_mips64r1
Ralf Baechle04015722005-12-09 12:20:49 +0000184# define cpu_has_mips64r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R1)
Tony Wufc192e52013-06-21 10:10:46 +0000185#endif
186#ifndef cpu_has_mips64r2
Ralf Baechle04015722005-12-09 12:20:49 +0000187# define cpu_has_mips64r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R2)
Tony Wufc192e52013-06-21 10:10:46 +0000188#endif
Ralf Baechle04015722005-12-09 12:20:49 +0000189
190/*
191 * Shortcuts ...
192 */
Ralf Baechle08a07902014-04-19 13:11:37 +0200193#define cpu_has_mips_2_3_4_5 (cpu_has_mips_2 | cpu_has_mips_3_4_5)
194#define cpu_has_mips_3_4_5 (cpu_has_mips_3 | cpu_has_mips_4_5)
195#define cpu_has_mips_4_5 (cpu_has_mips_4 | cpu_has_mips_5)
196
197#define cpu_has_mips_2_3_4_5_r (cpu_has_mips_2 | cpu_has_mips_3_4_5_r)
198#define cpu_has_mips_3_4_5_r (cpu_has_mips_3 | cpu_has_mips_4_5_r)
199#define cpu_has_mips_4_5_r (cpu_has_mips_4 | cpu_has_mips_5_r)
200#define cpu_has_mips_5_r (cpu_has_mips_5 | cpu_has_mips_r)
201
202#define cpu_has_mips_4_5_r2 (cpu_has_mips_4_5 | cpu_has_mips_r2)
203
Ralf Baechle04015722005-12-09 12:20:49 +0000204#define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2)
205#define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2)
Ralf Baechle70342282013-01-22 12:59:30 +0100206#define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1)
207#define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2)
Ralf Baechlec46b3022008-10-28 09:37:47 +0000208#define cpu_has_mips_r (cpu_has_mips32r1 | cpu_has_mips32r2 | \
209 cpu_has_mips64r1 | cpu_has_mips64r2)
Ralf Baechle04015722005-12-09 12:20:49 +0000210
David Daney41f0e4d2009-05-12 12:41:53 -0700211#ifndef cpu_has_mips_r2_exec_hazard
212#define cpu_has_mips_r2_exec_hazard cpu_has_mips_r2
213#endif
214
Ralf Baechle47740eb2009-04-19 03:21:22 +0200215/*
216 * MIPS32, MIPS64, VR5500, IDT32332, IDT32334 and maybe a few other
Maciej W. Rozyckibecee6b82013-09-22 22:04:27 +0100217 * pre-MIPS32/MIPS64 processors have CLO, CLZ. The IDT RC64574 is 64-bit and
Ralf Baechle417a5eb2010-08-05 13:26:01 +0100218 * has CLO and CLZ but not DCLO nor DCLZ. For 64-bit kernels
Ralf Baechle47740eb2009-04-19 03:21:22 +0200219 * cpu_has_clo_clz also indicates the availability of DCLO and DCLZ.
220 */
Tony Wufc192e52013-06-21 10:10:46 +0000221#ifndef cpu_has_clo_clz
222#define cpu_has_clo_clz cpu_has_mips_r
223#endif
Ralf Baechle47740eb2009-04-19 03:21:22 +0200224
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000225#ifndef cpu_has_dsp
226#define cpu_has_dsp (cpu_data[0].ases & MIPS_ASE_DSP)
227#endif
228
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500229#ifndef cpu_has_dsp2
230#define cpu_has_dsp2 (cpu_data[0].ases & MIPS_ASE_DSP2P)
231#endif
232
Ralf Baechle8f406112005-07-14 07:34:18 +0000233#ifndef cpu_has_mipsmt
Chris Dearman2e128de2006-06-30 12:32:37 +0100234#define cpu_has_mipsmt (cpu_data[0].ases & MIPS_ASE_MIPSMT)
Ralf Baechle8f406112005-07-14 07:34:18 +0000235#endif
236
Ralf Baechlea3692022007-07-10 17:33:02 +0100237#ifndef cpu_has_userlocal
238#define cpu_has_userlocal (cpu_data[0].options & MIPS_CPU_ULRI)
239#endif
240
Ralf Baechle875d43e2005-09-03 15:56:16 -0700241#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242# ifndef cpu_has_nofpuex
243# define cpu_has_nofpuex (cpu_data[0].options & MIPS_CPU_NOFPUEX)
244# endif
245# ifndef cpu_has_64bits
246# define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
247# endif
248# ifndef cpu_has_64bit_zero_reg
Tony Wufc192e52013-06-21 10:10:46 +0000249# define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250# endif
251# ifndef cpu_has_64bit_gp_regs
252# define cpu_has_64bit_gp_regs 0
253# endif
254# ifndef cpu_has_64bit_addresses
255# define cpu_has_64bit_addresses 0
256# endif
Guenter Roeck91dfc422010-02-02 08:52:20 -0800257# ifndef cpu_vmbits
258# define cpu_vmbits 31
259# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260#endif
261
Ralf Baechle875d43e2005-09-03 15:56:16 -0700262#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263# ifndef cpu_has_nofpuex
264# define cpu_has_nofpuex 0
265# endif
266# ifndef cpu_has_64bits
267# define cpu_has_64bits 1
268# endif
269# ifndef cpu_has_64bit_zero_reg
270# define cpu_has_64bit_zero_reg 1
271# endif
272# ifndef cpu_has_64bit_gp_regs
273# define cpu_has_64bit_gp_regs 1
274# endif
275# ifndef cpu_has_64bit_addresses
276# define cpu_has_64bit_addresses 1
277# endif
Guenter Roeck91dfc422010-02-02 08:52:20 -0800278# ifndef cpu_vmbits
279# define cpu_vmbits cpu_data[0].vmbits
280# define __NEED_VMBITS_PROBE
281# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282#endif
283
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100284#if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint)
285# define cpu_has_vint (cpu_data[0].options & MIPS_CPU_VINT)
286#elif !defined(cpu_has_vint)
Ralf Baechle8f406112005-07-14 07:34:18 +0000287# define cpu_has_vint 0
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100288#endif
289
290#if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic)
291# define cpu_has_veic (cpu_data[0].options & MIPS_CPU_VEIC)
292#elif !defined(cpu_has_veic)
Ralf Baechle8f406112005-07-14 07:34:18 +0000293# define cpu_has_veic 0
294#endif
295
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100296#ifndef cpu_has_inclusive_pcaches
297#define cpu_has_inclusive_pcaches (cpu_data[0].options & MIPS_CPU_INCLUSIVE_CACHES)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298#endif
299
300#ifndef cpu_dcache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300301#define cpu_dcache_line_size() cpu_data[0].dcache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302#endif
303#ifndef cpu_icache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300304#define cpu_icache_line_size() cpu_data[0].icache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305#endif
306#ifndef cpu_scache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300307#define cpu_scache_line_size() cpu_data[0].scache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308#endif
309
David Daneyfbeda192009-05-13 15:59:55 -0700310#ifndef cpu_hwrena_impl_bits
311#define cpu_hwrena_impl_bits 0
312#endif
313
Al Cooperda4b62c2012-07-13 16:44:51 -0400314#ifndef cpu_has_perf_cntr_intr_bit
315#define cpu_has_perf_cntr_intr_bit (cpu_data[0].options & MIPS_CPU_PCI)
316#endif
317
David Daney1e7decd2013-02-16 23:42:43 +0100318#ifndef cpu_has_vz
319#define cpu_has_vz (cpu_data[0].ases & MIPS_ASE_VZ)
320#endif
321
Paul Burtona5e9a692014-01-27 15:23:10 +0000322#if defined(CONFIG_CPU_HAS_MSA) && !defined(cpu_has_msa)
323# define cpu_has_msa (cpu_data[0].ases & MIPS_ASE_MSA)
324#elif !defined(cpu_has_msa)
325# define cpu_has_msa 0
326#endif
327
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328#endif /* __ASM_CPU_FEATURES_H */