John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 1 | /* |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 2 | * Copyright (C) 2011 - 2014 Xilinx |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 3 | * |
| 4 | * This software is licensed under the terms of the GNU General Public |
| 5 | * License version 2, as published by the Free Software Foundation, and |
| 6 | * may be copied, distributed, and modified under those terms. |
| 7 | * |
| 8 | * This program is distributed in the hope that it will be useful, |
| 9 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 10 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 11 | * GNU General Public License for more details. |
| 12 | */ |
| 13 | |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 14 | / { |
Michal Simek | 7fe91fc | 2016-11-15 14:50:38 +0100 | [diff] [blame] | 15 | #address-cells = <1>; |
| 16 | #size-cells = <1>; |
Josh Cartwright | e06f1a9 | 2012-10-31 12:24:48 -0600 | [diff] [blame] | 17 | compatible = "xlnx,zynq-7000"; |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 18 | |
Soren Brinkmann | 41e4cdb | 2013-11-26 17:04:49 -0800 | [diff] [blame] | 19 | cpus { |
| 20 | #address-cells = <1>; |
| 21 | #size-cells = <0>; |
| 22 | |
Moritz Fischer | 400b6a0 | 2015-11-09 10:51:51 -0800 | [diff] [blame] | 23 | cpu0: cpu@0 { |
Soren Brinkmann | 41e4cdb | 2013-11-26 17:04:49 -0800 | [diff] [blame] | 24 | compatible = "arm,cortex-a9"; |
| 25 | device_type = "cpu"; |
| 26 | reg = <0>; |
| 27 | clocks = <&clkc 3>; |
Soren Brinkmann | b2bf5d4 | 2014-04-04 16:14:12 -0700 | [diff] [blame] | 28 | clock-latency = <1000>; |
Soren Brinkmann | e1e22df | 2014-05-02 14:07:32 -0700 | [diff] [blame] | 29 | cpu0-supply = <®ulator_vccpint>; |
Soren Brinkmann | cd32529 | 2014-02-19 15:14:44 -0800 | [diff] [blame] | 30 | operating-points = < |
| 31 | /* kHz uV */ |
| 32 | 666667 1000000 |
| 33 | 333334 1000000 |
Soren Brinkmann | cd32529 | 2014-02-19 15:14:44 -0800 | [diff] [blame] | 34 | >; |
Soren Brinkmann | 41e4cdb | 2013-11-26 17:04:49 -0800 | [diff] [blame] | 35 | }; |
| 36 | |
Moritz Fischer | 400b6a0 | 2015-11-09 10:51:51 -0800 | [diff] [blame] | 37 | cpu1: cpu@1 { |
Soren Brinkmann | 41e4cdb | 2013-11-26 17:04:49 -0800 | [diff] [blame] | 38 | compatible = "arm,cortex-a9"; |
| 39 | device_type = "cpu"; |
| 40 | reg = <1>; |
| 41 | clocks = <&clkc 3>; |
| 42 | }; |
| 43 | }; |
| 44 | |
Michal Simek | da457d5 | 2016-11-15 15:02:18 +0100 | [diff] [blame] | 45 | pmu@f8891000 { |
Michal Simek | 268a820 | 2013-03-20 13:37:01 +0100 | [diff] [blame] | 46 | compatible = "arm,cortex-a9-pmu"; |
| 47 | interrupts = <0 5 4>, <0 6 4>; |
| 48 | interrupt-parent = <&intc>; |
Michal Simek | 995966c | 2016-11-16 09:29:57 +0100 | [diff] [blame] | 49 | reg = <0xf8891000 0x1000>, |
| 50 | <0xf8893000 0x1000>; |
Michal Simek | 268a820 | 2013-03-20 13:37:01 +0100 | [diff] [blame] | 51 | }; |
| 52 | |
Michal Simek | da457d5 | 2016-11-15 15:02:18 +0100 | [diff] [blame] | 53 | regulator_vccpint: fixedregulator { |
Soren Brinkmann | e1e22df | 2014-05-02 14:07:32 -0700 | [diff] [blame] | 54 | compatible = "regulator-fixed"; |
| 55 | regulator-name = "VCCPINT"; |
| 56 | regulator-min-microvolt = <1000000>; |
| 57 | regulator-max-microvolt = <1000000>; |
| 58 | regulator-boot-on; |
| 59 | regulator-always-on; |
| 60 | }; |
| 61 | |
Michal Simek | 6835fe4 | 2015-02-12 10:59:17 +0100 | [diff] [blame] | 62 | amba: amba { |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 63 | compatible = "simple-bus"; |
| 64 | #address-cells = <1>; |
| 65 | #size-cells = <1>; |
Josh Cartwright | e06f1a9 | 2012-10-31 12:24:48 -0600 | [diff] [blame] | 66 | interrupt-parent = <&intc>; |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 67 | ranges; |
| 68 | |
Michal Simek | 70472c4 | 2014-09-24 15:28:59 +0200 | [diff] [blame] | 69 | adc: adc@f8007100 { |
Soren Brinkmann | 2155560 | 2014-06-05 09:05:23 -0700 | [diff] [blame] | 70 | compatible = "xlnx,zynq-xadc-1.00.a"; |
| 71 | reg = <0xf8007100 0x20>; |
| 72 | interrupts = <0 7 4>; |
| 73 | interrupt-parent = <&intc>; |
| 74 | clocks = <&clkc 12>; |
Michal Simek | fdf2618 | 2014-07-23 15:03:03 +0200 | [diff] [blame] | 75 | }; |
| 76 | |
| 77 | can0: can@e0008000 { |
| 78 | compatible = "xlnx,zynq-can-1.0"; |
| 79 | status = "disabled"; |
| 80 | clocks = <&clkc 19>, <&clkc 36>; |
| 81 | clock-names = "can_clk", "pclk"; |
| 82 | reg = <0xe0008000 0x1000>; |
| 83 | interrupts = <0 28 4>; |
| 84 | interrupt-parent = <&intc>; |
| 85 | tx-fifo-depth = <0x40>; |
| 86 | rx-fifo-depth = <0x40>; |
| 87 | }; |
| 88 | |
| 89 | can1: can@e0009000 { |
| 90 | compatible = "xlnx,zynq-can-1.0"; |
| 91 | status = "disabled"; |
| 92 | clocks = <&clkc 20>, <&clkc 37>; |
| 93 | clock-names = "can_clk", "pclk"; |
| 94 | reg = <0xe0009000 0x1000>; |
| 95 | interrupts = <0 51 4>; |
| 96 | interrupt-parent = <&intc>; |
| 97 | tx-fifo-depth = <0x40>; |
| 98 | rx-fifo-depth = <0x40>; |
| 99 | }; |
Soren Brinkmann | e0a5c55 | 2014-07-10 11:53:38 -0700 | [diff] [blame] | 100 | |
| 101 | gpio0: gpio@e000a000 { |
| 102 | compatible = "xlnx,zynq-gpio-1.0"; |
| 103 | #gpio-cells = <2>; |
| 104 | clocks = <&clkc 42>; |
| 105 | gpio-controller; |
Soren Brinkmann | e57f6e5 | 2015-10-23 09:25:31 -0700 | [diff] [blame] | 106 | interrupt-controller; |
| 107 | #interrupt-cells = <2>; |
Soren Brinkmann | e0a5c55 | 2014-07-10 11:53:38 -0700 | [diff] [blame] | 108 | interrupt-parent = <&intc>; |
| 109 | interrupts = <0 20 4>; |
| 110 | reg = <0xe000a000 0x1000>; |
Soren Brinkmann | 2155560 | 2014-06-05 09:05:23 -0700 | [diff] [blame] | 111 | }; |
| 112 | |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 113 | i2c0: i2c@e0004000 { |
Soren Brinkmann | 0f6faa3 | 2014-04-04 14:27:56 -0700 | [diff] [blame] | 114 | compatible = "cdns,i2c-r1p10"; |
| 115 | status = "disabled"; |
| 116 | clocks = <&clkc 38>; |
| 117 | interrupt-parent = <&intc>; |
| 118 | interrupts = <0 25 4>; |
| 119 | reg = <0xe0004000 0x1000>; |
| 120 | #address-cells = <1>; |
| 121 | #size-cells = <0>; |
| 122 | }; |
| 123 | |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 124 | i2c1: i2c@e0005000 { |
Soren Brinkmann | 0f6faa3 | 2014-04-04 14:27:56 -0700 | [diff] [blame] | 125 | compatible = "cdns,i2c-r1p10"; |
| 126 | status = "disabled"; |
| 127 | clocks = <&clkc 39>; |
| 128 | interrupt-parent = <&intc>; |
| 129 | interrupts = <0 48 4>; |
| 130 | reg = <0xe0005000 0x1000>; |
| 131 | #address-cells = <1>; |
| 132 | #size-cells = <0>; |
| 133 | }; |
| 134 | |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 135 | intc: interrupt-controller@f8f01000 { |
Josh Cartwright | f447ed2 | 2012-10-17 19:46:49 -0500 | [diff] [blame] | 136 | compatible = "arm,cortex-a9-gic"; |
| 137 | #interrupt-cells = <3>; |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 138 | interrupt-controller; |
Josh Cartwright | f447ed2 | 2012-10-17 19:46:49 -0500 | [diff] [blame] | 139 | reg = <0xF8F01000 0x1000>, |
| 140 | <0xF8F00100 0x100>; |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 141 | }; |
| 142 | |
Michal Simek | 8abef06 | 2014-09-24 15:16:01 +0200 | [diff] [blame] | 143 | L2: cache-controller@f8f02000 { |
Josh Cartwright | 0fcfdbc | 2012-10-23 17:34:22 -0500 | [diff] [blame] | 144 | compatible = "arm,pl310-cache"; |
| 145 | reg = <0xF8F02000 0x1000>; |
Alex Wilson | 6de663f | 2015-07-17 20:23:55 -0600 | [diff] [blame] | 146 | interrupts = <0 2 4>; |
Soren Brinkmann | 39c41df9 | 2013-07-31 16:24:59 -0700 | [diff] [blame] | 147 | arm,data-latency = <3 2 2>; |
| 148 | arm,tag-latency = <2 2 2>; |
Josh Cartwright | 0fcfdbc | 2012-10-23 17:34:22 -0500 | [diff] [blame] | 149 | cache-unified; |
| 150 | cache-level = <2>; |
| 151 | }; |
| 152 | |
Michal Simek | 6c7ba41 | 2014-09-24 15:53:39 +0200 | [diff] [blame] | 153 | mc: memory-controller@f8006000 { |
Soren Brinkmann | 36ad5ae | 2014-09-02 14:19:08 -0700 | [diff] [blame] | 154 | compatible = "xlnx,zynq-ddrc-a05"; |
| 155 | reg = <0xf8006000 0x1000>; |
Michal Simek | 2329efb | 2014-10-20 15:15:47 +0200 | [diff] [blame] | 156 | }; |
Soren Brinkmann | 36ad5ae | 2014-09-02 14:19:08 -0700 | [diff] [blame] | 157 | |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 158 | uart0: serial@e0000000 { |
Soren Brinkmann | 8fe9346 | 2014-04-04 17:23:45 -0700 | [diff] [blame] | 159 | compatible = "xlnx,xuartps", "cdns,uart-r1p8"; |
Soren Brinkmann | ec11ebc | 2013-06-13 09:37:16 -0700 | [diff] [blame] | 160 | status = "disabled"; |
Soren Brinkmann | 30e1e28 | 2013-05-13 10:46:38 -0700 | [diff] [blame] | 161 | clocks = <&clkc 23>, <&clkc 40>; |
Soren Brinkmann | 8fe9346 | 2014-04-04 17:23:45 -0700 | [diff] [blame] | 162 | clock-names = "uart_clk", "pclk"; |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 163 | reg = <0xE0000000 0x1000>; |
Josh Cartwright | f447ed2 | 2012-10-17 19:46:49 -0500 | [diff] [blame] | 164 | interrupts = <0 27 4>; |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 165 | }; |
Josh Cartwright | 78d6785 | 2012-10-31 13:45:17 -0600 | [diff] [blame] | 166 | |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 167 | uart1: serial@e0001000 { |
Soren Brinkmann | 8fe9346 | 2014-04-04 17:23:45 -0700 | [diff] [blame] | 168 | compatible = "xlnx,xuartps", "cdns,uart-r1p8"; |
Soren Brinkmann | ec11ebc | 2013-06-13 09:37:16 -0700 | [diff] [blame] | 169 | status = "disabled"; |
Soren Brinkmann | 30e1e28 | 2013-05-13 10:46:38 -0700 | [diff] [blame] | 170 | clocks = <&clkc 24>, <&clkc 41>; |
Soren Brinkmann | 8fe9346 | 2014-04-04 17:23:45 -0700 | [diff] [blame] | 171 | clock-names = "uart_clk", "pclk"; |
Josh Cartwright | 78d6785 | 2012-10-31 13:45:17 -0600 | [diff] [blame] | 172 | reg = <0xE0001000 0x1000>; |
| 173 | interrupts = <0 50 4>; |
Josh Cartwright | 78d6785 | 2012-10-31 13:45:17 -0600 | [diff] [blame] | 174 | }; |
Josh Cartwright | 0f586fb | 2012-11-08 12:04:26 -0600 | [diff] [blame] | 175 | |
Andreas Färber | f07ab7a | 2014-07-25 13:12:31 +0200 | [diff] [blame] | 176 | spi0: spi@e0006000 { |
| 177 | compatible = "xlnx,zynq-spi-r1p6"; |
| 178 | reg = <0xe0006000 0x1000>; |
| 179 | status = "disabled"; |
| 180 | interrupt-parent = <&intc>; |
| 181 | interrupts = <0 26 4>; |
| 182 | clocks = <&clkc 25>, <&clkc 34>; |
| 183 | clock-names = "ref_clk", "pclk"; |
| 184 | #address-cells = <1>; |
| 185 | #size-cells = <0>; |
| 186 | }; |
| 187 | |
| 188 | spi1: spi@e0007000 { |
| 189 | compatible = "xlnx,zynq-spi-r1p6"; |
| 190 | reg = <0xe0007000 0x1000>; |
| 191 | status = "disabled"; |
| 192 | interrupt-parent = <&intc>; |
| 193 | interrupts = <0 49 4>; |
| 194 | clocks = <&clkc 26>, <&clkc 35>; |
| 195 | clock-names = "ref_clk", "pclk"; |
| 196 | #address-cells = <1>; |
| 197 | #size-cells = <0>; |
| 198 | }; |
| 199 | |
Steffen Trumtrar | 982264c | 2013-12-11 09:29:49 -0800 | [diff] [blame] | 200 | gem0: ethernet@e000b000 { |
Nathan Sullivan | 4481b18 | 2015-05-27 15:00:01 -0500 | [diff] [blame] | 201 | compatible = "cdns,zynq-gem", "cdns,gem"; |
Soren Brinkmann | b5241fb | 2014-09-16 08:08:38 -0700 | [diff] [blame] | 202 | reg = <0xe000b000 0x1000>; |
Steffen Trumtrar | 982264c | 2013-12-11 09:29:49 -0800 | [diff] [blame] | 203 | status = "disabled"; |
| 204 | interrupts = <0 22 4>; |
| 205 | clocks = <&clkc 30>, <&clkc 30>, <&clkc 13>; |
| 206 | clock-names = "pclk", "hclk", "tx_clk"; |
Soren Brinkmann | edbd35e | 2014-08-20 08:56:58 -0700 | [diff] [blame] | 207 | #address-cells = <1>; |
| 208 | #size-cells = <0>; |
Steffen Trumtrar | 982264c | 2013-12-11 09:29:49 -0800 | [diff] [blame] | 209 | }; |
| 210 | |
| 211 | gem1: ethernet@e000c000 { |
Nathan Sullivan | 4481b18 | 2015-05-27 15:00:01 -0500 | [diff] [blame] | 212 | compatible = "cdns,zynq-gem", "cdns,gem"; |
Soren Brinkmann | b5241fb | 2014-09-16 08:08:38 -0700 | [diff] [blame] | 213 | reg = <0xe000c000 0x1000>; |
Steffen Trumtrar | 982264c | 2013-12-11 09:29:49 -0800 | [diff] [blame] | 214 | status = "disabled"; |
| 215 | interrupts = <0 45 4>; |
| 216 | clocks = <&clkc 31>, <&clkc 31>, <&clkc 14>; |
| 217 | clock-names = "pclk", "hclk", "tx_clk"; |
Soren Brinkmann | edbd35e | 2014-08-20 08:56:58 -0700 | [diff] [blame] | 218 | #address-cells = <1>; |
| 219 | #size-cells = <0>; |
Steffen Trumtrar | 982264c | 2013-12-11 09:29:49 -0800 | [diff] [blame] | 220 | }; |
| 221 | |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 222 | sdhci0: sdhci@e0100000 { |
Soren Brinkmann | 3f7c730 | 2013-12-02 10:02:37 -0800 | [diff] [blame] | 223 | compatible = "arasan,sdhci-8.9a"; |
| 224 | status = "disabled"; |
| 225 | clock-names = "clk_xin", "clk_ahb"; |
| 226 | clocks = <&clkc 21>, <&clkc 32>; |
| 227 | interrupt-parent = <&intc>; |
| 228 | interrupts = <0 24 4>; |
| 229 | reg = <0xe0100000 0x1000>; |
Michal Simek | e65b158 | 2014-08-21 12:45:05 +0200 | [diff] [blame] | 230 | }; |
Soren Brinkmann | 3f7c730 | 2013-12-02 10:02:37 -0800 | [diff] [blame] | 231 | |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 232 | sdhci1: sdhci@e0101000 { |
Soren Brinkmann | 3f7c730 | 2013-12-02 10:02:37 -0800 | [diff] [blame] | 233 | compatible = "arasan,sdhci-8.9a"; |
| 234 | status = "disabled"; |
| 235 | clock-names = "clk_xin", "clk_ahb"; |
| 236 | clocks = <&clkc 22>, <&clkc 33>; |
| 237 | interrupt-parent = <&intc>; |
| 238 | interrupts = <0 47 4>; |
| 239 | reg = <0xe0101000 0x1000>; |
Michal Simek | e65b158 | 2014-08-21 12:45:05 +0200 | [diff] [blame] | 240 | }; |
Soren Brinkmann | 3f7c730 | 2013-12-02 10:02:37 -0800 | [diff] [blame] | 241 | |
Josh Cartwright | 0f586fb | 2012-11-08 12:04:26 -0600 | [diff] [blame] | 242 | slcr: slcr@f8000000 { |
Michal Simek | b0504e3 | 2013-11-18 16:48:19 +0100 | [diff] [blame] | 243 | #address-cells = <1>; |
| 244 | #size-cells = <1>; |
Masahiro Yamada | bc5ba9b | 2015-11-05 17:46:06 +0900 | [diff] [blame] | 245 | compatible = "xlnx,zynq-slcr", "syscon", "simple-mfd"; |
Josh Cartwright | 0f586fb | 2012-11-08 12:04:26 -0600 | [diff] [blame] | 246 | reg = <0xF8000000 0x1000>; |
Michal Simek | b0504e3 | 2013-11-18 16:48:19 +0100 | [diff] [blame] | 247 | ranges; |
| 248 | clkc: clkc@100 { |
| 249 | #clock-cells = <1>; |
| 250 | compatible = "xlnx,ps7-clkc"; |
Michal Simek | b0504e3 | 2013-11-18 16:48:19 +0100 | [diff] [blame] | 251 | fclk-enable = <0>; |
| 252 | clock-output-names = "armpll", "ddrpll", "iopll", "cpu_6or4x", |
| 253 | "cpu_3or2x", "cpu_2x", "cpu_1x", "ddr2x", "ddr3x", |
| 254 | "dci", "lqspi", "smc", "pcap", "gem0", "gem1", |
| 255 | "fclk0", "fclk1", "fclk2", "fclk3", "can0", "can1", |
| 256 | "sdio0", "sdio1", "uart0", "uart1", "spi0", "spi1", |
| 257 | "dma", "usb0_aper", "usb1_aper", "gem0_aper", |
| 258 | "gem1_aper", "sdio0_aper", "sdio1_aper", |
| 259 | "spi0_aper", "spi1_aper", "can0_aper", "can1_aper", |
| 260 | "i2c0_aper", "i2c1_aper", "uart0_aper", "uart1_aper", |
| 261 | "gpio_aper", "lqspi_aper", "smc_aper", "swdt", |
| 262 | "dbg_trc", "dbg_apb"; |
| 263 | reg = <0x100 0x100>; |
Josh Cartwright | 0f586fb | 2012-11-08 12:04:26 -0600 | [diff] [blame] | 264 | }; |
Soren Brinkmann | f52948e | 2015-01-09 07:43:50 -0800 | [diff] [blame] | 265 | |
Moritz Fischer | 99650c2 | 2015-07-30 18:13:55 -0700 | [diff] [blame] | 266 | rstc: rstc@200 { |
| 267 | compatible = "xlnx,zynq-reset"; |
| 268 | reg = <0x200 0x48>; |
| 269 | #reset-cells = <1>; |
| 270 | syscon = <&slcr>; |
| 271 | }; |
| 272 | |
Soren Brinkmann | f52948e | 2015-01-09 07:43:50 -0800 | [diff] [blame] | 273 | pinctrl0: pinctrl@700 { |
| 274 | compatible = "xlnx,pinctrl-zynq"; |
| 275 | reg = <0x700 0x200>; |
| 276 | syscon = <&slcr>; |
| 277 | }; |
Josh Cartwright | 0f586fb | 2012-11-08 12:04:26 -0600 | [diff] [blame] | 278 | }; |
Josh Cartwright | 91dc985 | 2012-10-31 13:56:14 -0600 | [diff] [blame] | 279 | |
Andreas Färber | fbb4add | 2014-07-25 01:00:15 +0200 | [diff] [blame] | 280 | dmac_s: dmac@f8003000 { |
| 281 | compatible = "arm,pl330", "arm,primecell"; |
| 282 | reg = <0xf8003000 0x1000>; |
| 283 | interrupt-parent = <&intc>; |
Michal Simek | 4168358 | 2014-08-21 11:27:05 +0200 | [diff] [blame] | 284 | interrupt-names = "abort", "dma0", "dma1", "dma2", "dma3", |
| 285 | "dma4", "dma5", "dma6", "dma7"; |
Andreas Färber | fbb4add | 2014-07-25 01:00:15 +0200 | [diff] [blame] | 286 | interrupts = <0 13 4>, |
| 287 | <0 14 4>, <0 15 4>, |
| 288 | <0 16 4>, <0 17 4>, |
| 289 | <0 40 4>, <0 41 4>, |
| 290 | <0 42 4>, <0 43 4>; |
| 291 | #dma-cells = <1>; |
| 292 | #dma-channels = <8>; |
| 293 | #dma-requests = <4>; |
| 294 | clocks = <&clkc 27>; |
| 295 | clock-names = "apb_pclk"; |
| 296 | }; |
| 297 | |
Michal Simek | 00f7dc6 | 2013-07-31 09:19:59 +0200 | [diff] [blame] | 298 | devcfg: devcfg@f8007000 { |
| 299 | compatible = "xlnx,zynq-devcfg-1.0"; |
| 300 | reg = <0xf8007000 0x100>; |
Moritz Fischer | 2059849 | 2015-10-16 15:42:29 -0700 | [diff] [blame] | 301 | interrupt-parent = <&intc>; |
| 302 | interrupts = <0 8 4>; |
| 303 | clocks = <&clkc 12>; |
| 304 | clock-names = "ref_clk"; |
| 305 | syscon = <&slcr>; |
Michal Simek | e65b158 | 2014-08-21 12:45:05 +0200 | [diff] [blame] | 306 | }; |
Michal Simek | 00f7dc6 | 2013-07-31 09:19:59 +0200 | [diff] [blame] | 307 | |
Soren Brinkmann | fa94bd5 | 2013-09-18 11:48:38 -0700 | [diff] [blame] | 308 | global_timer: timer@f8f00200 { |
| 309 | compatible = "arm,cortex-a9-global-timer"; |
| 310 | reg = <0xf8f00200 0x20>; |
| 311 | interrupts = <1 11 0x301>; |
| 312 | interrupt-parent = <&intc>; |
| 313 | clocks = <&clkc 4>; |
| 314 | }; |
| 315 | |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 316 | ttc0: timer@f8001000 { |
Michal Simek | e932900 | 2013-03-20 10:15:28 +0100 | [diff] [blame] | 317 | interrupt-parent = <&intc>; |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 318 | interrupts = <0 10 4>, <0 11 4>, <0 12 4>; |
Michal Simek | e932900 | 2013-03-20 10:15:28 +0100 | [diff] [blame] | 319 | compatible = "cdns,ttc"; |
Soren Brinkmann | 30e1e28 | 2013-05-13 10:46:38 -0700 | [diff] [blame] | 320 | clocks = <&clkc 6>; |
Josh Cartwright | 91dc985 | 2012-10-31 13:56:14 -0600 | [diff] [blame] | 321 | reg = <0xF8001000 0x1000>; |
Josh Cartwright | 91dc985 | 2012-10-31 13:56:14 -0600 | [diff] [blame] | 322 | }; |
| 323 | |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 324 | ttc1: timer@f8002000 { |
Michal Simek | e932900 | 2013-03-20 10:15:28 +0100 | [diff] [blame] | 325 | interrupt-parent = <&intc>; |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 326 | interrupts = <0 37 4>, <0 38 4>, <0 39 4>; |
Michal Simek | e932900 | 2013-03-20 10:15:28 +0100 | [diff] [blame] | 327 | compatible = "cdns,ttc"; |
Soren Brinkmann | 30e1e28 | 2013-05-13 10:46:38 -0700 | [diff] [blame] | 328 | clocks = <&clkc 6>; |
Josh Cartwright | 91dc985 | 2012-10-31 13:56:14 -0600 | [diff] [blame] | 329 | reg = <0xF8002000 0x1000>; |
Josh Cartwright | 91dc985 | 2012-10-31 13:56:14 -0600 | [diff] [blame] | 330 | }; |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 331 | |
| 332 | scutimer: timer@f8f00600 { |
Michal Simek | 2f34e0a | 2013-03-27 13:36:39 +0100 | [diff] [blame] | 333 | interrupt-parent = <&intc>; |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 334 | interrupts = <1 13 0x301>; |
Michal Simek | 2f34e0a | 2013-03-27 13:36:39 +0100 | [diff] [blame] | 335 | compatible = "arm,cortex-a9-twd-timer"; |
Soren Brinkmann | f7b1e9b | 2014-05-05 10:16:08 -0700 | [diff] [blame] | 336 | reg = <0xf8f00600 0x20>; |
Soren Brinkmann | 30e1e28 | 2013-05-13 10:46:38 -0700 | [diff] [blame] | 337 | clocks = <&clkc 4>; |
Michal Simek | e65b158 | 2014-08-21 12:45:05 +0200 | [diff] [blame] | 338 | }; |
Michal Simek | 6714297 | 2014-10-02 15:09:15 +0200 | [diff] [blame] | 339 | |
Soren Brinkmann | 1643b31 | 2014-12-02 08:07:11 -0800 | [diff] [blame] | 340 | usb0: usb@e0002000 { |
| 341 | compatible = "xlnx,zynq-usb-2.20a", "chipidea,usb2"; |
| 342 | status = "disabled"; |
| 343 | clocks = <&clkc 28>; |
| 344 | interrupt-parent = <&intc>; |
| 345 | interrupts = <0 21 4>; |
| 346 | reg = <0xe0002000 0x1000>; |
| 347 | phy_type = "ulpi"; |
| 348 | }; |
| 349 | |
| 350 | usb1: usb@e0003000 { |
| 351 | compatible = "xlnx,zynq-usb-2.20a", "chipidea,usb2"; |
| 352 | status = "disabled"; |
| 353 | clocks = <&clkc 29>; |
| 354 | interrupt-parent = <&intc>; |
| 355 | interrupts = <0 44 4>; |
| 356 | reg = <0xe0003000 0x1000>; |
| 357 | phy_type = "ulpi"; |
| 358 | }; |
| 359 | |
Michal Simek | 6714297 | 2014-10-02 15:09:15 +0200 | [diff] [blame] | 360 | watchdog0: watchdog@f8005000 { |
| 361 | clocks = <&clkc 45>; |
Michal Simek | 8f63a0b | 2015-01-15 13:45:08 +0100 | [diff] [blame] | 362 | compatible = "cdns,wdt-r1p2"; |
Michal Simek | 6714297 | 2014-10-02 15:09:15 +0200 | [diff] [blame] | 363 | interrupt-parent = <&intc>; |
| 364 | interrupts = <0 9 1>; |
| 365 | reg = <0xf8005000 0x1000>; |
Michal Simek | 6714297 | 2014-10-02 15:09:15 +0200 | [diff] [blame] | 366 | timeout-sec = <10>; |
| 367 | }; |
John Linn | b85a3ef | 2011-06-20 11:47:27 -0600 | [diff] [blame] | 368 | }; |
| 369 | }; |