blob: 7e2292c11d120b44d904c93c7433724a0ea7371e [file] [log] [blame]
Thomas Gleixnerc942fdd2019-05-27 08:55:06 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07002/*
3 * OMAP2 McSPI controller driver
4 *
5 * Copyright (C) 2005, 2006 Nokia Corporation
6 * Author: Samuel Ortiz <samuel.ortiz@nokia.com> and
Charulatha V1a5d8192011-02-02 17:52:14 +05307 * Juha Yrj�l� <juha.yrjola@nokia.com>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07008 */
9
10#include <linux/kernel.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070011#include <linux/interrupt.h>
12#include <linux/module.h>
13#include <linux/device.h>
14#include <linux/delay.h>
15#include <linux/dma-mapping.h>
Russell King53741ed2012-04-23 13:51:48 +010016#include <linux/dmaengine.h>
Pascal Huerstbeca3652015-11-19 16:18:28 +010017#include <linux/pinctrl/consumer.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070018#include <linux/platform_device.h>
19#include <linux/err.h>
20#include <linux/clk.h>
21#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090022#include <linux/slab.h>
Govindraj.R1f1a4382011-02-02 17:52:15 +053023#include <linux/pm_runtime.h>
Benoit Coussond5a80032012-02-15 18:37:34 +010024#include <linux/of.h>
25#include <linux/of_device.h>
Illia Smyrnovd33f4732013-06-17 16:31:06 +030026#include <linux/gcd.h>
Vignesh R13d515c2018-10-15 12:08:27 +053027#include <linux/iopoll.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070028
29#include <linux/spi/spi.h>
Michael Wellingbc7f9bb2015-05-08 13:31:01 -050030#include <linux/gpio.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070031
Arnd Bergmann22037472012-08-24 15:21:06 +020032#include <linux/platform_data/spi-omap2-mcspi.h>
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070033
34#define OMAP2_MCSPI_MAX_FREQ 48000000
Stefan Sørensenfaee9b02014-02-02 16:24:25 +010035#define OMAP2_MCSPI_MAX_DIVIDER 4096
Illia Smyrnovd33f4732013-06-17 16:31:06 +030036#define OMAP2_MCSPI_MAX_FIFODEPTH 64
37#define OMAP2_MCSPI_MAX_FIFOWCNT 0xFFFF
Shubhrajyoti D27b52842012-03-26 17:04:22 +053038#define SPI_AUTOSUSPEND_TIMEOUT 2000
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070039
40#define OMAP2_MCSPI_REVISION 0x00
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070041#define OMAP2_MCSPI_SYSSTATUS 0x14
42#define OMAP2_MCSPI_IRQSTATUS 0x18
43#define OMAP2_MCSPI_IRQENABLE 0x1c
44#define OMAP2_MCSPI_WAKEUPENABLE 0x20
45#define OMAP2_MCSPI_SYST 0x24
46#define OMAP2_MCSPI_MODULCTRL 0x28
Illia Smyrnovd33f4732013-06-17 16:31:06 +030047#define OMAP2_MCSPI_XFERLEVEL 0x7c
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070048
49/* per-channel banks, 0x14 bytes each, first is: */
50#define OMAP2_MCSPI_CHCONF0 0x2c
51#define OMAP2_MCSPI_CHSTAT0 0x30
52#define OMAP2_MCSPI_CHCTRL0 0x34
53#define OMAP2_MCSPI_TX0 0x38
54#define OMAP2_MCSPI_RX0 0x3c
55
56/* per-register bitmasks: */
Illia Smyrnovd33f4732013-06-17 16:31:06 +030057#define OMAP2_MCSPI_IRQSTATUS_EOW BIT(17)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070058
Jouni Hogander7a8fa722009-09-22 16:45:58 -070059#define OMAP2_MCSPI_MODULCTRL_SINGLE BIT(0)
60#define OMAP2_MCSPI_MODULCTRL_MS BIT(2)
61#define OMAP2_MCSPI_MODULCTRL_STEST BIT(3)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070062
Jouni Hogander7a8fa722009-09-22 16:45:58 -070063#define OMAP2_MCSPI_CHCONF_PHA BIT(0)
64#define OMAP2_MCSPI_CHCONF_POL BIT(1)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070065#define OMAP2_MCSPI_CHCONF_CLKD_MASK (0x0f << 2)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070066#define OMAP2_MCSPI_CHCONF_EPOL BIT(6)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070067#define OMAP2_MCSPI_CHCONF_WL_MASK (0x1f << 7)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070068#define OMAP2_MCSPI_CHCONF_TRM_RX_ONLY BIT(12)
69#define OMAP2_MCSPI_CHCONF_TRM_TX_ONLY BIT(13)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070070#define OMAP2_MCSPI_CHCONF_TRM_MASK (0x03 << 12)
Jouni Hogander7a8fa722009-09-22 16:45:58 -070071#define OMAP2_MCSPI_CHCONF_DMAW BIT(14)
72#define OMAP2_MCSPI_CHCONF_DMAR BIT(15)
73#define OMAP2_MCSPI_CHCONF_DPE0 BIT(16)
74#define OMAP2_MCSPI_CHCONF_DPE1 BIT(17)
75#define OMAP2_MCSPI_CHCONF_IS BIT(18)
76#define OMAP2_MCSPI_CHCONF_TURBO BIT(19)
77#define OMAP2_MCSPI_CHCONF_FORCE BIT(20)
Illia Smyrnovd33f4732013-06-17 16:31:06 +030078#define OMAP2_MCSPI_CHCONF_FFET BIT(27)
79#define OMAP2_MCSPI_CHCONF_FFER BIT(28)
Stefan Sørensenfaee9b02014-02-02 16:24:25 +010080#define OMAP2_MCSPI_CHCONF_CLKG BIT(29)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070081
Jouni Hogander7a8fa722009-09-22 16:45:58 -070082#define OMAP2_MCSPI_CHSTAT_RXS BIT(0)
83#define OMAP2_MCSPI_CHSTAT_TXS BIT(1)
84#define OMAP2_MCSPI_CHSTAT_EOT BIT(2)
Illia Smyrnovd33f4732013-06-17 16:31:06 +030085#define OMAP2_MCSPI_CHSTAT_TXFFE BIT(3)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070086
Jouni Hogander7a8fa722009-09-22 16:45:58 -070087#define OMAP2_MCSPI_CHCTRL_EN BIT(0)
Stefan Sørensenfaee9b02014-02-02 16:24:25 +010088#define OMAP2_MCSPI_CHCTRL_EXTCLK_MASK (0xff << 8)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070089
Jouni Hogander7a8fa722009-09-22 16:45:58 -070090#define OMAP2_MCSPI_WAKEUPENABLE_WKEN BIT(0)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070091
92/* We have 2 DMA channels per CS, one for RX and one for TX */
93struct omap2_mcspi_dma {
Russell King53741ed2012-04-23 13:51:48 +010094 struct dma_chan *dma_tx;
95 struct dma_chan *dma_rx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070096
Samuel Ortizccdc7bf2007-07-17 04:04:13 -070097 struct completion dma_tx_completion;
98 struct completion dma_rx_completion;
Matt Porter74f3aaa2013-06-22 23:07:38 +053099
100 char dma_rx_ch_name[14];
101 char dma_tx_ch_name[14];
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700102};
103
104/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
105 * cache operations; better heuristics consider wordsize and bitrate.
106 */
Roman Tereshonkov8b66c132010-04-12 09:07:54 +0000107#define DMA_MIN_BYTES 160
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700108
109
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530110/*
111 * Used for context save and restore, structure members to be updated whenever
112 * corresponding registers are modified.
113 */
114struct omap2_mcspi_regs {
115 u32 modulctrl;
116 u32 wakeupenable;
117 struct list_head cs;
118};
119
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700120struct omap2_mcspi {
Vignesh R89e8b9c2018-10-15 12:08:29 +0530121 struct completion txdone;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700122 struct spi_master *master;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700123 /* Virtual base address of the controller */
124 void __iomem *base;
Russell Kinge5480b732008-09-01 21:51:50 +0100125 unsigned long phys;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700126 /* SPI1 has 4 channels, while SPI2 has 2 */
127 struct omap2_mcspi_dma *dma_channels;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530128 struct device *dev;
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530129 struct omap2_mcspi_regs ctx;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300130 int fifo_depth;
Vignesh R89e8b9c2018-10-15 12:08:29 +0530131 bool slave_aborted;
Daniel Mack0384e902012-10-07 18:19:44 +0200132 unsigned int pin_dir:1;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700133};
134
135struct omap2_mcspi_cs {
136 void __iomem *base;
Russell Kinge5480b732008-09-01 21:51:50 +0100137 unsigned long phys;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700138 int word_len;
Mark A. Greer97ca0d62014-07-01 20:28:32 -0700139 u16 mode;
Tero Kristo89c05372009-09-22 16:46:17 -0700140 struct list_head node;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700141 /* Context save and restore shadow register */
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100142 u32 chconf0, chctrl0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700143};
144
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700145static inline void mcspi_write_reg(struct spi_master *master,
146 int idx, u32 val)
147{
148 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
149
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200150 writel_relaxed(val, mcspi->base + idx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700151}
152
153static inline u32 mcspi_read_reg(struct spi_master *master, int idx)
154{
155 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
156
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200157 return readl_relaxed(mcspi->base + idx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700158}
159
160static inline void mcspi_write_cs_reg(const struct spi_device *spi,
161 int idx, u32 val)
162{
163 struct omap2_mcspi_cs *cs = spi->controller_state;
164
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200165 writel_relaxed(val, cs->base + idx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700166}
167
168static inline u32 mcspi_read_cs_reg(const struct spi_device *spi, int idx)
169{
170 struct omap2_mcspi_cs *cs = spi->controller_state;
171
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200172 return readl_relaxed(cs->base + idx);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700173}
174
Hemanth Va41ae1a2009-09-22 16:46:16 -0700175static inline u32 mcspi_cached_chconf0(const struct spi_device *spi)
176{
177 struct omap2_mcspi_cs *cs = spi->controller_state;
178
179 return cs->chconf0;
180}
181
182static inline void mcspi_write_chconf0(const struct spi_device *spi, u32 val)
183{
184 struct omap2_mcspi_cs *cs = spi->controller_state;
185
186 cs->chconf0 = val;
187 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCONF0, val);
Roman Tereshonkova330ce22010-03-15 09:06:28 +0000188 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCONF0);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700189}
190
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300191static inline int mcspi_bytes_per_word(int word_len)
192{
193 if (word_len <= 8)
194 return 1;
195 else if (word_len <= 16)
196 return 2;
197 else /* word_len <= 32 */
198 return 4;
199}
200
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700201static void omap2_mcspi_set_dma_req(const struct spi_device *spi,
202 int is_read, int enable)
203{
204 u32 l, rw;
205
Hemanth Va41ae1a2009-09-22 16:46:16 -0700206 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700207
208 if (is_read) /* 1 is read, 0 write */
209 rw = OMAP2_MCSPI_CHCONF_DMAR;
210 else
211 rw = OMAP2_MCSPI_CHCONF_DMAW;
212
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530213 if (enable)
214 l |= rw;
215 else
216 l &= ~rw;
217
Hemanth Va41ae1a2009-09-22 16:46:16 -0700218 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700219}
220
221static void omap2_mcspi_set_enable(const struct spi_device *spi, int enable)
222{
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100223 struct omap2_mcspi_cs *cs = spi->controller_state;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700224 u32 l;
225
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100226 l = cs->chctrl0;
227 if (enable)
228 l |= OMAP2_MCSPI_CHCTRL_EN;
229 else
230 l &= ~OMAP2_MCSPI_CHCTRL_EN;
231 cs->chctrl0 = l;
232 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, cs->chctrl0);
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000233 /* Flash post-writes */
234 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCTRL0);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700235}
236
Michael Wellingddcad7e2015-05-12 12:38:57 -0500237static void omap2_mcspi_set_cs(struct spi_device *spi, bool enable)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700238{
Sebastian Reichel5f74db12015-07-22 20:46:09 +0200239 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700240 u32 l;
241
Michael Welling4373f8b2015-05-23 21:13:43 -0500242 /* The controller handles the inverted chip selects
243 * using the OMAP2_MCSPI_CHCONF_EPOL bit so revert
244 * the inversion from the core spi_set_cs function.
245 */
246 if (spi->mode & SPI_CS_HIGH)
247 enable = !enable;
248
Michael Wellingddcad7e2015-05-12 12:38:57 -0500249 if (spi->controller_state) {
Sebastian Reichel5f74db12015-07-22 20:46:09 +0200250 int err = pm_runtime_get_sync(mcspi->dev);
251 if (err < 0) {
Tony Lindgren5a686b22018-04-27 08:50:07 -0700252 pm_runtime_put_noidle(mcspi->dev);
Sebastian Reichel5f74db12015-07-22 20:46:09 +0200253 dev_err(mcspi->dev, "failed to get sync: %d\n", err);
254 return;
255 }
256
Michael Wellingddcad7e2015-05-12 12:38:57 -0500257 l = mcspi_cached_chconf0(spi);
Shubhrajyoti Daf4e9442012-08-22 11:35:13 +0530258
Michael Wellingddcad7e2015-05-12 12:38:57 -0500259 if (enable)
260 l &= ~OMAP2_MCSPI_CHCONF_FORCE;
261 else
262 l |= OMAP2_MCSPI_CHCONF_FORCE;
263
264 mcspi_write_chconf0(spi, l);
Sebastian Reichel5f74db12015-07-22 20:46:09 +0200265
266 pm_runtime_mark_last_busy(mcspi->dev);
267 pm_runtime_put_autosuspend(mcspi->dev);
Michael Wellingddcad7e2015-05-12 12:38:57 -0500268 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700269}
270
Vignesh R89e8b9c2018-10-15 12:08:29 +0530271static void omap2_mcspi_set_mode(struct spi_master *master)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700272{
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530273 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
274 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700275 u32 l;
276
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530277 /*
Vignesh R89e8b9c2018-10-15 12:08:29 +0530278 * Choose master or slave mode
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700279 */
280 l = mcspi_read_reg(master, OMAP2_MCSPI_MODULCTRL);
Vignesh R89e8b9c2018-10-15 12:08:29 +0530281 l &= ~(OMAP2_MCSPI_MODULCTRL_STEST);
282 if (spi_controller_is_slave(master)) {
283 l |= (OMAP2_MCSPI_MODULCTRL_MS);
284 } else {
285 l &= ~(OMAP2_MCSPI_MODULCTRL_MS);
286 l |= OMAP2_MCSPI_MODULCTRL_SINGLE;
287 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700288 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, l);
Hemanth Va41ae1a2009-09-22 16:46:16 -0700289
Benoit Cousson1bd897f82012-03-26 15:32:33 +0530290 ctx->modulctrl = l;
Hemanth Va41ae1a2009-09-22 16:46:16 -0700291}
292
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300293static void omap2_mcspi_set_fifo(const struct spi_device *spi,
294 struct spi_transfer *t, int enable)
295{
296 struct spi_master *master = spi->master;
297 struct omap2_mcspi_cs *cs = spi->controller_state;
298 struct omap2_mcspi *mcspi;
299 unsigned int wcnt;
Vignesh Rb682cff2018-10-15 12:08:28 +0530300 int max_fifo_depth, bytes_per_word;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300301 u32 chconf, xferlevel;
302
303 mcspi = spi_master_get_devdata(master);
304
305 chconf = mcspi_cached_chconf0(spi);
306 if (enable) {
307 bytes_per_word = mcspi_bytes_per_word(cs->word_len);
308 if (t->len % bytes_per_word != 0)
309 goto disable_fifo;
310
Illia Smyrnov5db542e2013-10-09 15:05:08 +0300311 if (t->rx_buf != NULL && t->tx_buf != NULL)
312 max_fifo_depth = OMAP2_MCSPI_MAX_FIFODEPTH / 2;
313 else
314 max_fifo_depth = OMAP2_MCSPI_MAX_FIFODEPTH;
315
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300316 wcnt = t->len / bytes_per_word;
317 if (wcnt > OMAP2_MCSPI_MAX_FIFOWCNT)
318 goto disable_fifo;
319
320 xferlevel = wcnt << 16;
321 if (t->rx_buf != NULL) {
322 chconf |= OMAP2_MCSPI_CHCONF_FFER;
Vignesh Rb682cff2018-10-15 12:08:28 +0530323 xferlevel |= (bytes_per_word - 1) << 8;
Illia Smyrnov5db542e2013-10-09 15:05:08 +0300324 }
Vignesh Rb682cff2018-10-15 12:08:28 +0530325
Illia Smyrnov5db542e2013-10-09 15:05:08 +0300326 if (t->tx_buf != NULL) {
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300327 chconf |= OMAP2_MCSPI_CHCONF_FFET;
Vignesh Rb682cff2018-10-15 12:08:28 +0530328 xferlevel |= bytes_per_word - 1;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300329 }
330
331 mcspi_write_reg(master, OMAP2_MCSPI_XFERLEVEL, xferlevel);
332 mcspi_write_chconf0(spi, chconf);
Vignesh Rb682cff2018-10-15 12:08:28 +0530333 mcspi->fifo_depth = max_fifo_depth;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300334
335 return;
336 }
337
338disable_fifo:
339 if (t->rx_buf != NULL)
340 chconf &= ~OMAP2_MCSPI_CHCONF_FFER;
Jorge A. Ventura3d0763c2014-08-09 16:06:58 -0500341
342 if (t->tx_buf != NULL)
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300343 chconf &= ~OMAP2_MCSPI_CHCONF_FFET;
344
345 mcspi_write_chconf0(spi, chconf);
346 mcspi->fifo_depth = 0;
347}
348
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300349static int mcspi_wait_for_reg_bit(void __iomem *reg, unsigned long bit)
350{
Vignesh R13d515c2018-10-15 12:08:27 +0530351 u32 val;
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300352
Vignesh R13d515c2018-10-15 12:08:27 +0530353 return readl_poll_timeout(reg, val, val & bit, 1, MSEC_PER_SEC);
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300354}
355
Vignesh R89e8b9c2018-10-15 12:08:29 +0530356static int mcspi_wait_for_completion(struct omap2_mcspi *mcspi,
357 struct completion *x)
358{
359 if (spi_controller_is_slave(mcspi->master)) {
360 if (wait_for_completion_interruptible(x) ||
361 mcspi->slave_aborted)
362 return -EINTR;
363 } else {
364 wait_for_completion(x);
365 }
366
367 return 0;
368}
369
Russell King53741ed2012-04-23 13:51:48 +0100370static void omap2_mcspi_rx_callback(void *data)
371{
372 struct spi_device *spi = data;
373 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
374 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
375
Russell King53741ed2012-04-23 13:51:48 +0100376 /* We must disable the DMA RX request */
377 omap2_mcspi_set_dma_req(spi, 1, 0);
Felipe Balbi830379e2012-12-12 10:45:59 +0200378
379 complete(&mcspi_dma->dma_rx_completion);
Russell King53741ed2012-04-23 13:51:48 +0100380}
381
382static void omap2_mcspi_tx_callback(void *data)
383{
384 struct spi_device *spi = data;
385 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
386 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
387
Russell King53741ed2012-04-23 13:51:48 +0100388 /* We must disable the DMA TX request */
389 omap2_mcspi_set_dma_req(spi, 0, 0);
Felipe Balbi830379e2012-12-12 10:45:59 +0200390
391 complete(&mcspi_dma->dma_tx_completion);
Russell King53741ed2012-04-23 13:51:48 +0100392}
393
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530394static void omap2_mcspi_tx_dma(struct spi_device *spi,
395 struct spi_transfer *xfer,
396 struct dma_slave_config cfg)
397{
398 struct omap2_mcspi *mcspi;
399 struct omap2_mcspi_dma *mcspi_dma;
Vignesh Raghavendra8d858492019-11-09 09:48:27 +0530400 struct dma_async_tx_descriptor *tx;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530401
402 mcspi = spi_master_get_devdata(spi->master);
403 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530404
Vignesh Raghavendra8d858492019-11-09 09:48:27 +0530405 dmaengine_slave_config(mcspi_dma->dma_tx, &cfg);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530406
Vignesh Raghavendra8d858492019-11-09 09:48:27 +0530407 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_tx, xfer->tx_sg.sgl,
408 xfer->tx_sg.nents,
409 DMA_MEM_TO_DEV,
410 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
411 if (tx) {
412 tx->callback = omap2_mcspi_tx_callback;
413 tx->callback_param = spi;
414 dmaengine_submit(tx);
415 } else {
416 /* FIXME: fall back to PIO? */
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530417 }
418 dma_async_issue_pending(mcspi_dma->dma_tx);
419 omap2_mcspi_set_dma_req(spi, 0, 1);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530420}
421
422static unsigned
423omap2_mcspi_rx_dma(struct spi_device *spi, struct spi_transfer *xfer,
424 struct dma_slave_config cfg,
425 unsigned es)
426{
427 struct omap2_mcspi *mcspi;
428 struct omap2_mcspi_dma *mcspi_dma;
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -0500429 unsigned int count, transfer_reduction = 0;
430 struct scatterlist *sg_out[2];
431 int nb_sizes = 0, out_mapped_nents[2], ret, x;
432 size_t sizes[2];
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530433 u32 l;
434 int elements = 0;
435 int word_len, element_count;
436 struct omap2_mcspi_cs *cs = spi->controller_state;
Akinobu Mita81261352017-03-22 09:18:26 +0900437 void __iomem *chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0;
Vignesh Raghavendra8d858492019-11-09 09:48:27 +0530438 struct dma_async_tx_descriptor *tx;
Akinobu Mita81261352017-03-22 09:18:26 +0900439
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530440 mcspi = spi_master_get_devdata(spi->master);
441 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
442 count = xfer->len;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300443
Franklin S Cooper Jr4bd00412016-06-27 09:54:08 -0500444 /*
445 * In the "End-of-Transfer Procedure" section for DMA RX in OMAP35x TRM
446 * it mentions reducing DMA transfer length by one element in master
447 * normal mode.
448 */
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300449 if (mcspi->fifo_depth == 0)
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -0500450 transfer_reduction = es;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300451
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530452 word_len = cs->word_len;
453 l = mcspi_cached_chconf0(spi);
454
455 if (word_len <= 8)
456 element_count = count;
457 else if (word_len <= 16)
458 element_count = count >> 1;
459 else /* word_len <= 32 */
460 element_count = count >> 2;
461
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530462
Vignesh Raghavendra8d858492019-11-09 09:48:27 +0530463 dmaengine_slave_config(mcspi_dma->dma_rx, &cfg);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530464
Vignesh Raghavendra8d858492019-11-09 09:48:27 +0530465 /*
466 * Reduce DMA transfer length by one more if McSPI is
467 * configured in turbo mode.
468 */
469 if ((l & OMAP2_MCSPI_CHCONF_TURBO) && mcspi->fifo_depth == 0)
470 transfer_reduction += es;
471
472 if (transfer_reduction) {
473 /* Split sgl into two. The second sgl won't be used. */
474 sizes[0] = count - transfer_reduction;
475 sizes[1] = transfer_reduction;
476 nb_sizes = 2;
477 } else {
Franklin S Cooper Jr4bd00412016-06-27 09:54:08 -0500478 /*
Vignesh Raghavendra8d858492019-11-09 09:48:27 +0530479 * Don't bother splitting the sgl. This essentially
480 * clones the original sgl.
Franklin S Cooper Jr4bd00412016-06-27 09:54:08 -0500481 */
Vignesh Raghavendra8d858492019-11-09 09:48:27 +0530482 sizes[0] = count;
483 nb_sizes = 1;
484 }
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530485
Vignesh Raghavendra8d858492019-11-09 09:48:27 +0530486 ret = sg_split(xfer->rx_sg.sgl, xfer->rx_sg.nents, 0, nb_sizes,
487 sizes, sg_out, out_mapped_nents, GFP_KERNEL);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530488
Vignesh Raghavendra8d858492019-11-09 09:48:27 +0530489 if (ret < 0) {
490 dev_err(&spi->dev, "sg_split failed\n");
491 return 0;
492 }
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -0500493
Vignesh Raghavendra8d858492019-11-09 09:48:27 +0530494 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_rx, sg_out[0],
495 out_mapped_nents[0], DMA_DEV_TO_MEM,
496 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
497 if (tx) {
498 tx->callback = omap2_mcspi_rx_callback;
499 tx->callback_param = spi;
500 dmaengine_submit(tx);
501 } else {
502 /* FIXME: fall back to PIO? */
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530503 }
504
505 dma_async_issue_pending(mcspi_dma->dma_rx);
506 omap2_mcspi_set_dma_req(spi, 1, 1);
507
Vignesh R89e8b9c2018-10-15 12:08:29 +0530508 ret = mcspi_wait_for_completion(mcspi, &mcspi_dma->dma_rx_completion);
509 if (ret || mcspi->slave_aborted) {
510 dmaengine_terminate_sync(mcspi_dma->dma_rx);
511 omap2_mcspi_set_dma_req(spi, 1, 0);
512 return 0;
513 }
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -0500514
515 for (x = 0; x < nb_sizes; x++)
516 kfree(sg_out[x]);
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300517
518 if (mcspi->fifo_depth > 0)
519 return count;
520
Franklin S Cooper Jr4bd00412016-06-27 09:54:08 -0500521 /*
522 * Due to the DMA transfer length reduction the missing bytes must
523 * be read manually to receive all of the expected data.
524 */
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530525 omap2_mcspi_set_enable(spi, 0);
526
527 elements = element_count - 1;
528
529 if (l & OMAP2_MCSPI_CHCONF_TURBO) {
530 elements--;
531
Akinobu Mita81261352017-03-22 09:18:26 +0900532 if (!mcspi_wait_for_reg_bit(chstat_reg,
533 OMAP2_MCSPI_CHSTAT_RXS)) {
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530534 u32 w;
535
536 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
537 if (word_len <= 8)
538 ((u8 *)xfer->rx_buf)[elements++] = w;
539 else if (word_len <= 16)
540 ((u16 *)xfer->rx_buf)[elements++] = w;
541 else /* word_len <= 32 */
542 ((u32 *)xfer->rx_buf)[elements++] = w;
543 } else {
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300544 int bytes_per_word = mcspi_bytes_per_word(word_len);
Jarkko Nikulaa1829d22013-10-11 13:53:59 +0300545 dev_err(&spi->dev, "DMA RX penultimate word empty\n");
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300546 count -= (bytes_per_word << 1);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530547 omap2_mcspi_set_enable(spi, 1);
548 return count;
549 }
550 }
Akinobu Mita81261352017-03-22 09:18:26 +0900551 if (!mcspi_wait_for_reg_bit(chstat_reg, OMAP2_MCSPI_CHSTAT_RXS)) {
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530552 u32 w;
553
554 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
555 if (word_len <= 8)
556 ((u8 *)xfer->rx_buf)[elements] = w;
557 else if (word_len <= 16)
558 ((u16 *)xfer->rx_buf)[elements] = w;
559 else /* word_len <= 32 */
560 ((u32 *)xfer->rx_buf)[elements] = w;
561 } else {
Jarkko Nikulaa1829d22013-10-11 13:53:59 +0300562 dev_err(&spi->dev, "DMA RX last word empty\n");
Illia Smyrnov56cd5c12013-06-14 19:12:07 +0300563 count -= mcspi_bytes_per_word(word_len);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530564 }
565 omap2_mcspi_set_enable(spi, 1);
566 return count;
567}
568
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700569static unsigned
570omap2_mcspi_txrx_dma(struct spi_device *spi, struct spi_transfer *xfer)
571{
572 struct omap2_mcspi *mcspi;
573 struct omap2_mcspi_cs *cs = spi->controller_state;
574 struct omap2_mcspi_dma *mcspi_dma;
Russell King8c7494a2012-04-23 13:56:25 +0100575 unsigned int count;
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530576 u8 *rx;
577 const u8 *tx;
Russell King53741ed2012-04-23 13:51:48 +0100578 struct dma_slave_config cfg;
579 enum dma_slave_buswidth width;
580 unsigned es;
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530581 void __iomem *chstat_reg;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300582 void __iomem *irqstat_reg;
583 int wait_res;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700584
585 mcspi = spi_master_get_devdata(spi->master);
586 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
Ilkka Koskinen2764c502010-10-19 17:07:31 +0300587
Russell King53741ed2012-04-23 13:51:48 +0100588 if (cs->word_len <= 8) {
589 width = DMA_SLAVE_BUSWIDTH_1_BYTE;
590 es = 1;
591 } else if (cs->word_len <= 16) {
592 width = DMA_SLAVE_BUSWIDTH_2_BYTES;
593 es = 2;
594 } else {
595 width = DMA_SLAVE_BUSWIDTH_4_BYTES;
596 es = 4;
597 }
598
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300599 count = xfer->len;
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300600
Russell King53741ed2012-04-23 13:51:48 +0100601 memset(&cfg, 0, sizeof(cfg));
602 cfg.src_addr = cs->phys + OMAP2_MCSPI_RX0;
603 cfg.dst_addr = cs->phys + OMAP2_MCSPI_TX0;
604 cfg.src_addr_width = width;
605 cfg.dst_addr_width = width;
Vignesh Rbaf8b9f2019-01-15 12:28:32 +0530606 cfg.src_maxburst = 1;
607 cfg.dst_maxburst = 1;
Russell King53741ed2012-04-23 13:51:48 +0100608
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700609 rx = xfer->rx_buf;
610 tx = xfer->tx_buf;
611
Vignesh R89e8b9c2018-10-15 12:08:29 +0530612 mcspi->slave_aborted = false;
613 reinit_completion(&mcspi_dma->dma_tx_completion);
614 reinit_completion(&mcspi_dma->dma_rx_completion);
615 reinit_completion(&mcspi->txdone);
616 if (tx) {
617 /* Enable EOW IRQ to know end of tx in slave mode */
618 if (spi_controller_is_slave(spi->master))
619 mcspi_write_reg(spi->master,
620 OMAP2_MCSPI_IRQENABLE,
621 OMAP2_MCSPI_IRQSTATUS_EOW);
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530622 omap2_mcspi_tx_dma(spi, xfer, cfg);
Vignesh R89e8b9c2018-10-15 12:08:29 +0530623 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700624
Shubhrajyoti Dd7b43942012-09-11 12:13:20 +0530625 if (rx != NULL)
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530626 count = omap2_mcspi_rx_dma(spi, xfer, cfg, es);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700627
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530628 if (tx != NULL) {
Vignesh R89e8b9c2018-10-15 12:08:29 +0530629 int ret;
630
631 ret = mcspi_wait_for_completion(mcspi, &mcspi_dma->dma_tx_completion);
632 if (ret || mcspi->slave_aborted) {
633 dmaengine_terminate_sync(mcspi_dma->dma_tx);
634 omap2_mcspi_set_dma_req(spi, 0, 0);
635 return 0;
636 }
637
638 if (spi_controller_is_slave(mcspi->master)) {
639 ret = mcspi_wait_for_completion(mcspi, &mcspi->txdone);
640 if (ret || mcspi->slave_aborted)
641 return 0;
642 }
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530643
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300644 if (mcspi->fifo_depth > 0) {
645 irqstat_reg = mcspi->base + OMAP2_MCSPI_IRQSTATUS;
646
647 if (mcspi_wait_for_reg_bit(irqstat_reg,
648 OMAP2_MCSPI_IRQSTATUS_EOW) < 0)
649 dev_err(&spi->dev, "EOW timed out\n");
650
651 mcspi_write_reg(mcspi->master, OMAP2_MCSPI_IRQSTATUS,
652 OMAP2_MCSPI_IRQSTATUS_EOW);
653 }
654
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530655 /* for TX_ONLY mode, be sure all words have shifted out */
656 if (rx == NULL) {
Illia Smyrnovd33f4732013-06-17 16:31:06 +0300657 chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0;
658 if (mcspi->fifo_depth > 0) {
659 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
660 OMAP2_MCSPI_CHSTAT_TXFFE);
661 if (wait_res < 0)
662 dev_err(&spi->dev, "TXFFE timed out\n");
663 } else {
664 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
665 OMAP2_MCSPI_CHSTAT_TXS);
666 if (wait_res < 0)
667 dev_err(&spi->dev, "TXS timed out\n");
668 }
669 if (wait_res >= 0 &&
670 (mcspi_wait_for_reg_bit(chstat_reg,
671 OMAP2_MCSPI_CHSTAT_EOT) < 0))
Shubhrajyoti De47a6822012-11-06 14:30:19 +0530672 dev_err(&spi->dev, "EOT timed out\n");
673 }
674 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700675 return count;
676}
677
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700678static unsigned
679omap2_mcspi_txrx_pio(struct spi_device *spi, struct spi_transfer *xfer)
680{
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700681 struct omap2_mcspi_cs *cs = spi->controller_state;
682 unsigned int count, c;
683 u32 l;
684 void __iomem *base = cs->base;
685 void __iomem *tx_reg;
686 void __iomem *rx_reg;
687 void __iomem *chstat_reg;
688 int word_len;
689
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700690 count = xfer->len;
691 c = count;
692 word_len = cs->word_len;
693
Hemanth Va41ae1a2009-09-22 16:46:16 -0700694 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700695
696 /* We store the pre-calculated register addresses on stack to speed
697 * up the transfer loop. */
698 tx_reg = base + OMAP2_MCSPI_TX0;
699 rx_reg = base + OMAP2_MCSPI_RX0;
700 chstat_reg = base + OMAP2_MCSPI_CHSTAT0;
701
Michael Jonesadef6582011-02-25 16:55:11 +0100702 if (c < (word_len>>3))
703 return 0;
704
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700705 if (word_len <= 8) {
706 u8 *rx;
707 const u8 *tx;
708
709 rx = xfer->rx_buf;
710 tx = xfer->tx_buf;
711
712 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800713 c -= 1;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700714 if (tx != NULL) {
715 if (mcspi_wait_for_reg_bit(chstat_reg,
716 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
717 dev_err(&spi->dev, "TXS timed out\n");
718 goto out;
719 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900720 dev_vdbg(&spi->dev, "write-%d %02x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700721 word_len, *tx);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200722 writel_relaxed(*tx++, tx_reg);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700723 }
724 if (rx != NULL) {
725 if (mcspi_wait_for_reg_bit(chstat_reg,
726 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
727 dev_err(&spi->dev, "RXS timed out\n");
728 goto out;
729 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000730
731 if (c == 1 && tx == NULL &&
732 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
733 omap2_mcspi_set_enable(spi, 0);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200734 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900735 dev_vdbg(&spi->dev, "read-%d %02x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000736 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000737 if (mcspi_wait_for_reg_bit(chstat_reg,
738 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
739 dev_err(&spi->dev,
740 "RXS timed out\n");
741 goto out;
742 }
743 c = 0;
744 } else if (c == 0 && tx == NULL) {
745 omap2_mcspi_set_enable(spi, 0);
746 }
747
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200748 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900749 dev_vdbg(&spi->dev, "read-%d %02x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700750 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700751 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200752 } while (c);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700753 } else if (word_len <= 16) {
754 u16 *rx;
755 const u16 *tx;
756
757 rx = xfer->rx_buf;
758 tx = xfer->tx_buf;
759 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800760 c -= 2;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700761 if (tx != NULL) {
762 if (mcspi_wait_for_reg_bit(chstat_reg,
763 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
764 dev_err(&spi->dev, "TXS timed out\n");
765 goto out;
766 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900767 dev_vdbg(&spi->dev, "write-%d %04x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700768 word_len, *tx);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200769 writel_relaxed(*tx++, tx_reg);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700770 }
771 if (rx != NULL) {
772 if (mcspi_wait_for_reg_bit(chstat_reg,
773 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
774 dev_err(&spi->dev, "RXS timed out\n");
775 goto out;
776 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000777
778 if (c == 2 && tx == NULL &&
779 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
780 omap2_mcspi_set_enable(spi, 0);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200781 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900782 dev_vdbg(&spi->dev, "read-%d %04x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000783 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000784 if (mcspi_wait_for_reg_bit(chstat_reg,
785 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
786 dev_err(&spi->dev,
787 "RXS timed out\n");
788 goto out;
789 }
790 c = 0;
791 } else if (c == 0 && tx == NULL) {
792 omap2_mcspi_set_enable(spi, 0);
793 }
794
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200795 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900796 dev_vdbg(&spi->dev, "read-%d %04x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700797 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700798 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200799 } while (c >= 2);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700800 } else if (word_len <= 32) {
801 u32 *rx;
802 const u32 *tx;
803
804 rx = xfer->rx_buf;
805 tx = xfer->tx_buf;
806 do {
Kalle Valofeed9ba2008-01-24 14:00:40 -0800807 c -= 4;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700808 if (tx != NULL) {
809 if (mcspi_wait_for_reg_bit(chstat_reg,
810 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
811 dev_err(&spi->dev, "TXS timed out\n");
812 goto out;
813 }
Felipe Balbi079a1762010-09-29 17:31:29 +0900814 dev_vdbg(&spi->dev, "write-%d %08x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700815 word_len, *tx);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200816 writel_relaxed(*tx++, tx_reg);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700817 }
818 if (rx != NULL) {
819 if (mcspi_wait_for_reg_bit(chstat_reg,
820 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
821 dev_err(&spi->dev, "RXS timed out\n");
822 goto out;
823 }
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000824
825 if (c == 4 && tx == NULL &&
826 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
827 omap2_mcspi_set_enable(spi, 0);
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200828 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900829 dev_vdbg(&spi->dev, "read-%d %08x\n",
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000830 word_len, *(rx - 1));
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000831 if (mcspi_wait_for_reg_bit(chstat_reg,
832 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
833 dev_err(&spi->dev,
834 "RXS timed out\n");
835 goto out;
836 }
837 c = 0;
838 } else if (c == 0 && tx == NULL) {
839 omap2_mcspi_set_enable(spi, 0);
840 }
841
Victor Kamensky21b2ce52013-11-16 02:01:16 +0200842 *rx++ = readl_relaxed(rx_reg);
Felipe Balbi079a1762010-09-29 17:31:29 +0900843 dev_vdbg(&spi->dev, "read-%d %08x\n",
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700844 word_len, *(rx - 1));
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700845 }
Jarkko Nikula95c5c3a2011-03-21 16:27:30 +0200846 } while (c >= 4);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700847 }
848
849 /* for TX_ONLY mode, be sure all words have shifted out */
850 if (xfer->rx_buf == NULL) {
851 if (mcspi_wait_for_reg_bit(chstat_reg,
852 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
853 dev_err(&spi->dev, "TXS timed out\n");
854 } else if (mcspi_wait_for_reg_bit(chstat_reg,
855 OMAP2_MCSPI_CHSTAT_EOT) < 0)
856 dev_err(&spi->dev, "EOT timed out\n");
Jason Wange1993ed62010-10-19 18:03:27 +0800857
858 /* disable chan to purge rx datas received in TX_ONLY transfer,
859 * otherwise these rx datas will affect the direct following
860 * RX_ONLY transfer.
861 */
862 omap2_mcspi_set_enable(spi, 0);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700863 }
864out:
Roman Tereshonkov4743a0f2010-04-13 10:41:51 +0000865 omap2_mcspi_set_enable(spi, 1);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700866 return count - c;
867}
868
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200869static u32 omap2_mcspi_calc_divisor(u32 speed_hz)
870{
871 u32 div;
872
873 for (div = 0; div < 15; div++)
874 if (speed_hz >= (OMAP2_MCSPI_MAX_FREQ >> div))
875 return div;
876
877 return 15;
878}
879
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700880/* called only when no transfer is active to this device */
881static int omap2_mcspi_setup_transfer(struct spi_device *spi,
882 struct spi_transfer *t)
883{
884 struct omap2_mcspi_cs *cs = spi->controller_state;
885 struct omap2_mcspi *mcspi;
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100886 u32 l = 0, clkd = 0, div, extclk = 0, clkg = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700887 u8 word_len = spi->bits_per_word;
Scott Ellis9bd45172010-03-10 14:23:13 -0700888 u32 speed_hz = spi->max_speed_hz;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700889
890 mcspi = spi_master_get_devdata(spi->master);
891
892 if (t != NULL && t->bits_per_word)
893 word_len = t->bits_per_word;
894
895 cs->word_len = word_len;
896
Scott Ellis9bd45172010-03-10 14:23:13 -0700897 if (t && t->speed_hz)
898 speed_hz = t->speed_hz;
899
Hannu Heikkinen57d9c102011-02-24 21:31:33 +0200900 speed_hz = min_t(u32, speed_hz, OMAP2_MCSPI_MAX_FREQ);
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100901 if (speed_hz < (OMAP2_MCSPI_MAX_FREQ / OMAP2_MCSPI_MAX_DIVIDER)) {
902 clkd = omap2_mcspi_calc_divisor(speed_hz);
903 speed_hz = OMAP2_MCSPI_MAX_FREQ >> clkd;
904 clkg = 0;
905 } else {
906 div = (OMAP2_MCSPI_MAX_FREQ + speed_hz - 1) / speed_hz;
907 speed_hz = OMAP2_MCSPI_MAX_FREQ / div;
908 clkd = (div - 1) & 0xf;
909 extclk = (div - 1) >> 4;
910 clkg = OMAP2_MCSPI_CHCONF_CLKG;
911 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700912
Hemanth Va41ae1a2009-09-22 16:46:16 -0700913 l = mcspi_cached_chconf0(spi);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700914
915 /* standard 4-wire master mode: SCK, MOSI/out, MISO/in, nCS
916 * REVISIT: this controller could support SPI_3WIRE mode.
917 */
Daniel Mack2cd45172012-11-14 11:14:26 +0800918 if (mcspi->pin_dir == MCSPI_PINDIR_D0_IN_D1_OUT) {
Daniel Mack0384e902012-10-07 18:19:44 +0200919 l &= ~OMAP2_MCSPI_CHCONF_IS;
920 l &= ~OMAP2_MCSPI_CHCONF_DPE1;
921 l |= OMAP2_MCSPI_CHCONF_DPE0;
922 } else {
923 l |= OMAP2_MCSPI_CHCONF_IS;
924 l |= OMAP2_MCSPI_CHCONF_DPE1;
925 l &= ~OMAP2_MCSPI_CHCONF_DPE0;
926 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700927
928 /* wordlength */
929 l &= ~OMAP2_MCSPI_CHCONF_WL_MASK;
930 l |= (word_len - 1) << 7;
931
932 /* set chipselect polarity; manage with FORCE */
933 if (!(spi->mode & SPI_CS_HIGH))
934 l |= OMAP2_MCSPI_CHCONF_EPOL; /* active-low; normal */
935 else
936 l &= ~OMAP2_MCSPI_CHCONF_EPOL;
937
938 /* set clock divisor */
939 l &= ~OMAP2_MCSPI_CHCONF_CLKD_MASK;
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100940 l |= clkd << 2;
941
942 /* set clock granularity */
943 l &= ~OMAP2_MCSPI_CHCONF_CLKG;
944 l |= clkg;
945 if (clkg) {
946 cs->chctrl0 &= ~OMAP2_MCSPI_CHCTRL_EXTCLK_MASK;
947 cs->chctrl0 |= extclk << 8;
948 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, cs->chctrl0);
949 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700950
951 /* set SPI mode 0..3 */
952 if (spi->mode & SPI_CPOL)
953 l |= OMAP2_MCSPI_CHCONF_POL;
954 else
955 l &= ~OMAP2_MCSPI_CHCONF_POL;
956 if (spi->mode & SPI_CPHA)
957 l |= OMAP2_MCSPI_CHCONF_PHA;
958 else
959 l &= ~OMAP2_MCSPI_CHCONF_PHA;
960
Hemanth Va41ae1a2009-09-22 16:46:16 -0700961 mcspi_write_chconf0(spi, l);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700962
Mark A. Greer97ca0d62014-07-01 20:28:32 -0700963 cs->mode = spi->mode;
964
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700965 dev_dbg(&spi->dev, "setup: speed %d, sample %s edge, clk %s\n",
Stefan Sørensenfaee9b02014-02-02 16:24:25 +0100966 speed_hz,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700967 (spi->mode & SPI_CPHA) ? "trailing" : "leading",
968 (spi->mode & SPI_CPOL) ? "inverted" : "normal");
969
970 return 0;
971}
972
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700973/*
974 * Note that we currently allow DMA only if we get a channel
975 * for both rx and tx. Otherwise we'll do PIO for both rx and tx.
976 */
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700977static int omap2_mcspi_request_dma(struct spi_device *spi)
978{
979 struct spi_master *master = spi->master;
980 struct omap2_mcspi *mcspi;
981 struct omap2_mcspi_dma *mcspi_dma;
Peter Ujfalusib085c612016-04-29 16:11:56 +0300982 int ret = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700983
984 mcspi = spi_master_get_devdata(master);
985 mcspi_dma = mcspi->dma_channels + spi->chip_select;
986
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700987 init_completion(&mcspi_dma->dma_rx_completion);
988 init_completion(&mcspi_dma->dma_tx_completion);
989
Peter Ujfalusib085c612016-04-29 16:11:56 +0300990 mcspi_dma->dma_rx = dma_request_chan(&master->dev,
991 mcspi_dma->dma_rx_ch_name);
992 if (IS_ERR(mcspi_dma->dma_rx)) {
993 ret = PTR_ERR(mcspi_dma->dma_rx);
Russell King53741ed2012-04-23 13:51:48 +0100994 mcspi_dma->dma_rx = NULL;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -0700995 goto no_dma;
Russell King53741ed2012-04-23 13:51:48 +0100996 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -0700997
Peter Ujfalusib085c612016-04-29 16:11:56 +0300998 mcspi_dma->dma_tx = dma_request_chan(&master->dev,
999 mcspi_dma->dma_tx_ch_name);
1000 if (IS_ERR(mcspi_dma->dma_tx)) {
1001 ret = PTR_ERR(mcspi_dma->dma_tx);
1002 mcspi_dma->dma_tx = NULL;
1003 dma_release_channel(mcspi_dma->dma_rx);
1004 mcspi_dma->dma_rx = NULL;
1005 }
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001006
1007no_dma:
Peter Ujfalusib085c612016-04-29 16:11:56 +03001008 return ret;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001009}
1010
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001011static int omap2_mcspi_setup(struct spi_device *spi)
1012{
1013 int ret;
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301014 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
1015 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001016 struct omap2_mcspi_dma *mcspi_dma;
1017 struct omap2_mcspi_cs *cs = spi->controller_state;
1018
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001019 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
1020
1021 if (!cs) {
Russell King10aa5a32012-06-18 11:27:04 +01001022 cs = kzalloc(sizeof *cs, GFP_KERNEL);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001023 if (!cs)
1024 return -ENOMEM;
1025 cs->base = mcspi->base + spi->chip_select * 0x14;
Russell Kinge5480b732008-09-01 21:51:50 +01001026 cs->phys = mcspi->phys + spi->chip_select * 0x14;
Mark A. Greer97ca0d62014-07-01 20:28:32 -07001027 cs->mode = 0;
Hemanth Va41ae1a2009-09-22 16:46:16 -07001028 cs->chconf0 = 0;
Stefan Sørensenfaee9b02014-02-02 16:24:25 +01001029 cs->chctrl0 = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001030 spi->controller_state = cs;
Tero Kristo89c05372009-09-22 16:46:17 -07001031 /* Link this to context save list */
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301032 list_add_tail(&cs->node, &ctx->cs);
Michael Welling2f538c02015-11-30 09:02:39 -06001033
1034 if (gpio_is_valid(spi->cs_gpio)) {
1035 ret = gpio_request(spi->cs_gpio, dev_name(&spi->dev));
1036 if (ret) {
1037 dev_err(&spi->dev, "failed to request gpio\n");
1038 return ret;
1039 }
1040 gpio_direction_output(spi->cs_gpio,
1041 !(spi->mode & SPI_CS_HIGH));
1042 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001043 }
1044
Russell King8c7494a2012-04-23 13:56:25 +01001045 if (!mcspi_dma->dma_rx || !mcspi_dma->dma_tx) {
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001046 ret = omap2_mcspi_request_dma(spi);
Peter Ujfalusib085c612016-04-29 16:11:56 +03001047 if (ret)
1048 dev_warn(&spi->dev, "not using DMA for McSPI (%d)\n",
1049 ret);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001050 }
1051
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301052 ret = pm_runtime_get_sync(mcspi->dev);
Tony Lindgren5a686b22018-04-27 08:50:07 -07001053 if (ret < 0) {
1054 pm_runtime_put_noidle(mcspi->dev);
1055
Govindraj.R1f1a4382011-02-02 17:52:15 +05301056 return ret;
Tony Lindgren5a686b22018-04-27 08:50:07 -07001057 }
Hemanth Va41ae1a2009-09-22 16:46:16 -07001058
Kyungmin Park86eeb6f2007-10-16 01:27:45 -07001059 ret = omap2_mcspi_setup_transfer(spi, NULL);
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301060 pm_runtime_mark_last_busy(mcspi->dev);
1061 pm_runtime_put_autosuspend(mcspi->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001062
1063 return ret;
1064}
1065
1066static void omap2_mcspi_cleanup(struct spi_device *spi)
1067{
1068 struct omap2_mcspi *mcspi;
1069 struct omap2_mcspi_dma *mcspi_dma;
Tero Kristo89c05372009-09-22 16:46:17 -07001070 struct omap2_mcspi_cs *cs;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001071
1072 mcspi = spi_master_get_devdata(spi->master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001073
Scott Ellis5e774942010-03-10 14:22:45 -07001074 if (spi->controller_state) {
1075 /* Unlink controller state from context save list */
1076 cs = spi->controller_state;
1077 list_del(&cs->node);
Tero Kristo89c05372009-09-22 16:46:17 -07001078
Russell King10aa5a32012-06-18 11:27:04 +01001079 kfree(cs);
Scott Ellis5e774942010-03-10 14:22:45 -07001080 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001081
Scott Ellis99f1a432010-05-24 14:20:27 +00001082 if (spi->chip_select < spi->master->num_chipselect) {
1083 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
1084
Russell King53741ed2012-04-23 13:51:48 +01001085 if (mcspi_dma->dma_rx) {
1086 dma_release_channel(mcspi_dma->dma_rx);
1087 mcspi_dma->dma_rx = NULL;
Scott Ellis99f1a432010-05-24 14:20:27 +00001088 }
Russell King53741ed2012-04-23 13:51:48 +01001089 if (mcspi_dma->dma_tx) {
1090 dma_release_channel(mcspi_dma->dma_tx);
1091 mcspi_dma->dma_tx = NULL;
Scott Ellis99f1a432010-05-24 14:20:27 +00001092 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001093 }
Michael Wellingbc7f9bb2015-05-08 13:31:01 -05001094
1095 if (gpio_is_valid(spi->cs_gpio))
1096 gpio_free(spi->cs_gpio);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001097}
1098
Vignesh R89e8b9c2018-10-15 12:08:29 +05301099static irqreturn_t omap2_mcspi_irq_handler(int irq, void *data)
1100{
1101 struct omap2_mcspi *mcspi = data;
1102 u32 irqstat;
1103
1104 irqstat = mcspi_read_reg(mcspi->master, OMAP2_MCSPI_IRQSTATUS);
1105 if (!irqstat)
1106 return IRQ_NONE;
1107
1108 /* Disable IRQ and wakeup slave xfer task */
1109 mcspi_write_reg(mcspi->master, OMAP2_MCSPI_IRQENABLE, 0);
1110 if (irqstat & OMAP2_MCSPI_IRQSTATUS_EOW)
1111 complete(&mcspi->txdone);
1112
1113 return IRQ_HANDLED;
1114}
1115
1116static int omap2_mcspi_slave_abort(struct spi_master *master)
1117{
1118 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
1119 struct omap2_mcspi_dma *mcspi_dma = mcspi->dma_channels;
1120
1121 mcspi->slave_aborted = true;
1122 complete(&mcspi_dma->dma_rx_completion);
1123 complete(&mcspi_dma->dma_tx_completion);
1124 complete(&mcspi->txdone);
1125
1126 return 0;
1127}
1128
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -05001129static int omap2_mcspi_transfer_one(struct spi_master *master,
1130 struct spi_device *spi,
1131 struct spi_transfer *t)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001132{
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001133
1134 /* We only enable one channel at a time -- the one whose message is
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301135 * -- although this controller would gladly
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001136 * arbitrate among multiple channels. This corresponds to "single
1137 * channel" master mode. As a side effect, we need to manage the
1138 * chipselect with the FORCE bit ... CS != channel enable.
1139 */
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001140
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -05001141 struct omap2_mcspi *mcspi;
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001142 struct omap2_mcspi_dma *mcspi_dma;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301143 struct omap2_mcspi_cs *cs;
1144 struct omap2_mcspi_device_config *cd;
1145 int par_override = 0;
1146 int status = 0;
1147 u32 chconf;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001148
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -05001149 mcspi = spi_master_get_devdata(master);
Tony Lindgrenddc5cdf2013-04-12 17:25:07 -07001150 mcspi_dma = mcspi->dma_channels + spi->chip_select;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301151 cs = spi->controller_state;
1152 cd = spi->controller_data;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001153
Mark A. Greer97ca0d62014-07-01 20:28:32 -07001154 /*
1155 * The slave driver could have changed spi->mode in which case
1156 * it will be different from cs->mode (the current hardware setup).
1157 * If so, set par_override (even though its not a parity issue) so
1158 * omap2_mcspi_setup_transfer will be called to configure the hardware
1159 * with the correct mode on the first iteration of the loop below.
1160 */
1161 if (spi->mode != cs->mode)
1162 par_override = 1;
1163
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001164 omap2_mcspi_set_enable(spi, 0);
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001165
Michael Wellinga06b4302015-05-23 21:13:44 -05001166 if (gpio_is_valid(spi->cs_gpio))
1167 omap2_mcspi_set_cs(spi, spi->mode & SPI_CS_HIGH);
1168
Michael Wellingb28cb942015-05-07 18:36:53 -05001169 if (par_override ||
1170 (t->speed_hz != spi->max_speed_hz) ||
1171 (t->bits_per_word != spi->bits_per_word)) {
1172 par_override = 1;
1173 status = omap2_mcspi_setup_transfer(spi, t);
1174 if (status < 0)
1175 goto out;
1176 if (t->speed_hz == spi->max_speed_hz &&
1177 t->bits_per_word == spi->bits_per_word)
1178 par_override = 0;
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301179 }
Michael Wellingb28cb942015-05-07 18:36:53 -05001180 if (cd && cd->cs_per_word) {
1181 chconf = mcspi->ctx.modulctrl;
1182 chconf &= ~OMAP2_MCSPI_MODULCTRL_SINGLE;
1183 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1184 mcspi->ctx.modulctrl =
1185 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1186 }
1187
Michael Wellingb28cb942015-05-07 18:36:53 -05001188 chconf = mcspi_cached_chconf0(spi);
1189 chconf &= ~OMAP2_MCSPI_CHCONF_TRM_MASK;
1190 chconf &= ~OMAP2_MCSPI_CHCONF_TURBO;
1191
1192 if (t->tx_buf == NULL)
1193 chconf |= OMAP2_MCSPI_CHCONF_TRM_RX_ONLY;
1194 else if (t->rx_buf == NULL)
1195 chconf |= OMAP2_MCSPI_CHCONF_TRM_TX_ONLY;
1196
1197 if (cd && cd->turbo_mode && t->tx_buf == NULL) {
1198 /* Turbo mode is for more than one word */
1199 if (t->len > ((cs->word_len + 7) >> 3))
1200 chconf |= OMAP2_MCSPI_CHCONF_TURBO;
1201 }
1202
1203 mcspi_write_chconf0(spi, chconf);
1204
1205 if (t->len) {
1206 unsigned count;
1207
1208 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -05001209 master->cur_msg_mapped &&
1210 master->can_dma(master, spi, t))
Michael Wellingb28cb942015-05-07 18:36:53 -05001211 omap2_mcspi_set_fifo(spi, t, 1);
1212
1213 omap2_mcspi_set_enable(spi, 1);
1214
1215 /* RX_ONLY mode needs dummy data in TX reg */
1216 if (t->tx_buf == NULL)
1217 writel_relaxed(0, cs->base
1218 + OMAP2_MCSPI_TX0);
1219
1220 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -05001221 master->cur_msg_mapped &&
1222 master->can_dma(master, spi, t))
Michael Wellingb28cb942015-05-07 18:36:53 -05001223 count = omap2_mcspi_txrx_dma(spi, t);
1224 else
1225 count = omap2_mcspi_txrx_pio(spi, t);
1226
1227 if (count != t->len) {
1228 status = -EIO;
1229 goto out;
1230 }
1231 }
1232
Michael Wellingb28cb942015-05-07 18:36:53 -05001233 omap2_mcspi_set_enable(spi, 0);
1234
1235 if (mcspi->fifo_depth > 0)
1236 omap2_mcspi_set_fifo(spi, t, 0);
1237
1238out:
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301239 /* Restore defaults if they were overriden */
1240 if (par_override) {
1241 par_override = 0;
1242 status = omap2_mcspi_setup_transfer(spi, NULL);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001243 }
1244
Matthias Brugger5cbc7ca2013-01-24 13:40:41 +01001245 if (cd && cd->cs_per_word) {
1246 chconf = mcspi->ctx.modulctrl;
1247 chconf |= OMAP2_MCSPI_MODULCTRL_SINGLE;
1248 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1249 mcspi->ctx.modulctrl =
1250 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1251 }
1252
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301253 omap2_mcspi_set_enable(spi, 0);
1254
Michael Wellinga06b4302015-05-23 21:13:44 -05001255 if (gpio_is_valid(spi->cs_gpio))
1256 omap2_mcspi_set_cs(spi, !(spi->mode & SPI_CS_HIGH));
1257
Illia Smyrnovd33f4732013-06-17 16:31:06 +03001258 if (mcspi->fifo_depth > 0 && t)
1259 omap2_mcspi_set_fifo(spi, t, 0);
Shubhrajyoti D5fda88f2012-05-10 18:27:45 +05301260
Michael Wellingb28cb942015-05-07 18:36:53 -05001261 return status;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001262}
1263
Neil Armstrong468a3202015-10-09 15:47:41 +02001264static int omap2_mcspi_prepare_message(struct spi_master *master,
1265 struct spi_message *msg)
1266{
1267 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
1268 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1269 struct omap2_mcspi_cs *cs;
1270
1271 /* Only a single channel can have the FORCE bit enabled
1272 * in its chconf0 register.
1273 * Scan all channels and disable them except the current one.
1274 * A FORCE can remain from a last transfer having cs_change enabled
1275 */
1276 list_for_each_entry(cs, &ctx->cs, node) {
1277 if (msg->spi->controller_state == cs)
1278 continue;
1279
1280 if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE)) {
1281 cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE;
1282 writel_relaxed(cs->chconf0,
1283 cs->base + OMAP2_MCSPI_CHCONF0);
1284 readl_relaxed(cs->base + OMAP2_MCSPI_CHCONF0);
1285 }
1286 }
1287
1288 return 0;
1289}
1290
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -05001291static bool omap2_mcspi_can_dma(struct spi_master *master,
1292 struct spi_device *spi,
1293 struct spi_transfer *xfer)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001294{
Vignesh R89e8b9c2018-10-15 12:08:29 +05301295 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
1296 struct omap2_mcspi_dma *mcspi_dma =
1297 &mcspi->dma_channels[spi->chip_select];
1298
1299 if (!mcspi_dma->dma_rx || !mcspi_dma->dma_tx)
1300 return false;
1301
1302 if (spi_controller_is_slave(master))
1303 return true;
1304
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -05001305 return (xfer->len >= DMA_MIN_BYTES);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001306}
1307
Vignesh R89e8b9c2018-10-15 12:08:29 +05301308static int omap2_mcspi_controller_setup(struct omap2_mcspi *mcspi)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001309{
1310 struct spi_master *master = mcspi->master;
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301311 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301312 int ret = 0;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001313
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301314 ret = pm_runtime_get_sync(mcspi->dev);
Tony Lindgren5a686b22018-04-27 08:50:07 -07001315 if (ret < 0) {
1316 pm_runtime_put_noidle(mcspi->dev);
1317
Govindraj.R1f1a4382011-02-02 17:52:15 +05301318 return ret;
Tony Lindgren5a686b22018-04-27 08:50:07 -07001319 }
Jouni Hoganderddb22192009-07-29 15:02:11 -07001320
Shubhrajyoti D39f80522012-03-29 22:11:07 +05301321 mcspi_write_reg(master, OMAP2_MCSPI_WAKEUPENABLE,
Matthias Brugger18dd6192013-01-24 13:28:58 +01001322 OMAP2_MCSPI_WAKEUPENABLE_WKEN);
Shubhrajyoti D39f80522012-03-29 22:11:07 +05301323 ctx->wakeupenable = OMAP2_MCSPI_WAKEUPENABLE_WKEN;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001324
Vignesh R89e8b9c2018-10-15 12:08:29 +05301325 omap2_mcspi_set_mode(master);
Shubhrajyoti D034d3dc2012-08-22 11:35:12 +05301326 pm_runtime_mark_last_busy(mcspi->dev);
1327 pm_runtime_put_autosuspend(mcspi->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001328 return 0;
1329}
1330
Tony Lindgren52e9a5b2018-04-25 07:08:43 -07001331/*
1332 * When SPI wake up from off-mode, CS is in activate state. If it was in
1333 * inactive state when driver was suspend, then force it to inactive state at
1334 * wake up.
1335 */
Govindraj.R1f1a4382011-02-02 17:52:15 +05301336static int omap_mcspi_runtime_resume(struct device *dev)
1337{
Tony Lindgren52e9a5b2018-04-25 07:08:43 -07001338 struct spi_master *master = dev_get_drvdata(dev);
1339 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
1340 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1341 struct omap2_mcspi_cs *cs;
Govindraj.R1f1a4382011-02-02 17:52:15 +05301342
Tony Lindgren52e9a5b2018-04-25 07:08:43 -07001343 /* McSPI: context restore */
1344 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, ctx->modulctrl);
1345 mcspi_write_reg(master, OMAP2_MCSPI_WAKEUPENABLE, ctx->wakeupenable);
1346
1347 list_for_each_entry(cs, &ctx->cs, node) {
1348 /*
1349 * We need to toggle CS state for OMAP take this
1350 * change in account.
1351 */
1352 if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE) == 0) {
1353 cs->chconf0 |= OMAP2_MCSPI_CHCONF_FORCE;
1354 writel_relaxed(cs->chconf0,
1355 cs->base + OMAP2_MCSPI_CHCONF0);
1356 cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE;
1357 writel_relaxed(cs->chconf0,
1358 cs->base + OMAP2_MCSPI_CHCONF0);
1359 } else {
1360 writel_relaxed(cs->chconf0,
1361 cs->base + OMAP2_MCSPI_CHCONF0);
1362 }
1363 }
Govindraj.R1f1a4382011-02-02 17:52:15 +05301364
1365 return 0;
1366}
1367
Benoit Coussond5a80032012-02-15 18:37:34 +01001368static struct omap2_mcspi_platform_config omap2_pdata = {
1369 .regs_offset = 0,
1370};
1371
1372static struct omap2_mcspi_platform_config omap4_pdata = {
1373 .regs_offset = OMAP4_MCSPI_REG_OFFSET,
1374};
1375
1376static const struct of_device_id omap_mcspi_of_match[] = {
1377 {
1378 .compatible = "ti,omap2-mcspi",
1379 .data = &omap2_pdata,
1380 },
1381 {
1382 .compatible = "ti,omap4-mcspi",
1383 .data = &omap4_pdata,
1384 },
1385 { },
1386};
1387MODULE_DEVICE_TABLE(of, omap_mcspi_of_match);
Girishccc7bae2008-02-06 01:38:16 -08001388
Grant Likelyfd4a3192012-12-07 16:57:14 +00001389static int omap2_mcspi_probe(struct platform_device *pdev)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001390{
1391 struct spi_master *master;
Uwe Kleine-König83a01e72012-05-21 21:57:39 +02001392 const struct omap2_mcspi_platform_config *pdata;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001393 struct omap2_mcspi *mcspi;
1394 struct resource *r;
1395 int status = 0, i;
Benoit Coussond5a80032012-02-15 18:37:34 +01001396 u32 regs_offset = 0;
Benoit Coussond5a80032012-02-15 18:37:34 +01001397 struct device_node *node = pdev->dev.of_node;
1398 const struct of_device_id *match;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001399
Vignesh R89e8b9c2018-10-15 12:08:29 +05301400 if (of_property_read_bool(node, "spi-slave"))
1401 master = spi_alloc_slave(&pdev->dev, sizeof(*mcspi));
1402 else
1403 master = spi_alloc_master(&pdev->dev, sizeof(*mcspi));
1404 if (!master)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001405 return -ENOMEM;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001406
David Brownelle7db06b2009-06-17 16:26:04 -07001407 /* the spi->mode bits understood by this driver: */
1408 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Stephen Warren24778be2013-05-21 20:36:35 -06001409 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001410 master->setup = omap2_mcspi_setup;
Mark Brownf0278a12013-07-28 15:34:37 +01001411 master->auto_runtime_pm = true;
Neil Armstrong468a3202015-10-09 15:47:41 +02001412 master->prepare_message = omap2_mcspi_prepare_message;
Franklin S Cooper Jr0ba18702016-07-07 12:17:50 -05001413 master->can_dma = omap2_mcspi_can_dma;
Michael Wellingb28cb942015-05-07 18:36:53 -05001414 master->transfer_one = omap2_mcspi_transfer_one;
Michael Wellingddcad7e2015-05-12 12:38:57 -05001415 master->set_cs = omap2_mcspi_set_cs;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001416 master->cleanup = omap2_mcspi_cleanup;
Vignesh R89e8b9c2018-10-15 12:08:29 +05301417 master->slave_abort = omap2_mcspi_slave_abort;
Benoit Coussond5a80032012-02-15 18:37:34 +01001418 master->dev.of_node = node;
Axel Linaca09242014-02-18 22:02:47 +08001419 master->max_speed_hz = OMAP2_MCSPI_MAX_FREQ;
1420 master->min_speed_hz = OMAP2_MCSPI_MAX_FREQ >> 15;
Benoit Coussond5a80032012-02-15 18:37:34 +01001421
Jingoo Han24b5a822013-05-23 19:20:40 +09001422 platform_set_drvdata(pdev, master);
Daniel Mack0384e902012-10-07 18:19:44 +02001423
1424 mcspi = spi_master_get_devdata(master);
1425 mcspi->master = master;
1426
Benoit Coussond5a80032012-02-15 18:37:34 +01001427 match = of_match_device(omap_mcspi_of_match, &pdev->dev);
1428 if (match) {
1429 u32 num_cs = 1; /* default number of chipselect */
1430 pdata = match->data;
1431
1432 of_property_read_u32(node, "ti,spi-num-cs", &num_cs);
1433 master->num_chipselect = num_cs;
Daniel Mack2cd45172012-11-14 11:14:26 +08001434 if (of_get_property(node, "ti,pindir-d0-out-d1-in", NULL))
1435 mcspi->pin_dir = MCSPI_PINDIR_D0_OUT_D1_IN;
Benoit Coussond5a80032012-02-15 18:37:34 +01001436 } else {
Jingoo Han8074cf02013-07-30 16:58:59 +09001437 pdata = dev_get_platdata(&pdev->dev);
Benoit Coussond5a80032012-02-15 18:37:34 +01001438 master->num_chipselect = pdata->num_cs;
Daniel Mack0384e902012-10-07 18:19:44 +02001439 mcspi->pin_dir = pdata->pin_dir;
Benoit Coussond5a80032012-02-15 18:37:34 +01001440 }
1441 regs_offset = pdata->regs_offset;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001442
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001443 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redingb0ee5602013-01-21 11:09:18 +01001444 mcspi->base = devm_ioremap_resource(&pdev->dev, r);
1445 if (IS_ERR(mcspi->base)) {
1446 status = PTR_ERR(mcspi->base);
Shubhrajyoti D1a77b122012-03-17 12:44:01 +05301447 goto free_master;
Russell King55c381e2008-09-04 14:07:22 +01001448 }
Vikram Naf9e53f2016-09-30 19:53:11 +05301449 mcspi->phys = r->start + regs_offset;
1450 mcspi->base += regs_offset;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001451
Govindraj.R1f1a4382011-02-02 17:52:15 +05301452 mcspi->dev = &pdev->dev;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001453
Benoit Cousson1bd897f82012-03-26 15:32:33 +05301454 INIT_LIST_HEAD(&mcspi->ctx.cs);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001455
Axel Lina6f936d2014-03-29 21:37:44 +08001456 mcspi->dma_channels = devm_kcalloc(&pdev->dev, master->num_chipselect,
1457 sizeof(struct omap2_mcspi_dma),
1458 GFP_KERNEL);
1459 if (mcspi->dma_channels == NULL) {
1460 status = -ENOMEM;
Shubhrajyoti D1a77b122012-03-17 12:44:01 +05301461 goto free_master;
Axel Lina6f936d2014-03-29 21:37:44 +08001462 }
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001463
Charulatha V1a5d8192011-02-02 17:52:14 +05301464 for (i = 0; i < master->num_chipselect; i++) {
Peter Ujfalusib085c612016-04-29 16:11:56 +03001465 sprintf(mcspi->dma_channels[i].dma_rx_ch_name, "rx%d", i);
1466 sprintf(mcspi->dma_channels[i].dma_tx_ch_name, "tx%d", i);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001467 }
1468
Vignesh R89e8b9c2018-10-15 12:08:29 +05301469 status = platform_get_irq(pdev, 0);
1470 if (status == -EPROBE_DEFER)
1471 goto free_master;
1472 if (status < 0) {
1473 dev_err(&pdev->dev, "no irq resource found\n");
1474 goto free_master;
1475 }
1476 init_completion(&mcspi->txdone);
1477 status = devm_request_irq(&pdev->dev, status,
1478 omap2_mcspi_irq_handler, 0, pdev->name,
1479 mcspi);
1480 if (status) {
1481 dev_err(&pdev->dev, "Cannot request IRQ");
1482 goto free_master;
1483 }
1484
Shubhrajyoti D27b52842012-03-26 17:04:22 +05301485 pm_runtime_use_autosuspend(&pdev->dev);
1486 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
Govindraj.R1f1a4382011-02-02 17:52:15 +05301487 pm_runtime_enable(&pdev->dev);
1488
Vignesh R89e8b9c2018-10-15 12:08:29 +05301489 status = omap2_mcspi_controller_setup(mcspi);
Wei Yongjun142e07b2013-04-18 11:14:59 +08001490 if (status < 0)
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301491 goto disable_pm;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001492
Vignesh R89e8b9c2018-10-15 12:08:29 +05301493 status = devm_spi_register_controller(&pdev->dev, master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001494 if (status < 0)
Shubhrajyoti D37a2d842012-08-02 16:41:25 +05301495 goto disable_pm;
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001496
1497 return status;
1498
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301499disable_pm:
Tony Lindgren0e6f3572016-02-10 15:02:46 -08001500 pm_runtime_dont_use_autosuspend(&pdev->dev);
1501 pm_runtime_put_sync(&pdev->dev);
Shubhrajyoti D751c9252011-10-28 17:14:18 +05301502 pm_runtime_disable(&pdev->dev);
Shubhrajyoti D39f1b562011-10-28 17:14:19 +05301503free_master:
Shubhrajyoti D37a2d842012-08-02 16:41:25 +05301504 spi_master_put(master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001505 return status;
1506}
1507
Grant Likelyfd4a3192012-12-07 16:57:14 +00001508static int omap2_mcspi_remove(struct platform_device *pdev)
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001509{
Axel Lina6f936d2014-03-29 21:37:44 +08001510 struct spi_master *master = platform_get_drvdata(pdev);
1511 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001512
Tony Lindgren0e6f3572016-02-10 15:02:46 -08001513 pm_runtime_dont_use_autosuspend(mcspi->dev);
Shubhrajyoti Da93a2022012-08-22 11:35:14 +05301514 pm_runtime_put_sync(mcspi->dev);
Shubhrajyoti D751c9252011-10-28 17:14:18 +05301515 pm_runtime_disable(&pdev->dev);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001516
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001517 return 0;
1518}
1519
Kay Sievers7e38c3c2008-04-10 21:29:20 -07001520/* work with hotplug and coldplug */
1521MODULE_ALIAS("platform:omap2_mcspi");
1522
Tony Lindgren91b9dee2018-11-15 15:59:39 -08001523static int __maybe_unused omap2_mcspi_suspend(struct device *dev)
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001524{
Tony Lindgren91b9dee2018-11-15 15:59:39 -08001525 struct spi_master *master = dev_get_drvdata(dev);
1526 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
1527 int error;
1528
1529 error = pinctrl_pm_select_sleep_state(dev);
1530 if (error)
1531 dev_warn(mcspi->dev, "%s: failed to set pins: %i\n",
1532 __func__, error);
1533
1534 error = spi_master_suspend(master);
1535 if (error)
1536 dev_warn(mcspi->dev, "%s: master suspend failed: %i\n",
1537 __func__, error);
1538
1539 return pm_runtime_force_suspend(dev);
Pascal Huerstbeca3652015-11-19 16:18:28 +01001540}
1541
Tony Lindgren91b9dee2018-11-15 15:59:39 -08001542static int __maybe_unused omap2_mcspi_resume(struct device *dev)
Tony Lindgren5a686b22018-04-27 08:50:07 -07001543{
1544 struct spi_master *master = dev_get_drvdata(dev);
1545 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
1546 int error;
1547
1548 error = pinctrl_pm_select_default_state(dev);
1549 if (error)
1550 dev_warn(mcspi->dev, "%s: failed to set pins: %i\n",
1551 __func__, error);
1552
Tony Lindgren91b9dee2018-11-15 15:59:39 -08001553 error = spi_master_resume(master);
1554 if (error)
1555 dev_warn(mcspi->dev, "%s: master resume failed: %i\n",
1556 __func__, error);
1557
1558 return pm_runtime_force_resume(dev);
Tony Lindgren5a686b22018-04-27 08:50:07 -07001559}
1560
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001561static const struct dev_pm_ops omap2_mcspi_pm_ops = {
Tony Lindgren91b9dee2018-11-15 15:59:39 -08001562 SET_SYSTEM_SLEEP_PM_OPS(omap2_mcspi_suspend,
1563 omap2_mcspi_resume)
Govindraj.R1f1a4382011-02-02 17:52:15 +05301564 .runtime_resume = omap_mcspi_runtime_resume,
Gregory CLEMENT42ce7fd2010-12-29 11:52:53 +01001565};
1566
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001567static struct platform_driver omap2_mcspi_driver = {
1568 .driver = {
1569 .name = "omap2_mcspi",
Benoit Coussond5a80032012-02-15 18:37:34 +01001570 .pm = &omap2_mcspi_pm_ops,
1571 .of_match_table = omap_mcspi_of_match,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001572 },
Felipe Balbi7d6b6d82012-03-14 11:18:30 +02001573 .probe = omap2_mcspi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001574 .remove = omap2_mcspi_remove,
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001575};
1576
Felipe Balbi9fdca9d2012-03-14 11:18:31 +02001577module_platform_driver(omap2_mcspi_driver);
Samuel Ortizccdc7bf2007-07-17 04:04:13 -07001578MODULE_LICENSE("GPL");