blob: 741e7609e5113f5188d33b2f72e55a00c5ed1c2a [file] [log] [blame]
Thomas Gleixner12237552019-05-27 08:55:19 +02001// SPDX-License-Identifier: GPL-2.0-only
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -03002/*
3 * GHES/EDAC Linux driver
4 *
Mauro Carvalho Chehab37e59f82014-02-07 08:03:07 -02005 * Copyright (c) 2013 by Mauro Carvalho Chehab
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -03006 *
7 * Red Hat Inc. http://www.redhat.com
8 */
9
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -030010#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
11
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -030012#include <acpi/ghes.h>
13#include <linux/edac.h>
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -030014#include <linux/dmi.h>
Mauro Carvalho Chehab78d88e82016-10-29 15:16:34 -020015#include "edac_module.h"
Mauro Carvalho Chehab8ae8f502013-02-19 21:35:41 -030016#include <ras/ras_event.h>
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -030017
Robert Richterb0016942020-05-19 12:44:39 +020018struct ghes_pvt {
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -030019 struct mem_ctl_info *mci;
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -030020
21 /* Buffers for the error handling routine */
Robert Richter501eb402019-11-06 09:33:25 +000022 char other_detail[400];
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -030023 char msg[80];
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -030024};
25
Robert Richter23f61b92019-11-05 20:07:51 +000026static refcount_t ghes_refcount = REFCOUNT_INIT(0);
27
28/*
29 * Access to ghes_pvt must be protected by ghes_lock. The spinlock
30 * also provides the necessary (implicit) memory barrier for the SMP
31 * case to make the pointer visible on another CPU.
32 */
Robert Richterb0016942020-05-19 12:44:39 +020033static struct ghes_pvt *ghes_pvt;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -030034
Borislav Petkovb9cae272020-06-03 21:19:21 +020035/*
36 * This driver's representation of the system hardware, as collected
37 * from DMI.
38 */
39struct ghes_hw_desc {
40 int num_dimms;
41 struct dimm_info *dimms;
42} ghes_hw;
43
Robert Richter23f61b92019-11-05 20:07:51 +000044/* GHES registration mutex */
45static DEFINE_MUTEX(ghes_reg_mutex);
46
Borislav Petkov0fe5f282017-08-16 10:33:44 +020047/*
48 * Sync with other, potentially concurrent callers of
49 * ghes_edac_report_mem_error(). We don't know what the
50 * "inventive" firmware would do.
51 */
52static DEFINE_SPINLOCK(ghes_lock);
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -030053
Toshi Kani5deed6b2017-08-23 16:54:45 -060054/* "ghes_edac.force_load=1" skips the platform check */
55static bool __read_mostly force_load;
56module_param(force_load, bool, 0);
57
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -030058/* Memory Device - Type 17 of SMBIOS spec */
59struct memdev_dmi_entry {
60 u8 type;
61 u8 length;
62 u16 handle;
63 u16 phys_mem_array_handle;
64 u16 mem_err_info_handle;
65 u16 total_width;
66 u16 data_width;
67 u16 size;
68 u8 form_factor;
69 u8 device_set;
70 u8 device_locator;
71 u8 bank_locator;
72 u8 memory_type;
73 u16 type_detail;
74 u16 speed;
75 u8 manufacturer;
76 u8 serial_number;
77 u8 asset_tag;
78 u8 part_number;
79 u8 attributes;
80 u32 extended_size;
81 u16 conf_mem_clk_speed;
82} __attribute__((__packed__));
83
Robert Richtercb51a372020-05-28 12:13:06 +020084static struct dimm_info *find_dimm_by_handle(struct mem_ctl_info *mci, u16 handle)
Fan Wuc798c882018-09-19 01:59:00 +000085{
Robert Richterc498afa2019-11-06 09:33:07 +000086 struct dimm_info *dimm;
Fan Wuc798c882018-09-19 01:59:00 +000087
Robert Richterc498afa2019-11-06 09:33:07 +000088 mci_for_each_dimm(mci, dimm) {
89 if (dimm->smbios_handle == handle)
Robert Richtercb51a372020-05-28 12:13:06 +020090 return dimm;
Fan Wuc798c882018-09-19 01:59:00 +000091 }
Robert Richterc498afa2019-11-06 09:33:07 +000092
Robert Richtercb51a372020-05-28 12:13:06 +020093 return NULL;
94}
95
96static void dimm_setup_label(struct dimm_info *dimm, u16 handle)
97{
98 const char *bank = NULL, *device = NULL;
99
100 dmi_memdev_name(handle, &bank, &device);
101
102 /* both strings must be non-zero */
103 if (bank && *bank && device && *device)
104 snprintf(dimm->label, sizeof(dimm->label), "%s %s", bank, device);
Fan Wuc798c882018-09-19 01:59:00 +0000105}
106
Borislav Petkovb9cae272020-06-03 21:19:21 +0200107static void assign_dmi_dimm_info(struct dimm_info *dimm, struct memdev_dmi_entry *entry)
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300108{
Borislav Petkovb9cae272020-06-03 21:19:21 +0200109 u16 rdr_mask = BIT(7) | BIT(13);
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300110
Borislav Petkovb9cae272020-06-03 21:19:21 +0200111 if (entry->size == 0xffff) {
112 pr_info("Can't get DIMM%i size\n", dimm->idx);
113 dimm->nr_pages = MiB_TO_PAGES(32);/* Unknown */
114 } else if (entry->size == 0x7fff) {
115 dimm->nr_pages = MiB_TO_PAGES(entry->extended_size);
116 } else {
117 if (entry->size & BIT(15))
118 dimm->nr_pages = MiB_TO_PAGES((entry->size & 0x7fff) << 10);
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300119 else
Borislav Petkovb9cae272020-06-03 21:19:21 +0200120 dimm->nr_pages = MiB_TO_PAGES(entry->size);
121 }
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300122
Borislav Petkovb9cae272020-06-03 21:19:21 +0200123 switch (entry->memory_type) {
124 case 0x12:
125 if (entry->type_detail & BIT(13))
126 dimm->mtype = MEM_RDDR;
127 else
128 dimm->mtype = MEM_DDR;
129 break;
130 case 0x13:
131 if (entry->type_detail & BIT(13))
132 dimm->mtype = MEM_RDDR2;
133 else
134 dimm->mtype = MEM_DDR2;
135 break;
136 case 0x14:
137 dimm->mtype = MEM_FB_DDR2;
138 break;
139 case 0x18:
140 if (entry->type_detail & BIT(12))
141 dimm->mtype = MEM_NVDIMM;
142 else if (entry->type_detail & BIT(13))
143 dimm->mtype = MEM_RDDR3;
144 else
145 dimm->mtype = MEM_DDR3;
146 break;
147 case 0x1a:
148 if (entry->type_detail & BIT(12))
149 dimm->mtype = MEM_NVDIMM;
150 else if (entry->type_detail & BIT(13))
151 dimm->mtype = MEM_RDDR4;
152 else
153 dimm->mtype = MEM_DDR4;
154 break;
155 default:
156 if (entry->type_detail & BIT(6))
157 dimm->mtype = MEM_RMBS;
158 else if ((entry->type_detail & rdr_mask) == rdr_mask)
159 dimm->mtype = MEM_RDR;
160 else if (entry->type_detail & BIT(7))
161 dimm->mtype = MEM_SDR;
162 else if (entry->type_detail & BIT(9))
163 dimm->mtype = MEM_EDO;
164 else
165 dimm->mtype = MEM_UNKNOWN;
166 }
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300167
Borislav Petkovb9cae272020-06-03 21:19:21 +0200168 /*
169 * Actually, we can only detect if the memory has bits for
170 * checksum or not
171 */
172 if (entry->total_width == entry->data_width)
173 dimm->edac_mode = EDAC_NONE;
174 else
175 dimm->edac_mode = EDAC_SECDED;
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300176
Borislav Petkovb9cae272020-06-03 21:19:21 +0200177 dimm->dtype = DEV_UNKNOWN;
178 dimm->grain = 128; /* Likely, worse case */
179
180 dimm_setup_label(dimm, entry->handle);
181
182 if (dimm->nr_pages) {
183 edac_dbg(1, "DIMM%i: %s size = %d MB%s\n",
184 dimm->idx, edac_mem_types[dimm->mtype],
185 PAGES_TO_MiB(dimm->nr_pages),
186 (dimm->edac_mode != EDAC_NONE) ? "(ECC)" : "");
187 edac_dbg(2, "\ttype %d, detail 0x%02x, width %d(total %d)\n",
188 entry->memory_type, entry->type_detail,
189 entry->total_width, entry->data_width);
190 }
191
192 dimm->smbios_handle = entry->handle;
193}
194
195static void enumerate_dimms(const struct dmi_header *dh, void *arg)
196{
197 struct memdev_dmi_entry *entry = (struct memdev_dmi_entry *)dh;
198 struct ghes_hw_desc *hw = (struct ghes_hw_desc *)arg;
199 struct dimm_info *d;
200
201 if (dh->type != DMI_ENTRY_MEM_DEVICE)
202 return;
203
204 /* Enlarge the array with additional 16 */
205 if (!hw->num_dimms || !(hw->num_dimms % 16)) {
206 struct dimm_info *new;
207
208 new = krealloc(hw->dimms, (hw->num_dimms + 16) * sizeof(struct dimm_info),
209 GFP_KERNEL);
210 if (!new) {
211 WARN_ON_ONCE(1);
212 return;
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300213 }
214
Borislav Petkovb9cae272020-06-03 21:19:21 +0200215 hw->dimms = new;
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300216 }
Borislav Petkovb9cae272020-06-03 21:19:21 +0200217
218 d = &hw->dimms[hw->num_dimms];
219 d->idx = hw->num_dimms;
220
221 assign_dmi_dimm_info(d, entry);
222
223 hw->num_dimms++;
224}
225
226static void ghes_scan_system(void)
227{
228 static bool scanned;
229
230 if (scanned)
231 return;
232
233 dmi_walk(enumerate_dimms, &ghes_hw);
234
235 scanned = true;
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300236}
237
Alexandru Gagniuc305d0e02018-04-30 16:33:50 -0500238void ghes_edac_report_mem_error(int sev, struct cper_sec_mem_err *mem_err)
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300239{
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300240 struct edac_raw_error_desc *e;
241 struct mem_ctl_info *mci;
Robert Richterb0016942020-05-19 12:44:39 +0200242 struct ghes_pvt *pvt;
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200243 unsigned long flags;
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300244 char *p;
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300245
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200246 /*
247 * We can do the locking below because GHES defers error processing
248 * from NMI to IRQ context. Whenever that changes, we'd at least
249 * know.
250 */
251 if (WARN_ON_ONCE(in_nmi()))
252 return;
253
254 spin_lock_irqsave(&ghes_lock, flags);
255
Robert Richter23f61b92019-11-05 20:07:51 +0000256 pvt = ghes_pvt;
257 if (!pvt)
258 goto unlock;
259
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300260 mci = pvt->mci;
261 e = &mci->error_desc;
262
263 /* Cleans the error report buffer */
264 memset(e, 0, sizeof (*e));
265 e->error_count = 1;
Robert Richter7088e292019-11-06 09:33:23 +0000266 e->grain = 1;
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300267 e->msg = pvt->msg;
268 e->other_detail = pvt->other_detail;
269 e->top_layer = -1;
270 e->mid_layer = -1;
271 e->low_layer = -1;
272 *pvt->other_detail = '\0';
273 *pvt->msg = '\0';
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300274
275 switch (sev) {
276 case GHES_SEV_CORRECTED:
Robert Richter672ef0e2020-01-23 09:02:54 +0000277 e->type = HW_EVENT_ERR_CORRECTED;
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300278 break;
279 case GHES_SEV_RECOVERABLE:
Robert Richter672ef0e2020-01-23 09:02:54 +0000280 e->type = HW_EVENT_ERR_UNCORRECTED;
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300281 break;
282 case GHES_SEV_PANIC:
Robert Richter672ef0e2020-01-23 09:02:54 +0000283 e->type = HW_EVENT_ERR_FATAL;
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300284 break;
285 default:
286 case GHES_SEV_NO:
Robert Richter672ef0e2020-01-23 09:02:54 +0000287 e->type = HW_EVENT_ERR_INFO;
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300288 }
289
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300290 edac_dbg(1, "error validation_bits: 0x%08llx\n",
291 (long long)mem_err->validation_bits);
292
293 /* Error type, mapped on e->msg */
294 if (mem_err->validation_bits & CPER_MEM_VALID_ERROR_TYPE) {
295 p = pvt->msg;
296 switch (mem_err->error_type) {
297 case 0:
298 p += sprintf(p, "Unknown");
299 break;
300 case 1:
301 p += sprintf(p, "No error");
302 break;
303 case 2:
304 p += sprintf(p, "Single-bit ECC");
305 break;
306 case 3:
307 p += sprintf(p, "Multi-bit ECC");
308 break;
309 case 4:
310 p += sprintf(p, "Single-symbol ChipKill ECC");
311 break;
312 case 5:
313 p += sprintf(p, "Multi-symbol ChipKill ECC");
314 break;
315 case 6:
316 p += sprintf(p, "Master abort");
317 break;
318 case 7:
319 p += sprintf(p, "Target abort");
320 break;
321 case 8:
322 p += sprintf(p, "Parity Error");
323 break;
324 case 9:
325 p += sprintf(p, "Watchdog timeout");
326 break;
327 case 10:
328 p += sprintf(p, "Invalid address");
329 break;
330 case 11:
331 p += sprintf(p, "Mirror Broken");
332 break;
333 case 12:
334 p += sprintf(p, "Memory Sparing");
335 break;
336 case 13:
337 p += sprintf(p, "Scrub corrected error");
338 break;
339 case 14:
340 p += sprintf(p, "Scrub uncorrected error");
341 break;
342 case 15:
343 p += sprintf(p, "Physical Memory Map-out event");
344 break;
345 default:
346 p += sprintf(p, "reserved error (%d)",
347 mem_err->error_type);
348 }
349 } else {
350 strcpy(pvt->msg, "unknown error");
351 }
352
353 /* Error address */
Chen, Gong147de142013-10-18 14:30:13 -0700354 if (mem_err->validation_bits & CPER_MEM_VALID_PA) {
Robert Richter7c104932019-11-06 09:33:20 +0000355 e->page_frame_number = PHYS_PFN(mem_err->physical_addr);
356 e->offset_in_page = offset_in_page(mem_err->physical_addr);
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300357 }
358
359 /* Error grain */
Chen, Gong147de142013-10-18 14:30:13 -0700360 if (mem_err->validation_bits & CPER_MEM_VALID_PA_MASK)
Robert Richter7088e292019-11-06 09:33:23 +0000361 e->grain = ~mem_err->physical_addr_mask + 1;
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300362
363 /* Memory error location, mapped on e->location */
364 p = e->location;
365 if (mem_err->validation_bits & CPER_MEM_VALID_NODE)
366 p += sprintf(p, "node:%d ", mem_err->node);
367 if (mem_err->validation_bits & CPER_MEM_VALID_CARD)
368 p += sprintf(p, "card:%d ", mem_err->card);
369 if (mem_err->validation_bits & CPER_MEM_VALID_MODULE)
370 p += sprintf(p, "module:%d ", mem_err->module);
Chen, Gong56507692013-10-18 14:30:38 -0700371 if (mem_err->validation_bits & CPER_MEM_VALID_RANK_NUMBER)
372 p += sprintf(p, "rank:%d ", mem_err->rank);
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300373 if (mem_err->validation_bits & CPER_MEM_VALID_BANK)
374 p += sprintf(p, "bank:%d ", mem_err->bank);
Alex Kluver9baf68c2020-08-19 09:35:43 -0500375 if (mem_err->validation_bits & (CPER_MEM_VALID_ROW | CPER_MEM_VALID_ROW_EXT)) {
376 u32 row = mem_err->row;
377
378 row |= cper_get_mem_extension(mem_err->validation_bits, mem_err->extended);
379 p += sprintf(p, "row:%d ", row);
380 }
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300381 if (mem_err->validation_bits & CPER_MEM_VALID_COLUMN)
382 p += sprintf(p, "col:%d ", mem_err->column);
383 if (mem_err->validation_bits & CPER_MEM_VALID_BIT_POSITION)
384 p += sprintf(p, "bit_pos:%d ", mem_err->bit_pos);
Chen, Gong56507692013-10-18 14:30:38 -0700385 if (mem_err->validation_bits & CPER_MEM_VALID_MODULE_HANDLE) {
386 const char *bank = NULL, *device = NULL;
Robert Richtercb51a372020-05-28 12:13:06 +0200387 struct dimm_info *dimm;
Fan Wuc798c882018-09-19 01:59:00 +0000388
Chen, Gong56507692013-10-18 14:30:38 -0700389 dmi_memdev_name(mem_err->mem_dev_handle, &bank, &device);
390 if (bank != NULL && device != NULL)
391 p += sprintf(p, "DIMM location:%s %s ", bank, device);
392 else
393 p += sprintf(p, "DIMM DMI handle: 0x%.4x ",
394 mem_err->mem_dev_handle);
Fan Wuc798c882018-09-19 01:59:00 +0000395
Robert Richtercb51a372020-05-28 12:13:06 +0200396 dimm = find_dimm_by_handle(mci, mem_err->mem_dev_handle);
397 if (dimm) {
398 e->top_layer = dimm->idx;
399 strcpy(e->label, dimm->label);
400 }
Chen, Gong56507692013-10-18 14:30:38 -0700401 }
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300402 if (p > e->location)
403 *(p - 1) = '\0';
404
Robert Richtercb51a372020-05-28 12:13:06 +0200405 if (!*e->label)
406 strcpy(e->label, "unknown memory");
407
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300408 /* All other fields are mapped on e->other_detail */
409 p = pvt->other_detail;
Robert Richter501eb402019-11-06 09:33:25 +0000410 p += snprintf(p, sizeof(pvt->other_detail),
411 "APEI location: %s ", e->location);
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300412 if (mem_err->validation_bits & CPER_MEM_VALID_ERROR_STATUS) {
413 u64 status = mem_err->error_status;
414
415 p += sprintf(p, "status(0x%016llx): ", (long long)status);
416 switch ((status >> 8) & 0xff) {
417 case 1:
418 p += sprintf(p, "Error detected internal to the component ");
419 break;
420 case 16:
421 p += sprintf(p, "Error detected in the bus ");
422 break;
423 case 4:
424 p += sprintf(p, "Storage error in DRAM memory ");
425 break;
426 case 5:
427 p += sprintf(p, "Storage error in TLB ");
428 break;
429 case 6:
430 p += sprintf(p, "Storage error in cache ");
431 break;
432 case 7:
433 p += sprintf(p, "Error in one or more functional units ");
434 break;
435 case 8:
436 p += sprintf(p, "component failed self test ");
437 break;
438 case 9:
439 p += sprintf(p, "Overflow or undervalue of internal queue ");
440 break;
441 case 17:
442 p += sprintf(p, "Virtual address not found on IO-TLB or IO-PDIR ");
443 break;
444 case 18:
445 p += sprintf(p, "Improper access error ");
446 break;
447 case 19:
448 p += sprintf(p, "Access to a memory address which is not mapped to any component ");
449 break;
450 case 20:
451 p += sprintf(p, "Loss of Lockstep ");
452 break;
453 case 21:
454 p += sprintf(p, "Response not associated with a request ");
455 break;
456 case 22:
457 p += sprintf(p, "Bus parity error - must also set the A, C, or D Bits ");
458 break;
459 case 23:
460 p += sprintf(p, "Detection of a PATH_ERROR ");
461 break;
462 case 25:
463 p += sprintf(p, "Bus operation timeout ");
464 break;
465 case 26:
466 p += sprintf(p, "A read was issued to data that has been poisoned ");
467 break;
468 default:
469 p += sprintf(p, "reserved ");
470 break;
471 }
472 }
473 if (mem_err->validation_bits & CPER_MEM_VALID_REQUESTOR_ID)
474 p += sprintf(p, "requestorID: 0x%016llx ",
475 (long long)mem_err->requestor_id);
476 if (mem_err->validation_bits & CPER_MEM_VALID_RESPONDER_ID)
477 p += sprintf(p, "responderID: 0x%016llx ",
478 (long long)mem_err->responder_id);
479 if (mem_err->validation_bits & CPER_MEM_VALID_TARGET_ID)
480 p += sprintf(p, "targetID: 0x%016llx ",
481 (long long)mem_err->responder_id);
482 if (p > pvt->other_detail)
483 *(p - 1) = '\0';
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300484
Robert Richter91b327f2020-01-23 09:02:56 +0000485 edac_raw_mc_handle_error(e);
Robert Richter23f61b92019-11-05 20:07:51 +0000486
487unlock:
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200488 spin_unlock_irqrestore(&ghes_lock, flags);
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300489}
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300490
Toshi Kani5deed6b2017-08-23 16:54:45 -0600491/*
492 * Known systems that are safe to enable this module.
493 */
494static struct acpi_platform_list plat_list[] = {
495 {"HPE ", "Server ", 0, ACPI_SIG_FADT, all_versions},
496 { } /* End */
497};
498
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300499int ghes_edac_register(struct ghes *ghes, struct device *dev)
500{
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300501 bool fake = false;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300502 struct mem_ctl_info *mci;
Robert Richterb0016942020-05-19 12:44:39 +0200503 struct ghes_pvt *pvt;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300504 struct edac_mc_layer layers[1];
Robert Richter23f61b92019-11-05 20:07:51 +0000505 unsigned long flags;
Borislav Petkoveaa3a1d2018-05-18 13:13:31 +0200506 int idx = -1;
Borislav Petkovb9cae272020-06-03 21:19:21 +0200507 int rc = 0;
Toshi Kani5deed6b2017-08-23 16:54:45 -0600508
Borislav Petkoveaa3a1d2018-05-18 13:13:31 +0200509 if (IS_ENABLED(CONFIG_X86)) {
510 /* Check if safe to enable on this system */
511 idx = acpi_match_platform_list(plat_list);
512 if (!force_load && idx < 0)
513 return -ENODEV;
514 } else {
515 idx = 0;
516 }
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300517
Robert Richter23f61b92019-11-05 20:07:51 +0000518 /* finish another registration/unregistration instance first */
519 mutex_lock(&ghes_reg_mutex);
520
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200521 /*
522 * We have only one logical memory controller to which all DIMMs belong.
523 */
Robert Richter23f61b92019-11-05 20:07:51 +0000524 if (refcount_inc_not_zero(&ghes_refcount))
525 goto unlock;
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200526
Borislav Petkovb9cae272020-06-03 21:19:21 +0200527 ghes_scan_system();
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300528
529 /* Check if we've got a bogus BIOS */
Borislav Petkovb9cae272020-06-03 21:19:21 +0200530 if (!ghes_hw.num_dimms) {
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300531 fake = true;
Borislav Petkovb9cae272020-06-03 21:19:21 +0200532 ghes_hw.num_dimms = 1;
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300533 }
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300534
535 layers[0].type = EDAC_MC_LAYER_ALL_MEM;
Borislav Petkovb9cae272020-06-03 21:19:21 +0200536 layers[0].size = ghes_hw.num_dimms;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300537 layers[0].is_virt_csrow = true;
538
Robert Richterb0016942020-05-19 12:44:39 +0200539 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, sizeof(struct ghes_pvt));
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300540 if (!mci) {
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -0300541 pr_info("Can't allocate memory for EDAC data\n");
Robert Richter23f61b92019-11-05 20:07:51 +0000542 rc = -ENOMEM;
543 goto unlock;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300544 }
545
Robert Richter23f61b92019-11-05 20:07:51 +0000546 pvt = mci->pvt_info;
Robert Richter23f61b92019-11-05 20:07:51 +0000547 pvt->mci = mci;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300548
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200549 mci->pdev = dev;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300550 mci->mtype_cap = MEM_FLAG_EMPTY;
551 mci->edac_ctl_cap = EDAC_FLAG_NONE;
552 mci->edac_cap = EDAC_FLAG_NONE;
553 mci->mod_name = "ghes_edac.c";
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300554 mci->ctl_name = "ghes_edac";
555 mci->dev_name = "ghes";
556
Toshi Kani5deed6b2017-08-23 16:54:45 -0600557 if (fake) {
558 pr_info("This system has a very crappy BIOS: It doesn't even list the DIMMS.\n");
559 pr_info("Its SMBIOS info is wrong. It is doubtful that the error report would\n");
560 pr_info("work on such system. Use this driver with caution\n");
561 } else if (idx < 0) {
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200562 pr_info("This EDAC driver relies on BIOS to enumerate memory and get error reports.\n");
563 pr_info("Unfortunately, not all BIOSes reflect the memory layout correctly.\n");
564 pr_info("So, the end result of using this driver varies from vendor to vendor.\n");
565 pr_info("If you find incorrect reports, please contact your hardware vendor\n");
566 pr_info("to correct its BIOS.\n");
Borislav Petkovb9cae272020-06-03 21:19:21 +0200567 pr_info("This system has %d DIMM sockets.\n", ghes_hw.num_dimms);
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -0300568 }
569
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300570 if (!fake) {
Borislav Petkovb9cae272020-06-03 21:19:21 +0200571 struct dimm_info *src, *dst;
572 int i = 0;
573
574 mci_for_each_dimm(mci, dst) {
575 src = &ghes_hw.dimms[i];
576
577 dst->idx = src->idx;
578 dst->smbios_handle = src->smbios_handle;
579 dst->nr_pages = src->nr_pages;
580 dst->mtype = src->mtype;
581 dst->edac_mode = src->edac_mode;
582 dst->dtype = src->dtype;
583 dst->grain = src->grain;
584
585 /*
586 * If no src->label, preserve default label assigned
587 * from EDAC core.
588 */
589 if (strlen(src->label))
590 memcpy(dst->label, src->label, sizeof(src->label));
591
592 i++;
593 }
594
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300595 } else {
Robert Richterbc9ad9e2019-11-06 09:33:02 +0000596 struct dimm_info *dimm = edac_get_dimm(mci, 0, 0, 0);
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300597
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -0300598 dimm->nr_pages = 1;
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300599 dimm->grain = 128;
600 dimm->mtype = MEM_UNKNOWN;
601 dimm->dtype = DEV_UNKNOWN;
602 dimm->edac_mode = EDAC_SECDED;
603 }
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300604
605 rc = edac_mc_add_mc(mci);
606 if (rc < 0) {
Borislav Petkovb9cae272020-06-03 21:19:21 +0200607 pr_info("Can't register with the EDAC core\n");
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300608 edac_mc_free(mci);
Robert Richter23f61b92019-11-05 20:07:51 +0000609 rc = -ENODEV;
610 goto unlock;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300611 }
Robert Richter23f61b92019-11-05 20:07:51 +0000612
613 spin_lock_irqsave(&ghes_lock, flags);
614 ghes_pvt = pvt;
615 spin_unlock_irqrestore(&ghes_lock, flags);
616
Robert Richter16214bd2019-11-21 21:36:57 +0000617 /* only set on success */
618 refcount_set(&ghes_refcount, 1);
Robert Richter23f61b92019-11-05 20:07:51 +0000619
620unlock:
Borislav Petkovb9cae272020-06-03 21:19:21 +0200621
622 /* Not needed anymore */
623 kfree(ghes_hw.dimms);
624 ghes_hw.dimms = NULL;
625
Robert Richter23f61b92019-11-05 20:07:51 +0000626 mutex_unlock(&ghes_reg_mutex);
627
628 return rc;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300629}
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300630
631void ghes_edac_unregister(struct ghes *ghes)
632{
633 struct mem_ctl_info *mci;
Robert Richter23f61b92019-11-05 20:07:51 +0000634 unsigned long flags;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300635
Robert Richter23f61b92019-11-05 20:07:51 +0000636 mutex_lock(&ghes_reg_mutex);
Sughosh Ganua66bdf52018-04-26 15:46:49 +0530637
Robert Richter23f61b92019-11-05 20:07:51 +0000638 if (!refcount_dec_and_test(&ghes_refcount))
639 goto unlock;
James Morse1e72e672019-10-14 18:19:18 +0100640
Robert Richter23f61b92019-11-05 20:07:51 +0000641 /*
642 * Wait for the irq handler being finished.
643 */
644 spin_lock_irqsave(&ghes_lock, flags);
645 mci = ghes_pvt ? ghes_pvt->mci : NULL;
James Morse1e72e672019-10-14 18:19:18 +0100646 ghes_pvt = NULL;
Robert Richter23f61b92019-11-05 20:07:51 +0000647 spin_unlock_irqrestore(&ghes_lock, flags);
648
649 if (!mci)
650 goto unlock;
651
652 mci = edac_mc_del_mc(mci->pdev);
653 if (mci)
654 edac_mc_free(mci);
655
656unlock:
657 mutex_unlock(&ghes_reg_mutex);
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300658}