H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Defines x86 CPU feature bits |
| 3 | */ |
H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 4 | #ifndef _ASM_X86_CPUFEATURE_H |
| 5 | #define _ASM_X86_CPUFEATURE_H |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 6 | |
David Howells | abbf159 | 2012-10-02 18:01:26 +0100 | [diff] [blame] | 7 | #ifndef _ASM_X86_REQUIRED_FEATURES_H |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 8 | #include <asm/required-features.h> |
David Howells | abbf159 | 2012-10-02 18:01:26 +0100 | [diff] [blame] | 9 | #endif |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 10 | |
Fenghua Yu | 6229ad2 | 2014-05-29 11:12:30 -0700 | [diff] [blame] | 11 | #define NCAPINTS 11 /* N 32-bit words worth of info */ |
Borislav Petkov | 65fc985 | 2013-03-20 15:07:23 +0100 | [diff] [blame] | 12 | #define NBUGINTS 1 /* N 32-bit bug flags */ |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 13 | |
H. Peter Anvin | 7414aa4 | 2008-08-27 17:56:44 -0700 | [diff] [blame] | 14 | /* |
| 15 | * Note: If the comment begins with a quoted string, that string is used |
| 16 | * in /proc/cpuinfo instead of the macro name. If the string is "", |
| 17 | * this feature bit is not displayed in /proc/cpuinfo at all. |
| 18 | */ |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 19 | |
| 20 | /* Intel-defined CPU features, CPUID level 0x00000001 (edx), word 0 */ |
Fenghua Yu | 446fd80 | 2014-05-29 11:12:29 -0700 | [diff] [blame] | 21 | #define X86_FEATURE_FPU ( 0*32+ 0) /* Onboard FPU */ |
| 22 | #define X86_FEATURE_VME ( 0*32+ 1) /* Virtual Mode Extensions */ |
| 23 | #define X86_FEATURE_DE ( 0*32+ 2) /* Debugging Extensions */ |
| 24 | #define X86_FEATURE_PSE ( 0*32+ 3) /* Page Size Extensions */ |
| 25 | #define X86_FEATURE_TSC ( 0*32+ 4) /* Time Stamp Counter */ |
| 26 | #define X86_FEATURE_MSR ( 0*32+ 5) /* Model-Specific Registers */ |
| 27 | #define X86_FEATURE_PAE ( 0*32+ 6) /* Physical Address Extensions */ |
| 28 | #define X86_FEATURE_MCE ( 0*32+ 7) /* Machine Check Exception */ |
| 29 | #define X86_FEATURE_CX8 ( 0*32+ 8) /* CMPXCHG8 instruction */ |
| 30 | #define X86_FEATURE_APIC ( 0*32+ 9) /* Onboard APIC */ |
| 31 | #define X86_FEATURE_SEP ( 0*32+11) /* SYSENTER/SYSEXIT */ |
| 32 | #define X86_FEATURE_MTRR ( 0*32+12) /* Memory Type Range Registers */ |
| 33 | #define X86_FEATURE_PGE ( 0*32+13) /* Page Global Enable */ |
| 34 | #define X86_FEATURE_MCA ( 0*32+14) /* Machine Check Architecture */ |
| 35 | #define X86_FEATURE_CMOV ( 0*32+15) /* CMOV instructions */ |
H. Peter Anvin | 2798c63 | 2008-08-27 21:20:07 -0700 | [diff] [blame] | 36 | /* (plus FCMOVcc, FCOMI with FPU) */ |
Fenghua Yu | 446fd80 | 2014-05-29 11:12:29 -0700 | [diff] [blame] | 37 | #define X86_FEATURE_PAT ( 0*32+16) /* Page Attribute Table */ |
| 38 | #define X86_FEATURE_PSE36 ( 0*32+17) /* 36-bit PSEs */ |
| 39 | #define X86_FEATURE_PN ( 0*32+18) /* Processor serial number */ |
| 40 | #define X86_FEATURE_CLFLUSH ( 0*32+19) /* CLFLUSH instruction */ |
| 41 | #define X86_FEATURE_DS ( 0*32+21) /* "dts" Debug Store */ |
| 42 | #define X86_FEATURE_ACPI ( 0*32+22) /* ACPI via MSR */ |
| 43 | #define X86_FEATURE_MMX ( 0*32+23) /* Multimedia Extensions */ |
| 44 | #define X86_FEATURE_FXSR ( 0*32+24) /* FXSAVE/FXRSTOR, CR4.OSFXSR */ |
| 45 | #define X86_FEATURE_XMM ( 0*32+25) /* "sse" */ |
| 46 | #define X86_FEATURE_XMM2 ( 0*32+26) /* "sse2" */ |
| 47 | #define X86_FEATURE_SELFSNOOP ( 0*32+27) /* "ss" CPU self snoop */ |
| 48 | #define X86_FEATURE_HT ( 0*32+28) /* Hyper-Threading */ |
| 49 | #define X86_FEATURE_ACC ( 0*32+29) /* "tm" Automatic clock control */ |
| 50 | #define X86_FEATURE_IA64 ( 0*32+30) /* IA-64 processor */ |
| 51 | #define X86_FEATURE_PBE ( 0*32+31) /* Pending Break Enable */ |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 52 | |
| 53 | /* AMD-defined CPU features, CPUID level 0x80000001, word 1 */ |
| 54 | /* Don't duplicate feature flags which are redundant with Intel! */ |
Fenghua Yu | 446fd80 | 2014-05-29 11:12:29 -0700 | [diff] [blame] | 55 | #define X86_FEATURE_SYSCALL ( 1*32+11) /* SYSCALL/SYSRET */ |
| 56 | #define X86_FEATURE_MP ( 1*32+19) /* MP Capable. */ |
| 57 | #define X86_FEATURE_NX ( 1*32+20) /* Execute Disable */ |
| 58 | #define X86_FEATURE_MMXEXT ( 1*32+22) /* AMD MMX extensions */ |
| 59 | #define X86_FEATURE_FXSR_OPT ( 1*32+25) /* FXSAVE/FXRSTOR optimizations */ |
| 60 | #define X86_FEATURE_GBPAGES ( 1*32+26) /* "pdpe1gb" GB pages */ |
| 61 | #define X86_FEATURE_RDTSCP ( 1*32+27) /* RDTSCP */ |
| 62 | #define X86_FEATURE_LM ( 1*32+29) /* Long Mode (x86-64) */ |
| 63 | #define X86_FEATURE_3DNOWEXT ( 1*32+30) /* AMD 3DNow! extensions */ |
| 64 | #define X86_FEATURE_3DNOW ( 1*32+31) /* 3DNow! */ |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 65 | |
| 66 | /* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */ |
Fenghua Yu | 446fd80 | 2014-05-29 11:12:29 -0700 | [diff] [blame] | 67 | #define X86_FEATURE_RECOVERY ( 2*32+ 0) /* CPU in recovery mode */ |
| 68 | #define X86_FEATURE_LONGRUN ( 2*32+ 1) /* Longrun power control */ |
| 69 | #define X86_FEATURE_LRTI ( 2*32+ 3) /* LongRun table interface */ |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 70 | |
| 71 | /* Other features, Linux-defined mapping, word 3 */ |
| 72 | /* This range is used for feature bits which conflict or are synthesized */ |
Fenghua Yu | 446fd80 | 2014-05-29 11:12:29 -0700 | [diff] [blame] | 73 | #define X86_FEATURE_CXMMX ( 3*32+ 0) /* Cyrix MMX extensions */ |
| 74 | #define X86_FEATURE_K6_MTRR ( 3*32+ 1) /* AMD K6 nonstandard MTRRs */ |
| 75 | #define X86_FEATURE_CYRIX_ARR ( 3*32+ 2) /* Cyrix ARRs (= MTRRs) */ |
| 76 | #define X86_FEATURE_CENTAUR_MCR ( 3*32+ 3) /* Centaur MCRs (= MTRRs) */ |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 77 | /* cpu types for specific tunings: */ |
Fenghua Yu | 446fd80 | 2014-05-29 11:12:29 -0700 | [diff] [blame] | 78 | #define X86_FEATURE_K8 ( 3*32+ 4) /* "" Opteron, Athlon64 */ |
| 79 | #define X86_FEATURE_K7 ( 3*32+ 5) /* "" Athlon */ |
| 80 | #define X86_FEATURE_P3 ( 3*32+ 6) /* "" P3 */ |
| 81 | #define X86_FEATURE_P4 ( 3*32+ 7) /* "" P4 */ |
| 82 | #define X86_FEATURE_CONSTANT_TSC ( 3*32+ 8) /* TSC ticks at a constant rate */ |
| 83 | #define X86_FEATURE_UP ( 3*32+ 9) /* smp kernel running on up */ |
Borislav Petkov | 9b13a93 | 2014-06-18 00:06:23 +0200 | [diff] [blame^] | 84 | /* free, was #define X86_FEATURE_FXSAVE_LEAK ( 3*32+10) * "" FXSAVE leaks FOP/FIP/FOP */ |
Fenghua Yu | 446fd80 | 2014-05-29 11:12:29 -0700 | [diff] [blame] | 85 | #define X86_FEATURE_ARCH_PERFMON ( 3*32+11) /* Intel Architectural PerfMon */ |
| 86 | #define X86_FEATURE_PEBS ( 3*32+12) /* Precise-Event Based Sampling */ |
| 87 | #define X86_FEATURE_BTS ( 3*32+13) /* Branch Trace Store */ |
| 88 | #define X86_FEATURE_SYSCALL32 ( 3*32+14) /* "" syscall in ia32 userspace */ |
| 89 | #define X86_FEATURE_SYSENTER32 ( 3*32+15) /* "" sysenter in ia32 userspace */ |
| 90 | #define X86_FEATURE_REP_GOOD ( 3*32+16) /* rep microcode works well */ |
| 91 | #define X86_FEATURE_MFENCE_RDTSC ( 3*32+17) /* "" Mfence synchronizes RDTSC */ |
| 92 | #define X86_FEATURE_LFENCE_RDTSC ( 3*32+18) /* "" Lfence synchronizes RDTSC */ |
Borislav Petkov | 9b13a93 | 2014-06-18 00:06:23 +0200 | [diff] [blame^] | 93 | /* free, was #define X86_FEATURE_11AP ( 3*32+19) * "" Bad local APIC aka 11AP */ |
Fenghua Yu | 446fd80 | 2014-05-29 11:12:29 -0700 | [diff] [blame] | 94 | #define X86_FEATURE_NOPL ( 3*32+20) /* The NOPL (0F 1F) instructions */ |
| 95 | #define X86_FEATURE_ALWAYS ( 3*32+21) /* "" Always-present feature */ |
| 96 | #define X86_FEATURE_XTOPOLOGY ( 3*32+22) /* cpu topology enum extensions */ |
| 97 | #define X86_FEATURE_TSC_RELIABLE ( 3*32+23) /* TSC is known to be reliable */ |
| 98 | #define X86_FEATURE_NONSTOP_TSC ( 3*32+24) /* TSC does not stop in C states */ |
Borislav Petkov | 9b13a93 | 2014-06-18 00:06:23 +0200 | [diff] [blame^] | 99 | /* free, was #define X86_FEATURE_CLFLUSH_MONITOR ( 3*32+25) * "" clflush reqd with monitor */ |
Fenghua Yu | 446fd80 | 2014-05-29 11:12:29 -0700 | [diff] [blame] | 100 | #define X86_FEATURE_EXTD_APICID ( 3*32+26) /* has extended APICID (8 bits) */ |
| 101 | #define X86_FEATURE_AMD_DCM ( 3*32+27) /* multi-node processor */ |
| 102 | #define X86_FEATURE_APERFMPERF ( 3*32+28) /* APERFMPERF */ |
| 103 | #define X86_FEATURE_EAGER_FPU ( 3*32+29) /* "eagerfpu" Non lazy FPU restore */ |
| 104 | #define X86_FEATURE_NONSTOP_TSC_S3 ( 3*32+30) /* TSC doesn't stop in S3 state */ |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 105 | |
| 106 | /* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */ |
Fenghua Yu | 446fd80 | 2014-05-29 11:12:29 -0700 | [diff] [blame] | 107 | #define X86_FEATURE_XMM3 ( 4*32+ 0) /* "pni" SSE-3 */ |
| 108 | #define X86_FEATURE_PCLMULQDQ ( 4*32+ 1) /* PCLMULQDQ instruction */ |
| 109 | #define X86_FEATURE_DTES64 ( 4*32+ 2) /* 64-bit Debug Store */ |
| 110 | #define X86_FEATURE_MWAIT ( 4*32+ 3) /* "monitor" Monitor/Mwait support */ |
| 111 | #define X86_FEATURE_DSCPL ( 4*32+ 4) /* "ds_cpl" CPL Qual. Debug Store */ |
| 112 | #define X86_FEATURE_VMX ( 4*32+ 5) /* Hardware virtualization */ |
| 113 | #define X86_FEATURE_SMX ( 4*32+ 6) /* Safer mode */ |
| 114 | #define X86_FEATURE_EST ( 4*32+ 7) /* Enhanced SpeedStep */ |
| 115 | #define X86_FEATURE_TM2 ( 4*32+ 8) /* Thermal Monitor 2 */ |
| 116 | #define X86_FEATURE_SSSE3 ( 4*32+ 9) /* Supplemental SSE-3 */ |
| 117 | #define X86_FEATURE_CID ( 4*32+10) /* Context ID */ |
| 118 | #define X86_FEATURE_FMA ( 4*32+12) /* Fused multiply-add */ |
| 119 | #define X86_FEATURE_CX16 ( 4*32+13) /* CMPXCHG16B */ |
| 120 | #define X86_FEATURE_XTPR ( 4*32+14) /* Send Task Priority Messages */ |
| 121 | #define X86_FEATURE_PDCM ( 4*32+15) /* Performance Capabilities */ |
| 122 | #define X86_FEATURE_PCID ( 4*32+17) /* Process Context Identifiers */ |
| 123 | #define X86_FEATURE_DCA ( 4*32+18) /* Direct Cache Access */ |
| 124 | #define X86_FEATURE_XMM4_1 ( 4*32+19) /* "sse4_1" SSE-4.1 */ |
| 125 | #define X86_FEATURE_XMM4_2 ( 4*32+20) /* "sse4_2" SSE-4.2 */ |
| 126 | #define X86_FEATURE_X2APIC ( 4*32+21) /* x2APIC */ |
| 127 | #define X86_FEATURE_MOVBE ( 4*32+22) /* MOVBE instruction */ |
| 128 | #define X86_FEATURE_POPCNT ( 4*32+23) /* POPCNT instruction */ |
| 129 | #define X86_FEATURE_TSC_DEADLINE_TIMER ( 4*32+24) /* Tsc deadline timer */ |
| 130 | #define X86_FEATURE_AES ( 4*32+25) /* AES instructions */ |
| 131 | #define X86_FEATURE_XSAVE ( 4*32+26) /* XSAVE/XRSTOR/XSETBV/XGETBV */ |
| 132 | #define X86_FEATURE_OSXSAVE ( 4*32+27) /* "" XSAVE enabled in the OS */ |
| 133 | #define X86_FEATURE_AVX ( 4*32+28) /* Advanced Vector Extensions */ |
| 134 | #define X86_FEATURE_F16C ( 4*32+29) /* 16-bit fp conversions */ |
| 135 | #define X86_FEATURE_RDRAND ( 4*32+30) /* The RDRAND instruction */ |
| 136 | #define X86_FEATURE_HYPERVISOR ( 4*32+31) /* Running on a hypervisor */ |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 137 | |
| 138 | /* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */ |
Fenghua Yu | 446fd80 | 2014-05-29 11:12:29 -0700 | [diff] [blame] | 139 | #define X86_FEATURE_XSTORE ( 5*32+ 2) /* "rng" RNG present (xstore) */ |
| 140 | #define X86_FEATURE_XSTORE_EN ( 5*32+ 3) /* "rng_en" RNG enabled */ |
| 141 | #define X86_FEATURE_XCRYPT ( 5*32+ 6) /* "ace" on-CPU crypto (xcrypt) */ |
| 142 | #define X86_FEATURE_XCRYPT_EN ( 5*32+ 7) /* "ace_en" on-CPU crypto enabled */ |
| 143 | #define X86_FEATURE_ACE2 ( 5*32+ 8) /* Advanced Cryptography Engine v2 */ |
| 144 | #define X86_FEATURE_ACE2_EN ( 5*32+ 9) /* ACE v2 enabled */ |
| 145 | #define X86_FEATURE_PHE ( 5*32+10) /* PadLock Hash Engine */ |
| 146 | #define X86_FEATURE_PHE_EN ( 5*32+11) /* PHE enabled */ |
| 147 | #define X86_FEATURE_PMM ( 5*32+12) /* PadLock Montgomery Multiplier */ |
| 148 | #define X86_FEATURE_PMM_EN ( 5*32+13) /* PMM enabled */ |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 149 | |
| 150 | /* More extended AMD flags: CPUID level 0x80000001, ecx, word 6 */ |
Fenghua Yu | 446fd80 | 2014-05-29 11:12:29 -0700 | [diff] [blame] | 151 | #define X86_FEATURE_LAHF_LM ( 6*32+ 0) /* LAHF/SAHF in long mode */ |
| 152 | #define X86_FEATURE_CMP_LEGACY ( 6*32+ 1) /* If yes HyperThreading not valid */ |
| 153 | #define X86_FEATURE_SVM ( 6*32+ 2) /* Secure virtual machine */ |
| 154 | #define X86_FEATURE_EXTAPIC ( 6*32+ 3) /* Extended APIC space */ |
| 155 | #define X86_FEATURE_CR8_LEGACY ( 6*32+ 4) /* CR8 in 32-bit mode */ |
| 156 | #define X86_FEATURE_ABM ( 6*32+ 5) /* Advanced bit manipulation */ |
| 157 | #define X86_FEATURE_SSE4A ( 6*32+ 6) /* SSE-4A */ |
| 158 | #define X86_FEATURE_MISALIGNSSE ( 6*32+ 7) /* Misaligned SSE mode */ |
| 159 | #define X86_FEATURE_3DNOWPREFETCH ( 6*32+ 8) /* 3DNow prefetch instructions */ |
| 160 | #define X86_FEATURE_OSVW ( 6*32+ 9) /* OS Visible Workaround */ |
| 161 | #define X86_FEATURE_IBS ( 6*32+10) /* Instruction Based Sampling */ |
| 162 | #define X86_FEATURE_XOP ( 6*32+11) /* extended AVX instructions */ |
| 163 | #define X86_FEATURE_SKINIT ( 6*32+12) /* SKINIT/STGI instructions */ |
| 164 | #define X86_FEATURE_WDT ( 6*32+13) /* Watchdog timer */ |
| 165 | #define X86_FEATURE_LWP ( 6*32+15) /* Light Weight Profiling */ |
| 166 | #define X86_FEATURE_FMA4 ( 6*32+16) /* 4 operands MAC instructions */ |
| 167 | #define X86_FEATURE_TCE ( 6*32+17) /* translation cache extension */ |
| 168 | #define X86_FEATURE_NODEID_MSR ( 6*32+19) /* NodeId MSR */ |
| 169 | #define X86_FEATURE_TBM ( 6*32+21) /* trailing bit manipulations */ |
| 170 | #define X86_FEATURE_TOPOEXT ( 6*32+22) /* topology extensions CPUID leafs */ |
| 171 | #define X86_FEATURE_PERFCTR_CORE ( 6*32+23) /* core performance counter extensions */ |
| 172 | #define X86_FEATURE_PERFCTR_NB ( 6*32+24) /* NB performance counter extensions */ |
| 173 | #define X86_FEATURE_PERFCTR_L2 ( 6*32+28) /* L2 performance counter extensions */ |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 174 | |
| 175 | /* |
| 176 | * Auxiliary flags: Linux defined - For features scattered in various |
H. Peter Anvin | bdc802d | 2010-07-07 17:29:18 -0700 | [diff] [blame] | 177 | * CPUID levels like 0x6, 0xA etc, word 7 |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 178 | */ |
Fenghua Yu | 446fd80 | 2014-05-29 11:12:29 -0700 | [diff] [blame] | 179 | #define X86_FEATURE_IDA ( 7*32+ 0) /* Intel Dynamic Acceleration */ |
| 180 | #define X86_FEATURE_ARAT ( 7*32+ 1) /* Always Running APIC Timer */ |
| 181 | #define X86_FEATURE_CPB ( 7*32+ 2) /* AMD Core Performance Boost */ |
| 182 | #define X86_FEATURE_EPB ( 7*32+ 3) /* IA32_ENERGY_PERF_BIAS support */ |
Fenghua Yu | 446fd80 | 2014-05-29 11:12:29 -0700 | [diff] [blame] | 183 | #define X86_FEATURE_PLN ( 7*32+ 5) /* Intel Power Limit Notification */ |
| 184 | #define X86_FEATURE_PTS ( 7*32+ 6) /* Intel Package Thermal Status */ |
| 185 | #define X86_FEATURE_DTHERM ( 7*32+ 7) /* Digital Thermal Sensor */ |
| 186 | #define X86_FEATURE_HW_PSTATE ( 7*32+ 8) /* AMD HW-PState */ |
| 187 | #define X86_FEATURE_PROC_FEEDBACK ( 7*32+ 9) /* AMD ProcFeedbackInterface */ |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 188 | |
H. Peter Anvin | bdc802d | 2010-07-07 17:29:18 -0700 | [diff] [blame] | 189 | /* Virtualization flags: Linux defined, word 8 */ |
Fenghua Yu | 446fd80 | 2014-05-29 11:12:29 -0700 | [diff] [blame] | 190 | #define X86_FEATURE_TPR_SHADOW ( 8*32+ 0) /* Intel TPR Shadow */ |
| 191 | #define X86_FEATURE_VNMI ( 8*32+ 1) /* Intel Virtual NMI */ |
| 192 | #define X86_FEATURE_FLEXPRIORITY ( 8*32+ 2) /* Intel FlexPriority */ |
| 193 | #define X86_FEATURE_EPT ( 8*32+ 3) /* Intel Extended Page Table */ |
| 194 | #define X86_FEATURE_VPID ( 8*32+ 4) /* Intel Virtual Processor ID */ |
| 195 | #define X86_FEATURE_NPT ( 8*32+ 5) /* AMD Nested Page Table support */ |
| 196 | #define X86_FEATURE_LBRV ( 8*32+ 6) /* AMD LBR Virtualization support */ |
| 197 | #define X86_FEATURE_SVML ( 8*32+ 7) /* "svm_lock" AMD SVM locking MSR */ |
| 198 | #define X86_FEATURE_NRIPS ( 8*32+ 8) /* "nrip_save" AMD SVM next_rip save */ |
| 199 | #define X86_FEATURE_TSCRATEMSR ( 8*32+ 9) /* "tsc_scale" AMD TSC scaling support */ |
| 200 | #define X86_FEATURE_VMCBCLEAN ( 8*32+10) /* "vmcb_clean" AMD VMCB clean bits support */ |
| 201 | #define X86_FEATURE_FLUSHBYASID ( 8*32+11) /* AMD flush-by-ASID support */ |
| 202 | #define X86_FEATURE_DECODEASSISTS ( 8*32+12) /* AMD Decode Assists support */ |
| 203 | #define X86_FEATURE_PAUSEFILTER ( 8*32+13) /* AMD filtered pause intercept */ |
| 204 | #define X86_FEATURE_PFTHRESHOLD ( 8*32+14) /* AMD pause filter threshold */ |
Andre Przywara | aeb9c7d | 2010-09-06 15:14:20 +0200 | [diff] [blame] | 205 | |
Sheng Yang | e38e05a | 2008-09-10 18:53:34 +0800 | [diff] [blame] | 206 | |
H. Peter Anvin | bdc802d | 2010-07-07 17:29:18 -0700 | [diff] [blame] | 207 | /* Intel-defined CPU features, CPUID level 0x00000007:0 (ebx), word 9 */ |
Fenghua Yu | 446fd80 | 2014-05-29 11:12:29 -0700 | [diff] [blame] | 208 | #define X86_FEATURE_FSGSBASE ( 9*32+ 0) /* {RD/WR}{FS/GS}BASE instructions*/ |
| 209 | #define X86_FEATURE_TSC_ADJUST ( 9*32+ 1) /* TSC adjustment MSR 0x3b */ |
| 210 | #define X86_FEATURE_BMI1 ( 9*32+ 3) /* 1st group bit manipulation extensions */ |
| 211 | #define X86_FEATURE_HLE ( 9*32+ 4) /* Hardware Lock Elision */ |
| 212 | #define X86_FEATURE_AVX2 ( 9*32+ 5) /* AVX2 instructions */ |
| 213 | #define X86_FEATURE_SMEP ( 9*32+ 7) /* Supervisor Mode Execution Protection */ |
| 214 | #define X86_FEATURE_BMI2 ( 9*32+ 8) /* 2nd group bit manipulation extensions */ |
| 215 | #define X86_FEATURE_ERMS ( 9*32+ 9) /* Enhanced REP MOVSB/STOSB */ |
| 216 | #define X86_FEATURE_INVPCID ( 9*32+10) /* Invalidate Processor Context ID */ |
| 217 | #define X86_FEATURE_RTM ( 9*32+11) /* Restricted Transactional Memory */ |
| 218 | #define X86_FEATURE_MPX ( 9*32+14) /* Memory Protection Extension */ |
| 219 | #define X86_FEATURE_AVX512F ( 9*32+16) /* AVX-512 Foundation */ |
| 220 | #define X86_FEATURE_RDSEED ( 9*32+18) /* The RDSEED instruction */ |
| 221 | #define X86_FEATURE_ADX ( 9*32+19) /* The ADCX and ADOX instructions */ |
| 222 | #define X86_FEATURE_SMAP ( 9*32+20) /* Supervisor Mode Access Prevention */ |
| 223 | #define X86_FEATURE_CLFLUSHOPT ( 9*32+23) /* CLFLUSHOPT instruction */ |
| 224 | #define X86_FEATURE_AVX512PF ( 9*32+26) /* AVX-512 Prefetch */ |
| 225 | #define X86_FEATURE_AVX512ER ( 9*32+27) /* AVX-512 Exponential and Reciprocal */ |
| 226 | #define X86_FEATURE_AVX512CD ( 9*32+28) /* AVX-512 Conflict Detection */ |
H. Peter Anvin | bdc802d | 2010-07-07 17:29:18 -0700 | [diff] [blame] | 227 | |
Fenghua Yu | 6229ad2 | 2014-05-29 11:12:30 -0700 | [diff] [blame] | 228 | /* Extended state features, CPUID level 0x0000000d:1 (eax), word 10 */ |
| 229 | #define X86_FEATURE_XSAVEOPT (10*32+ 0) /* XSAVEOPT */ |
| 230 | #define X86_FEATURE_XSAVEC (10*32+ 1) /* XSAVEC */ |
| 231 | #define X86_FEATURE_XGETBV1 (10*32+ 2) /* XGETBV with ECX = 1 */ |
| 232 | #define X86_FEATURE_XSAVES (10*32+ 3) /* XSAVES/XRSTORS */ |
| 233 | |
Borislav Petkov | 65fc985 | 2013-03-20 15:07:23 +0100 | [diff] [blame] | 234 | /* |
| 235 | * BUG word(s) |
| 236 | */ |
| 237 | #define X86_BUG(x) (NCAPINTS*32 + (x)) |
| 238 | |
Borislav Petkov | e2604b4 | 2013-03-20 15:07:24 +0100 | [diff] [blame] | 239 | #define X86_BUG_F00F X86_BUG(0) /* Intel F00F */ |
Borislav Petkov | 93a829e | 2013-03-20 15:07:25 +0100 | [diff] [blame] | 240 | #define X86_BUG_FDIV X86_BUG(1) /* FPU FDIV */ |
Borislav Petkov | c5b41a6 | 2013-03-20 15:07:26 +0100 | [diff] [blame] | 241 | #define X86_BUG_COMA X86_BUG(2) /* Cyrix 6x86 coma */ |
Borislav Petkov | e6ee94d | 2013-03-20 15:07:27 +0100 | [diff] [blame] | 242 | #define X86_BUG_AMD_TLB_MMATCH X86_BUG(3) /* AMD Erratum 383 */ |
Borislav Petkov | 7d7dc11 | 2013-03-20 15:07:28 +0100 | [diff] [blame] | 243 | #define X86_BUG_AMD_APIC_C1E X86_BUG(4) /* AMD Erratum 400 */ |
Borislav Petkov | 9b13a93 | 2014-06-18 00:06:23 +0200 | [diff] [blame^] | 244 | #define X86_BUG_11AP X86_BUG(5) /* Bad local APIC aka 11AP */ |
| 245 | #define X86_BUG_FXSAVE_LEAK X86_BUG(6) /* FXSAVE leaks FOP/FIP/FOP */ |
| 246 | #define X86_BUG_CLFLUSH_MONITOR X86_BUG(7) /* AAI65, CLFLUSH required before MONITOR */ |
Borislav Petkov | e2604b4 | 2013-03-20 15:07:24 +0100 | [diff] [blame] | 247 | |
H. Peter Anvin | fa1408e | 2008-02-04 16:48:00 +0100 | [diff] [blame] | 248 | #if defined(__KERNEL__) && !defined(__ASSEMBLY__) |
| 249 | |
H. Peter Anvin | a3c8acd | 2010-05-11 17:47:07 -0700 | [diff] [blame] | 250 | #include <asm/asm.h> |
H. Peter Anvin | fa1408e | 2008-02-04 16:48:00 +0100 | [diff] [blame] | 251 | #include <linux/bitops.h> |
| 252 | |
| 253 | extern const char * const x86_cap_flags[NCAPINTS*32]; |
| 254 | extern const char * const x86_power_flags[32]; |
| 255 | |
Ingo Molnar | 0f8d2b9 | 2008-02-26 08:34:21 +0100 | [diff] [blame] | 256 | #define test_cpu_cap(c, bit) \ |
| 257 | test_bit(bit, (unsigned long *)((c)->x86_capability)) |
| 258 | |
Christoph Lameter | 349c004 | 2011-03-12 12:50:10 +0100 | [diff] [blame] | 259 | #define REQUIRED_MASK_BIT_SET(bit) \ |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 260 | ( (((bit)>>5)==0 && (1UL<<((bit)&31) & REQUIRED_MASK0)) || \ |
| 261 | (((bit)>>5)==1 && (1UL<<((bit)&31) & REQUIRED_MASK1)) || \ |
| 262 | (((bit)>>5)==2 && (1UL<<((bit)&31) & REQUIRED_MASK2)) || \ |
| 263 | (((bit)>>5)==3 && (1UL<<((bit)&31) & REQUIRED_MASK3)) || \ |
| 264 | (((bit)>>5)==4 && (1UL<<((bit)&31) & REQUIRED_MASK4)) || \ |
| 265 | (((bit)>>5)==5 && (1UL<<((bit)&31) & REQUIRED_MASK5)) || \ |
| 266 | (((bit)>>5)==6 && (1UL<<((bit)&31) & REQUIRED_MASK6)) || \ |
H. Peter Anvin | bdc802d | 2010-07-07 17:29:18 -0700 | [diff] [blame] | 267 | (((bit)>>5)==7 && (1UL<<((bit)&31) & REQUIRED_MASK7)) || \ |
| 268 | (((bit)>>5)==8 && (1UL<<((bit)&31) & REQUIRED_MASK8)) || \ |
Christoph Lameter | 349c004 | 2011-03-12 12:50:10 +0100 | [diff] [blame] | 269 | (((bit)>>5)==9 && (1UL<<((bit)&31) & REQUIRED_MASK9)) ) |
| 270 | |
| 271 | #define cpu_has(c, bit) \ |
| 272 | (__builtin_constant_p(bit) && REQUIRED_MASK_BIT_SET(bit) ? 1 : \ |
Ingo Molnar | 0f8d2b9 | 2008-02-26 08:34:21 +0100 | [diff] [blame] | 273 | test_cpu_cap(c, bit)) |
| 274 | |
Christoph Lameter | 349c004 | 2011-03-12 12:50:10 +0100 | [diff] [blame] | 275 | #define this_cpu_has(bit) \ |
| 276 | (__builtin_constant_p(bit) && REQUIRED_MASK_BIT_SET(bit) ? 1 : \ |
| 277 | x86_this_cpu_test_bit(bit, (unsigned long *)&cpu_info.x86_capability)) |
| 278 | |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 279 | #define boot_cpu_has(bit) cpu_has(&boot_cpu_data, bit) |
| 280 | |
Jeremy Fitzhardinge | 53756d3 | 2008-01-30 13:30:55 +0100 | [diff] [blame] | 281 | #define set_cpu_cap(c, bit) set_bit(bit, (unsigned long *)((c)->x86_capability)) |
| 282 | #define clear_cpu_cap(c, bit) clear_bit(bit, (unsigned long *)((c)->x86_capability)) |
Andi Kleen | 7d851c8 | 2008-01-30 13:33:20 +0100 | [diff] [blame] | 283 | #define setup_clear_cpu_cap(bit) do { \ |
| 284 | clear_cpu_cap(&boot_cpu_data, bit); \ |
Yinghai Lu | 3e0c373 | 2009-05-09 23:47:42 -0700 | [diff] [blame] | 285 | set_bit(bit, (unsigned long *)cpu_caps_cleared); \ |
Andi Kleen | 7d851c8 | 2008-01-30 13:33:20 +0100 | [diff] [blame] | 286 | } while (0) |
Andi Kleen | 404ee5b | 2008-01-30 13:33:20 +0100 | [diff] [blame] | 287 | #define setup_force_cpu_cap(bit) do { \ |
| 288 | set_cpu_cap(&boot_cpu_data, bit); \ |
Yinghai Lu | 3e0c373 | 2009-05-09 23:47:42 -0700 | [diff] [blame] | 289 | set_bit(bit, (unsigned long *)cpu_caps_set); \ |
Andi Kleen | 404ee5b | 2008-01-30 13:33:20 +0100 | [diff] [blame] | 290 | } while (0) |
Jeremy Fitzhardinge | 53756d3 | 2008-01-30 13:30:55 +0100 | [diff] [blame] | 291 | |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 292 | #define cpu_has_fpu boot_cpu_has(X86_FEATURE_FPU) |
| 293 | #define cpu_has_vme boot_cpu_has(X86_FEATURE_VME) |
| 294 | #define cpu_has_de boot_cpu_has(X86_FEATURE_DE) |
| 295 | #define cpu_has_pse boot_cpu_has(X86_FEATURE_PSE) |
| 296 | #define cpu_has_tsc boot_cpu_has(X86_FEATURE_TSC) |
| 297 | #define cpu_has_pae boot_cpu_has(X86_FEATURE_PAE) |
| 298 | #define cpu_has_pge boot_cpu_has(X86_FEATURE_PGE) |
| 299 | #define cpu_has_apic boot_cpu_has(X86_FEATURE_APIC) |
| 300 | #define cpu_has_sep boot_cpu_has(X86_FEATURE_SEP) |
| 301 | #define cpu_has_mtrr boot_cpu_has(X86_FEATURE_MTRR) |
| 302 | #define cpu_has_mmx boot_cpu_has(X86_FEATURE_MMX) |
| 303 | #define cpu_has_fxsr boot_cpu_has(X86_FEATURE_FXSR) |
| 304 | #define cpu_has_xmm boot_cpu_has(X86_FEATURE_XMM) |
| 305 | #define cpu_has_xmm2 boot_cpu_has(X86_FEATURE_XMM2) |
| 306 | #define cpu_has_xmm3 boot_cpu_has(X86_FEATURE_XMM3) |
Mathias Krause | 66be895 | 2011-08-04 20:19:25 +0200 | [diff] [blame] | 307 | #define cpu_has_ssse3 boot_cpu_has(X86_FEATURE_SSSE3) |
Huang Ying | 54b6a1b | 2009-01-18 16:28:34 +1100 | [diff] [blame] | 308 | #define cpu_has_aes boot_cpu_has(X86_FEATURE_AES) |
Mathias Krause | 66be895 | 2011-08-04 20:19:25 +0200 | [diff] [blame] | 309 | #define cpu_has_avx boot_cpu_has(X86_FEATURE_AVX) |
Jussi Kivilinna | 6048801 | 2013-04-13 13:46:45 +0300 | [diff] [blame] | 310 | #define cpu_has_avx2 boot_cpu_has(X86_FEATURE_AVX2) |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 311 | #define cpu_has_ht boot_cpu_has(X86_FEATURE_HT) |
| 312 | #define cpu_has_mp boot_cpu_has(X86_FEATURE_MP) |
| 313 | #define cpu_has_nx boot_cpu_has(X86_FEATURE_NX) |
| 314 | #define cpu_has_k6_mtrr boot_cpu_has(X86_FEATURE_K6_MTRR) |
| 315 | #define cpu_has_cyrix_arr boot_cpu_has(X86_FEATURE_CYRIX_ARR) |
| 316 | #define cpu_has_centaur_mcr boot_cpu_has(X86_FEATURE_CENTAUR_MCR) |
| 317 | #define cpu_has_xstore boot_cpu_has(X86_FEATURE_XSTORE) |
| 318 | #define cpu_has_xstore_enabled boot_cpu_has(X86_FEATURE_XSTORE_EN) |
| 319 | #define cpu_has_xcrypt boot_cpu_has(X86_FEATURE_XCRYPT) |
| 320 | #define cpu_has_xcrypt_enabled boot_cpu_has(X86_FEATURE_XCRYPT_EN) |
| 321 | #define cpu_has_ace2 boot_cpu_has(X86_FEATURE_ACE2) |
| 322 | #define cpu_has_ace2_enabled boot_cpu_has(X86_FEATURE_ACE2_EN) |
| 323 | #define cpu_has_phe boot_cpu_has(X86_FEATURE_PHE) |
| 324 | #define cpu_has_phe_enabled boot_cpu_has(X86_FEATURE_PHE_EN) |
| 325 | #define cpu_has_pmm boot_cpu_has(X86_FEATURE_PMM) |
| 326 | #define cpu_has_pmm_enabled boot_cpu_has(X86_FEATURE_PMM_EN) |
| 327 | #define cpu_has_ds boot_cpu_has(X86_FEATURE_DS) |
| 328 | #define cpu_has_pebs boot_cpu_has(X86_FEATURE_PEBS) |
H. Peter Anvin | 840d283 | 2014-02-27 08:31:30 -0800 | [diff] [blame] | 329 | #define cpu_has_clflush boot_cpu_has(X86_FEATURE_CLFLUSH) |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 330 | #define cpu_has_bts boot_cpu_has(X86_FEATURE_BTS) |
Andi Kleen | 019c3e7 | 2008-02-04 16:48:09 +0100 | [diff] [blame] | 331 | #define cpu_has_gbpages boot_cpu_has(X86_FEATURE_GBPAGES) |
stephane eranian | 8697510 | 2008-03-07 13:05:27 -0800 | [diff] [blame] | 332 | #define cpu_has_arch_perfmon boot_cpu_has(X86_FEATURE_ARCH_PERFMON) |
venkatesh.pallipadi@intel.com | 2e5d9c8 | 2008-03-18 17:00:14 -0700 | [diff] [blame] | 333 | #define cpu_has_pat boot_cpu_has(X86_FEATURE_PAT) |
H. Peter Anvin | f1240c0 | 2008-08-27 18:53:07 -0700 | [diff] [blame] | 334 | #define cpu_has_xmm4_1 boot_cpu_has(X86_FEATURE_XMM4_1) |
Austin Zhang | 2a61812 | 2008-08-25 11:14:51 -0400 | [diff] [blame] | 335 | #define cpu_has_xmm4_2 boot_cpu_has(X86_FEATURE_XMM4_2) |
Suresh Siddha | 32e1d0a | 2008-07-10 11:16:50 -0700 | [diff] [blame] | 336 | #define cpu_has_x2apic boot_cpu_has(X86_FEATURE_X2APIC) |
H. Peter Anvin | f1240c0 | 2008-08-27 18:53:07 -0700 | [diff] [blame] | 337 | #define cpu_has_xsave boot_cpu_has(X86_FEATURE_XSAVE) |
Suresh Siddha | 212b021 | 2012-09-06 15:05:18 -0700 | [diff] [blame] | 338 | #define cpu_has_xsaveopt boot_cpu_has(X86_FEATURE_XSAVEOPT) |
Fenghua Yu | 6229ad2 | 2014-05-29 11:12:30 -0700 | [diff] [blame] | 339 | #define cpu_has_xsaves boot_cpu_has(X86_FEATURE_XSAVES) |
Mathias Krause | 66be895 | 2011-08-04 20:19:25 +0200 | [diff] [blame] | 340 | #define cpu_has_osxsave boot_cpu_has(X86_FEATURE_OSXSAVE) |
Alok Kataria | 49ab56a | 2008-11-01 18:34:37 -0700 | [diff] [blame] | 341 | #define cpu_has_hypervisor boot_cpu_has(X86_FEATURE_HYPERVISOR) |
Huang Ying | 0e1227d | 2009-10-19 11:53:06 +0900 | [diff] [blame] | 342 | #define cpu_has_pclmulqdq boot_cpu_has(X86_FEATURE_PCLMULQDQ) |
Robert Richter | 4979d27 | 2011-02-02 17:36:12 +0100 | [diff] [blame] | 343 | #define cpu_has_perfctr_core boot_cpu_has(X86_FEATURE_PERFCTR_CORE) |
Jacob Shin | e259514 | 2013-02-06 11:26:29 -0600 | [diff] [blame] | 344 | #define cpu_has_perfctr_nb boot_cpu_has(X86_FEATURE_PERFCTR_NB) |
Jacob Shin | c43ca50 | 2013-04-19 16:34:28 -0500 | [diff] [blame] | 345 | #define cpu_has_perfctr_l2 boot_cpu_has(X86_FEATURE_PERFCTR_L2) |
Christoph Lameter | 3824abd | 2011-06-01 12:25:47 -0500 | [diff] [blame] | 346 | #define cpu_has_cx8 boot_cpu_has(X86_FEATURE_CX8) |
| 347 | #define cpu_has_cx16 boot_cpu_has(X86_FEATURE_CX16) |
Suresh Siddha | 5d2bd70 | 2012-09-06 14:58:52 -0700 | [diff] [blame] | 348 | #define cpu_has_eager_fpu boot_cpu_has(X86_FEATURE_EAGER_FPU) |
Andreas Herrmann | 193f3fc | 2012-10-19 10:58:13 +0200 | [diff] [blame] | 349 | #define cpu_has_topoext boot_cpu_has(X86_FEATURE_TOPOEXT) |
H. Peter Anvin | 7b11fb5 | 2008-01-30 13:30:07 +0100 | [diff] [blame] | 350 | |
| 351 | #ifdef CONFIG_X86_64 |
| 352 | |
| 353 | #undef cpu_has_vme |
| 354 | #define cpu_has_vme 0 |
| 355 | |
| 356 | #undef cpu_has_pae |
| 357 | #define cpu_has_pae ___BUG___ |
| 358 | |
| 359 | #undef cpu_has_mp |
| 360 | #define cpu_has_mp 1 |
| 361 | |
| 362 | #undef cpu_has_k6_mtrr |
| 363 | #define cpu_has_k6_mtrr 0 |
| 364 | |
| 365 | #undef cpu_has_cyrix_arr |
| 366 | #define cpu_has_cyrix_arr 0 |
| 367 | |
| 368 | #undef cpu_has_centaur_mcr |
| 369 | #define cpu_has_centaur_mcr 0 |
| 370 | |
| 371 | #endif /* CONFIG_X86_64 */ |
| 372 | |
Tetsuo Handa | 2fd8186 | 2010-08-30 09:45:40 +0900 | [diff] [blame] | 373 | #if __GNUC__ >= 4 |
Borislav Petkov | 5700f74 | 2013-06-09 12:07:32 +0200 | [diff] [blame] | 374 | extern void warn_pre_alternatives(void); |
Borislav Petkov | 4a90a99 | 2013-06-09 12:07:33 +0200 | [diff] [blame] | 375 | extern bool __static_cpu_has_safe(u16 bit); |
Borislav Petkov | 5700f74 | 2013-06-09 12:07:32 +0200 | [diff] [blame] | 376 | |
H. Peter Anvin | a3c8acd | 2010-05-11 17:47:07 -0700 | [diff] [blame] | 377 | /* |
| 378 | * Static testing of CPU features. Used the same as boot_cpu_has(). |
| 379 | * These are only valid after alternatives have run, but will statically |
| 380 | * patch the target code for additional performance. |
H. Peter Anvin | a3c8acd | 2010-05-11 17:47:07 -0700 | [diff] [blame] | 381 | */ |
H. Peter Anvin | 83a7a2a | 2010-06-10 00:10:43 +0000 | [diff] [blame] | 382 | static __always_inline __pure bool __static_cpu_has(u16 bit) |
H. Peter Anvin | a3c8acd | 2010-05-11 17:47:07 -0700 | [diff] [blame] | 383 | { |
Borislav Petkov | 62122fd | 2013-06-28 18:41:41 +0200 | [diff] [blame] | 384 | #ifdef CC_HAVE_ASM_GOTO |
Borislav Petkov | 5700f74 | 2013-06-09 12:07:32 +0200 | [diff] [blame] | 385 | |
| 386 | #ifdef CONFIG_X86_DEBUG_STATIC_CPU_HAS |
Borislav Petkov | 62122fd | 2013-06-28 18:41:41 +0200 | [diff] [blame] | 387 | |
Borislav Petkov | 5700f74 | 2013-06-09 12:07:32 +0200 | [diff] [blame] | 388 | /* |
| 389 | * Catch too early usage of this before alternatives |
| 390 | * have run. |
| 391 | */ |
Ingo Molnar | 3f0116c | 2013-10-10 10:16:30 +0200 | [diff] [blame] | 392 | asm_volatile_goto("1: jmp %l[t_warn]\n" |
Borislav Petkov | 5700f74 | 2013-06-09 12:07:32 +0200 | [diff] [blame] | 393 | "2:\n" |
| 394 | ".section .altinstructions,\"a\"\n" |
| 395 | " .long 1b - .\n" |
| 396 | " .long 0\n" /* no replacement */ |
| 397 | " .word %P0\n" /* 1: do replace */ |
| 398 | " .byte 2b - 1b\n" /* source len */ |
| 399 | " .byte 0\n" /* replacement len */ |
| 400 | ".previous\n" |
| 401 | /* skipping size check since replacement size = 0 */ |
| 402 | : : "i" (X86_FEATURE_ALWAYS) : : t_warn); |
Borislav Petkov | 62122fd | 2013-06-28 18:41:41 +0200 | [diff] [blame] | 403 | |
Borislav Petkov | 5700f74 | 2013-06-09 12:07:32 +0200 | [diff] [blame] | 404 | #endif |
| 405 | |
Ingo Molnar | 3f0116c | 2013-10-10 10:16:30 +0200 | [diff] [blame] | 406 | asm_volatile_goto("1: jmp %l[t_no]\n" |
H. Peter Anvin | a3c8acd | 2010-05-11 17:47:07 -0700 | [diff] [blame] | 407 | "2:\n" |
| 408 | ".section .altinstructions,\"a\"\n" |
Andy Lutomirski | 59e97e4 | 2011-07-13 09:24:10 -0400 | [diff] [blame] | 409 | " .long 1b - .\n" |
| 410 | " .long 0\n" /* no replacement */ |
H. Peter Anvin | 83a7a2a | 2010-06-10 00:10:43 +0000 | [diff] [blame] | 411 | " .word %P0\n" /* feature bit */ |
H. Peter Anvin | a3c8acd | 2010-05-11 17:47:07 -0700 | [diff] [blame] | 412 | " .byte 2b - 1b\n" /* source len */ |
| 413 | " .byte 0\n" /* replacement len */ |
H. Peter Anvin | a3c8acd | 2010-05-11 17:47:07 -0700 | [diff] [blame] | 414 | ".previous\n" |
H. Peter Anvin | 83a7a2a | 2010-06-10 00:10:43 +0000 | [diff] [blame] | 415 | /* skipping size check since replacement size = 0 */ |
H. Peter Anvin | a3c8acd | 2010-05-11 17:47:07 -0700 | [diff] [blame] | 416 | : : "i" (bit) : : t_no); |
| 417 | return true; |
| 418 | t_no: |
| 419 | return false; |
Borislav Petkov | 5700f74 | 2013-06-09 12:07:32 +0200 | [diff] [blame] | 420 | |
| 421 | #ifdef CONFIG_X86_DEBUG_STATIC_CPU_HAS |
| 422 | t_warn: |
| 423 | warn_pre_alternatives(); |
| 424 | return false; |
| 425 | #endif |
Borislav Petkov | 62122fd | 2013-06-28 18:41:41 +0200 | [diff] [blame] | 426 | |
| 427 | #else /* CC_HAVE_ASM_GOTO */ |
| 428 | |
H. Peter Anvin | a3c8acd | 2010-05-11 17:47:07 -0700 | [diff] [blame] | 429 | u8 flag; |
| 430 | /* Open-coded due to __stringify() in ALTERNATIVE() */ |
| 431 | asm volatile("1: movb $0,%0\n" |
| 432 | "2:\n" |
| 433 | ".section .altinstructions,\"a\"\n" |
Andy Lutomirski | 59e97e4 | 2011-07-13 09:24:10 -0400 | [diff] [blame] | 434 | " .long 1b - .\n" |
| 435 | " .long 3f - .\n" |
H. Peter Anvin | 83a7a2a | 2010-06-10 00:10:43 +0000 | [diff] [blame] | 436 | " .word %P1\n" /* feature bit */ |
H. Peter Anvin | a3c8acd | 2010-05-11 17:47:07 -0700 | [diff] [blame] | 437 | " .byte 2b - 1b\n" /* source len */ |
| 438 | " .byte 4f - 3f\n" /* replacement len */ |
H. Peter Anvin | 83a7a2a | 2010-06-10 00:10:43 +0000 | [diff] [blame] | 439 | ".previous\n" |
| 440 | ".section .discard,\"aw\",@progbits\n" |
| 441 | " .byte 0xff + (4f-3f) - (2b-1b)\n" /* size check */ |
H. Peter Anvin | a3c8acd | 2010-05-11 17:47:07 -0700 | [diff] [blame] | 442 | ".previous\n" |
| 443 | ".section .altinstr_replacement,\"ax\"\n" |
| 444 | "3: movb $1,%0\n" |
| 445 | "4:\n" |
| 446 | ".previous\n" |
| 447 | : "=qm" (flag) : "i" (bit)); |
| 448 | return flag; |
Borislav Petkov | 62122fd | 2013-06-28 18:41:41 +0200 | [diff] [blame] | 449 | |
| 450 | #endif /* CC_HAVE_ASM_GOTO */ |
H. Peter Anvin | a3c8acd | 2010-05-11 17:47:07 -0700 | [diff] [blame] | 451 | } |
| 452 | |
| 453 | #define static_cpu_has(bit) \ |
| 454 | ( \ |
| 455 | __builtin_constant_p(boot_cpu_has(bit)) ? \ |
| 456 | boot_cpu_has(bit) : \ |
H. Peter Anvin | 83a7a2a | 2010-06-10 00:10:43 +0000 | [diff] [blame] | 457 | __builtin_constant_p(bit) ? \ |
H. Peter Anvin | a3c8acd | 2010-05-11 17:47:07 -0700 | [diff] [blame] | 458 | __static_cpu_has(bit) : \ |
| 459 | boot_cpu_has(bit) \ |
| 460 | ) |
Borislav Petkov | 4a90a99 | 2013-06-09 12:07:33 +0200 | [diff] [blame] | 461 | |
| 462 | static __always_inline __pure bool _static_cpu_has_safe(u16 bit) |
| 463 | { |
Borislav Petkov | 62122fd | 2013-06-28 18:41:41 +0200 | [diff] [blame] | 464 | #ifdef CC_HAVE_ASM_GOTO |
Borislav Petkov | 4a90a99 | 2013-06-09 12:07:33 +0200 | [diff] [blame] | 465 | /* |
| 466 | * We need to spell the jumps to the compiler because, depending on the offset, |
| 467 | * the replacement jump can be bigger than the original jump, and this we cannot |
| 468 | * have. Thus, we force the jump to the widest, 4-byte, signed relative |
| 469 | * offset even though the last would often fit in less bytes. |
| 470 | */ |
Ingo Molnar | 3f0116c | 2013-10-10 10:16:30 +0200 | [diff] [blame] | 471 | asm_volatile_goto("1: .byte 0xe9\n .long %l[t_dynamic] - 2f\n" |
Borislav Petkov | 4a90a99 | 2013-06-09 12:07:33 +0200 | [diff] [blame] | 472 | "2:\n" |
| 473 | ".section .altinstructions,\"a\"\n" |
| 474 | " .long 1b - .\n" /* src offset */ |
| 475 | " .long 3f - .\n" /* repl offset */ |
| 476 | " .word %P1\n" /* always replace */ |
| 477 | " .byte 2b - 1b\n" /* src len */ |
| 478 | " .byte 4f - 3f\n" /* repl len */ |
| 479 | ".previous\n" |
| 480 | ".section .altinstr_replacement,\"ax\"\n" |
| 481 | "3: .byte 0xe9\n .long %l[t_no] - 2b\n" |
| 482 | "4:\n" |
| 483 | ".previous\n" |
| 484 | ".section .altinstructions,\"a\"\n" |
| 485 | " .long 1b - .\n" /* src offset */ |
| 486 | " .long 0\n" /* no replacement */ |
| 487 | " .word %P0\n" /* feature bit */ |
| 488 | " .byte 2b - 1b\n" /* src len */ |
| 489 | " .byte 0\n" /* repl len */ |
| 490 | ".previous\n" |
| 491 | : : "i" (bit), "i" (X86_FEATURE_ALWAYS) |
| 492 | : : t_dynamic, t_no); |
| 493 | return true; |
| 494 | t_no: |
| 495 | return false; |
| 496 | t_dynamic: |
| 497 | return __static_cpu_has_safe(bit); |
Borislav Petkov | 62122fd | 2013-06-28 18:41:41 +0200 | [diff] [blame] | 498 | #else |
Borislav Petkov | 4a90a99 | 2013-06-09 12:07:33 +0200 | [diff] [blame] | 499 | u8 flag; |
| 500 | /* Open-coded due to __stringify() in ALTERNATIVE() */ |
| 501 | asm volatile("1: movb $2,%0\n" |
| 502 | "2:\n" |
| 503 | ".section .altinstructions,\"a\"\n" |
| 504 | " .long 1b - .\n" /* src offset */ |
| 505 | " .long 3f - .\n" /* repl offset */ |
| 506 | " .word %P2\n" /* always replace */ |
| 507 | " .byte 2b - 1b\n" /* source len */ |
| 508 | " .byte 4f - 3f\n" /* replacement len */ |
| 509 | ".previous\n" |
| 510 | ".section .discard,\"aw\",@progbits\n" |
| 511 | " .byte 0xff + (4f-3f) - (2b-1b)\n" /* size check */ |
| 512 | ".previous\n" |
| 513 | ".section .altinstr_replacement,\"ax\"\n" |
| 514 | "3: movb $0,%0\n" |
| 515 | "4:\n" |
| 516 | ".previous\n" |
| 517 | ".section .altinstructions,\"a\"\n" |
| 518 | " .long 1b - .\n" /* src offset */ |
| 519 | " .long 5f - .\n" /* repl offset */ |
| 520 | " .word %P1\n" /* feature bit */ |
| 521 | " .byte 4b - 3b\n" /* src len */ |
| 522 | " .byte 6f - 5f\n" /* repl len */ |
| 523 | ".previous\n" |
| 524 | ".section .discard,\"aw\",@progbits\n" |
| 525 | " .byte 0xff + (6f-5f) - (4b-3b)\n" /* size check */ |
| 526 | ".previous\n" |
| 527 | ".section .altinstr_replacement,\"ax\"\n" |
| 528 | "5: movb $1,%0\n" |
| 529 | "6:\n" |
| 530 | ".previous\n" |
| 531 | : "=qm" (flag) |
| 532 | : "i" (bit), "i" (X86_FEATURE_ALWAYS)); |
| 533 | return (flag == 2 ? __static_cpu_has_safe(bit) : flag); |
Borislav Petkov | 62122fd | 2013-06-28 18:41:41 +0200 | [diff] [blame] | 534 | #endif /* CC_HAVE_ASM_GOTO */ |
Borislav Petkov | 4a90a99 | 2013-06-09 12:07:33 +0200 | [diff] [blame] | 535 | } |
| 536 | |
| 537 | #define static_cpu_has_safe(bit) \ |
| 538 | ( \ |
| 539 | __builtin_constant_p(boot_cpu_has(bit)) ? \ |
| 540 | boot_cpu_has(bit) : \ |
| 541 | _static_cpu_has_safe(bit) \ |
| 542 | ) |
H. Peter Anvin | 1ba4f22 | 2010-05-27 12:02:00 -0700 | [diff] [blame] | 543 | #else |
| 544 | /* |
| 545 | * gcc 3.x is too stupid to do the static test; fall back to dynamic. |
| 546 | */ |
Borislav Petkov | 4a90a99 | 2013-06-09 12:07:33 +0200 | [diff] [blame] | 547 | #define static_cpu_has(bit) boot_cpu_has(bit) |
| 548 | #define static_cpu_has_safe(bit) boot_cpu_has(bit) |
H. Peter Anvin | 1ba4f22 | 2010-05-27 12:02:00 -0700 | [diff] [blame] | 549 | #endif |
H. Peter Anvin | a3c8acd | 2010-05-11 17:47:07 -0700 | [diff] [blame] | 550 | |
Borislav Petkov | 9b13a93 | 2014-06-18 00:06:23 +0200 | [diff] [blame^] | 551 | #define cpu_has_bug(c, bit) cpu_has(c, (bit)) |
| 552 | #define set_cpu_bug(c, bit) set_cpu_cap(c, (bit)) |
| 553 | #define clear_cpu_bug(c, bit) clear_cpu_cap(c, (bit)) |
Borislav Petkov | 65fc985 | 2013-03-20 15:07:23 +0100 | [diff] [blame] | 554 | |
Borislav Petkov | 9b13a93 | 2014-06-18 00:06:23 +0200 | [diff] [blame^] | 555 | #define static_cpu_has_bug(bit) static_cpu_has((bit)) |
| 556 | #define static_cpu_has_bug_safe(bit) static_cpu_has_safe((bit)) |
| 557 | #define boot_cpu_has_bug(bit) cpu_has_bug(&boot_cpu_data, (bit)) |
Borislav Petkov | 65fc985 | 2013-03-20 15:07:23 +0100 | [diff] [blame] | 558 | |
Borislav Petkov | 9b13a93 | 2014-06-18 00:06:23 +0200 | [diff] [blame^] | 559 | #define MAX_CPU_FEATURES (NCAPINTS * 32) |
| 560 | #define cpu_have_feature boot_cpu_has |
Ard Biesheuvel | 2b9c1f0 | 2014-02-08 13:34:10 +0100 | [diff] [blame] | 561 | |
Borislav Petkov | 9b13a93 | 2014-06-18 00:06:23 +0200 | [diff] [blame^] | 562 | #define CPU_FEATURE_TYPEFMT "x86,ven%04Xfam%04Xmod%04X" |
| 563 | #define CPU_FEATURE_TYPEVAL boot_cpu_data.x86_vendor, boot_cpu_data.x86, \ |
| 564 | boot_cpu_data.x86_model |
Ard Biesheuvel | 2b9c1f0 | 2014-02-08 13:34:10 +0100 | [diff] [blame] | 565 | |
H. Peter Anvin | fa1408e | 2008-02-04 16:48:00 +0100 | [diff] [blame] | 566 | #endif /* defined(__KERNEL__) && !defined(__ASSEMBLY__) */ |
H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 567 | #endif /* _ASM_X86_CPUFEATURE_H */ |