blob: 00bc65a0aac9e609156cfde1cdd719acb6ca2916 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemminger0c3f4502009-08-18 15:17:11 +000053#define DRV_VERSION "1.25"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000067/* This is the worst case number of transmit list elements for a single skb:
68 VLAN + TSO + CKSUM + Data + skb_frags * DMA */
69#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_MAX_PENDING 4096
72#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700102static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700142 { 0 }
143};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700144
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700145MODULE_DEVICE_TABLE(pci, sky2_id_table);
146
147/* Avoid conditionals by using array */
148static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
149static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700150static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700151
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100152static void sky2_set_multicast(struct net_device *dev);
153
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800154/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800155static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700156{
157 int i;
158
159 gma_write16(hw, port, GM_SMI_DATA, val);
160 gma_write16(hw, port, GM_SMI_CTRL,
161 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
162
163 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800164 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
165 if (ctrl == 0xffff)
166 goto io_error;
167
168 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800169 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800170
171 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700172 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800174 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800176
177io_error:
178 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
179 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700180}
181
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800182static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700183{
184 int i;
185
Stephen Hemminger793b8832005-09-14 16:06:14 -0700186 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700187 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
188
189 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800190 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
191 if (ctrl == 0xffff)
192 goto io_error;
193
194 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800195 *val = gma_read16(hw, port, GM_SMI_DATA);
196 return 0;
197 }
198
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800199 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700200 }
201
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800202 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800203 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800204io_error:
205 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
206 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800207}
208
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800209static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800210{
211 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800212 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800213 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700214}
215
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800216
217static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700218{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800219 /* switch power to VCC (WA for VAUX problem) */
220 sky2_write8(hw, B0_POWER_CTRL,
221 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700222
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800223 /* disable Core Clock Division, */
224 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700225
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800226 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
227 /* enable bits are inverted */
228 sky2_write8(hw, B2_Y2_CLK_GATE,
229 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
230 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
231 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
232 else
233 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700234
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700235 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700236 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700237
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800238 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700239
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800240 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700241 /* set all bits to 0 except bits 15..12 and 8 */
242 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800243 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700246 /* set all bits to 0 except bits 28 & 27 */
247 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700249
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800250 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700251
252 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
253 reg = sky2_read32(hw, B2_GP_IO);
254 reg |= GLB_GPIO_STAT_RACE_DIS;
255 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700256
257 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700258 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000259
260 /* Turn on "driver loaded" LED */
261 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800262}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700263
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800264static void sky2_power_aux(struct sky2_hw *hw)
265{
266 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
267 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
268 else
269 /* enable bits are inverted */
270 sky2_write8(hw, B2_Y2_CLK_GATE,
271 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
272 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
273 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
274
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000275 /* switch power to VAUX if supported and PME from D3cold */
276 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
277 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800278 sky2_write8(hw, B0_POWER_CTRL,
279 (PC_VAUX_ENA | PC_VCC_ENA |
280 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000281
282 /* turn off "driver loaded LED" */
283 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700284}
285
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700286static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700287{
288 u16 reg;
289
290 /* disable all GMAC IRQ's */
291 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700292
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700293 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
294 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
295 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
296 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
297
298 reg = gma_read16(hw, port, GM_RX_CTRL);
299 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
300 gma_write16(hw, port, GM_RX_CTRL, reg);
301}
302
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700303/* flow control to advertise bits */
304static const u16 copper_fc_adv[] = {
305 [FC_NONE] = 0,
306 [FC_TX] = PHY_M_AN_ASP,
307 [FC_RX] = PHY_M_AN_PC,
308 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
309};
310
311/* flow control to advertise bits when using 1000BaseX */
312static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700313 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700314 [FC_TX] = PHY_M_P_ASYM_MD_X,
315 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700316 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700317};
318
319/* flow control to GMA disable bits */
320static const u16 gm_fc_disable[] = {
321 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
322 [FC_TX] = GM_GPCR_FC_RX_DIS,
323 [FC_RX] = GM_GPCR_FC_TX_DIS,
324 [FC_BOTH] = 0,
325};
326
327
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
329{
330 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700331 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700333 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700334 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700335 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
336
337 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700338 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
340
Stephen Hemminger53419c62007-05-14 12:38:11 -0700341 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700342 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700343 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700344 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
345 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700346 /* set master & slave downshift counter to 1x */
347 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700348
349 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
350 }
351
352 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700353 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700354 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700355 /* enable automatic crossover */
356 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700357
358 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
359 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
360 u16 spec;
361
362 /* Enable Class A driver for FE+ A0 */
363 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
364 spec |= PHY_M_FESC_SEL_CL_A;
365 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
366 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700367 } else {
368 /* disable energy detect */
369 ctrl &= ~PHY_M_PC_EN_DET_MSK;
370
371 /* enable automatic crossover */
372 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
373
Stephen Hemminger53419c62007-05-14 12:38:11 -0700374 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700375 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700376 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700377 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700378 ctrl &= ~PHY_M_PC_DSC_MSK;
379 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
380 }
381 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700382 } else {
383 /* workaround for deviation #4.88 (CRC errors) */
384 /* disable Automatic Crossover */
385
386 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700387 }
388
389 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
390
391 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700392 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700393 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
394
395 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
396 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
397 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
398 ctrl &= ~PHY_M_MAC_MD_MSK;
399 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700400 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
401
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700402 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700403 /* select page 1 to access Fiber registers */
404 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700405
406 /* for SFP-module set SIGDET polarity to low */
407 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
408 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700409 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700410 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700411
412 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700413 }
414
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700415 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700416 ct1000 = 0;
417 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700418 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700419
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700420 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700421 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700422 if (sky2->advertising & ADVERTISED_1000baseT_Full)
423 ct1000 |= PHY_M_1000C_AFD;
424 if (sky2->advertising & ADVERTISED_1000baseT_Half)
425 ct1000 |= PHY_M_1000C_AHD;
426 if (sky2->advertising & ADVERTISED_100baseT_Full)
427 adv |= PHY_M_AN_100_FD;
428 if (sky2->advertising & ADVERTISED_100baseT_Half)
429 adv |= PHY_M_AN_100_HD;
430 if (sky2->advertising & ADVERTISED_10baseT_Full)
431 adv |= PHY_M_AN_10_FD;
432 if (sky2->advertising & ADVERTISED_10baseT_Half)
433 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700434
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700435 } else { /* special defines for FIBER (88E1040S only) */
436 if (sky2->advertising & ADVERTISED_1000baseT_Full)
437 adv |= PHY_M_AN_1000X_AFD;
438 if (sky2->advertising & ADVERTISED_1000baseT_Half)
439 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700440 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700441
442 /* Restart Auto-negotiation */
443 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
444 } else {
445 /* forced speed/duplex settings */
446 ct1000 = PHY_M_1000C_MSE;
447
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700448 /* Disable auto update for duplex flow control and duplex */
449 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450
451 switch (sky2->speed) {
452 case SPEED_1000:
453 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700454 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700455 break;
456 case SPEED_100:
457 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700458 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700459 break;
460 }
461
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462 if (sky2->duplex == DUPLEX_FULL) {
463 reg |= GM_GPCR_DUP_FULL;
464 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700465 } else if (sky2->speed < SPEED_1000)
466 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700467 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700468
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700469 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
470 if (sky2_is_copper(hw))
471 adv |= copper_fc_adv[sky2->flow_mode];
472 else
473 adv |= fiber_fc_adv[sky2->flow_mode];
474 } else {
475 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700476 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700477
478 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700479 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700480 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
481 else
482 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700483 }
484
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700485 gma_write16(hw, port, GM_GP_CTRL, reg);
486
Stephen Hemminger05745c42007-09-19 15:36:45 -0700487 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700488 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
489
490 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
491 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
492
493 /* Setup Phy LED's */
494 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
495 ledover = 0;
496
497 switch (hw->chip_id) {
498 case CHIP_ID_YUKON_FE:
499 /* on 88E3082 these bits are at 11..9 (shifted left) */
500 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
501
502 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
503
504 /* delete ACT LED control bits */
505 ctrl &= ~PHY_M_FELP_LED1_MSK;
506 /* change ACT LED control to blink mode */
507 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
508 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
509 break;
510
Stephen Hemminger05745c42007-09-19 15:36:45 -0700511 case CHIP_ID_YUKON_FE_P:
512 /* Enable Link Partner Next Page */
513 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
514 ctrl |= PHY_M_PC_ENA_LIP_NP;
515
516 /* disable Energy Detect and enable scrambler */
517 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
518 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
519
520 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
521 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
522 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
523 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
524
525 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
526 break;
527
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700528 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700529 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700530
531 /* select page 3 to access LED control register */
532 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
533
534 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700535 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
536 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
537 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
538 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
539 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700540
541 /* set Polarity Control register */
542 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700543 (PHY_M_POLC_LS1_P_MIX(4) |
544 PHY_M_POLC_IS0_P_MIX(4) |
545 PHY_M_POLC_LOS_CTRL(2) |
546 PHY_M_POLC_INIT_CTRL(2) |
547 PHY_M_POLC_STA1_CTRL(2) |
548 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700549
550 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700551 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700552 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800553
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700554 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800555 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800556 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700557 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
558
559 /* select page 3 to access LED control register */
560 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
561
562 /* set LED Function Control register */
563 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
564 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
565 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
566 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
567 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
568
569 /* set Blink Rate in LED Timer Control Register */
570 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
571 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
572 /* restore page register */
573 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
574 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700575
576 default:
577 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
578 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800579
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700580 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800581 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700582 }
583
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700584 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800585 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700586 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
587
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800588 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700589 gm_phy_write(hw, port, 0x18, 0xaa99);
590 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700591
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700592 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
593 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
594 gm_phy_write(hw, port, 0x18, 0xa204);
595 gm_phy_write(hw, port, 0x17, 0x2002);
596 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800597
598 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700599 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700600 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
601 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
602 /* apply workaround for integrated resistors calibration */
603 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
604 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700605 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
606 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700607 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800608 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
609
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700610 if ( !(sky2->flags & SKY2_FLAG_AUTO_SPEED)
611 || sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800612 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800613 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800614 }
615
616 if (ledover)
617 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
618
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700619 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700620
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700621 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700622 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700623 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
624 else
625 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
626}
627
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700628static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
629static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
630
631static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700632{
633 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700634
Stephen Hemminger82637e82008-01-23 19:16:04 -0800635 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800636 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700637 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700638
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700639 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700640 reg1 |= coma_mode[port];
641
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800642 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800643 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
644 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700645
646 if (hw->chip_id == CHIP_ID_YUKON_FE)
647 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
648 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
649 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700650}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700651
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700652static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
653{
654 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700655 u16 ctrl;
656
657 /* release GPHY Control reset */
658 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
659
660 /* release GMAC reset */
661 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
662
663 if (hw->flags & SKY2_HW_NEWER_PHY) {
664 /* select page 2 to access MAC control register */
665 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
666
667 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
668 /* allow GMII Power Down */
669 ctrl &= ~PHY_M_MAC_GMIF_PUP;
670 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
671
672 /* set page register back to 0 */
673 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
674 }
675
676 /* setup General Purpose Control Register */
677 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700678 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
679 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
680 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700681
682 if (hw->chip_id != CHIP_ID_YUKON_EC) {
683 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200684 /* select page 2 to access MAC control register */
685 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700686
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200687 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700688 /* enable Power Down */
689 ctrl |= PHY_M_PC_POW_D_ENA;
690 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200691
692 /* set page register back to 0 */
693 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700694 }
695
696 /* set IEEE compatible Power Down Mode (dev. #4.99) */
697 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
698 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700699
700 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
701 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700702 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700703 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
704 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700705}
706
Stephen Hemminger1b537562005-12-20 15:08:07 -0800707/* Force a renegotiation */
708static void sky2_phy_reinit(struct sky2_port *sky2)
709{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800710 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800711 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800712 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800713}
714
Stephen Hemmingere3173832007-02-06 10:45:39 -0800715/* Put device in state to listen for Wake On Lan */
716static void sky2_wol_init(struct sky2_port *sky2)
717{
718 struct sky2_hw *hw = sky2->hw;
719 unsigned port = sky2->port;
720 enum flow_control save_mode;
721 u16 ctrl;
722 u32 reg1;
723
724 /* Bring hardware out of reset */
725 sky2_write16(hw, B0_CTST, CS_RST_CLR);
726 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
727
728 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
729 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
730
731 /* Force to 10/100
732 * sky2_reset will re-enable on resume
733 */
734 save_mode = sky2->flow_mode;
735 ctrl = sky2->advertising;
736
737 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
738 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700739
740 spin_lock_bh(&sky2->phy_lock);
741 sky2_phy_power_up(hw, port);
742 sky2_phy_init(hw, port);
743 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800744
745 sky2->flow_mode = save_mode;
746 sky2->advertising = ctrl;
747
748 /* Set GMAC to no flow control and auto update for speed/duplex */
749 gma_write16(hw, port, GM_GP_CTRL,
750 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
751 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
752
753 /* Set WOL address */
754 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
755 sky2->netdev->dev_addr, ETH_ALEN);
756
757 /* Turn on appropriate WOL control bits */
758 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
759 ctrl = 0;
760 if (sky2->wol & WAKE_PHY)
761 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
762 else
763 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
764
765 if (sky2->wol & WAKE_MAGIC)
766 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
767 else
768 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
769
770 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
771 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
772
773 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800774 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800775 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800776 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800777
778 /* block receiver */
779 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
780
781}
782
Stephen Hemminger69161612007-06-04 17:23:26 -0700783static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
784{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700785 struct net_device *dev = hw->dev[port];
786
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800787 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
788 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
789 hw->chip_id == CHIP_ID_YUKON_FE_P ||
790 hw->chip_id == CHIP_ID_YUKON_SUPR) {
791 /* Yukon-Extreme B0 and further Extreme devices */
792 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700793
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800794 if (dev->mtu <= ETH_DATA_LEN)
795 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
796 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700797
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800798 else
799 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
800 TX_JUMBO_ENA| TX_STFW_ENA);
801 } else {
802 if (dev->mtu <= ETH_DATA_LEN)
803 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
804 else {
805 /* set Tx GMAC FIFO Almost Empty Threshold */
806 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
807 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700808
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800809 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
810
811 /* Can't do offload because of lack of store/forward */
812 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
813 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700814 }
815}
816
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700817static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
818{
819 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
820 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100821 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700822 int i;
823 const u8 *addr = hw->dev[port]->dev_addr;
824
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700825 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
826 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700827
828 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
829
Stephen Hemminger793b8832005-09-14 16:06:14 -0700830 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700831 /* WA DEV_472 -- looks like crossed wires on port 2 */
832 /* clear GMAC 1 Control reset */
833 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
834 do {
835 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
836 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
837 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
838 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
839 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
840 }
841
Stephen Hemminger793b8832005-09-14 16:06:14 -0700842 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700843
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700844 /* Enable Transmit FIFO Underrun */
845 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
846
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800847 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700848 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700849 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800850 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700851
852 /* MIB clear */
853 reg = gma_read16(hw, port, GM_PHY_ADDR);
854 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
855
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700856 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
857 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700858 gma_write16(hw, port, GM_PHY_ADDR, reg);
859
860 /* transmit control */
861 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
862
863 /* receive control reg: unicast + multicast + no FCS */
864 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700865 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700866
867 /* transmit flow control */
868 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
869
870 /* transmit parameter */
871 gma_write16(hw, port, GM_TX_PARAM,
872 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
873 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
874 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
875 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
876
877 /* serial mode register */
878 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700879 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700880
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700881 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700882 reg |= GM_SMOD_JUMBO_ENA;
883
884 gma_write16(hw, port, GM_SERIAL_MODE, reg);
885
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700886 /* virtual address for data */
887 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
888
Stephen Hemminger793b8832005-09-14 16:06:14 -0700889 /* physical address: used for pause frames */
890 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
891
892 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700893 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
894 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
895 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
896
897 /* Configure Rx MAC FIFO */
898 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100899 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700900 if (hw->chip_id == CHIP_ID_YUKON_EX ||
901 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100902 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700903
Al Viro25cccec2007-07-20 16:07:33 +0100904 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700905
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800906 if (hw->chip_id == CHIP_ID_YUKON_XL) {
907 /* Hardware errata - clear flush mask */
908 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
909 } else {
910 /* Flush Rx MAC FIFO on any flow control or error */
911 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
912 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700913
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800914 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700915 reg = RX_GMF_FL_THR_DEF + 1;
916 /* Another magic mystery workaround from sk98lin */
917 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
918 hw->chip_rev == CHIP_REV_YU_FE2_A0)
919 reg = 0x178;
920 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700921
922 /* Configure Tx MAC FIFO */
923 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
924 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800925
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700926 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800927 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800928 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800929 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -0700930
Stephen Hemminger69161612007-06-04 17:23:26 -0700931 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800932 }
933
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800934 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
935 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
936 /* disable dynamic watermark */
937 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
938 reg &= ~TX_DYN_WM_ENA;
939 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
940 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700941}
942
Stephen Hemminger67712902006-12-04 15:53:45 -0800943/* Assign Ram Buffer allocation to queue */
944static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700945{
Stephen Hemminger67712902006-12-04 15:53:45 -0800946 u32 end;
947
948 /* convert from K bytes to qwords used for hw register */
949 start *= 1024/8;
950 space *= 1024/8;
951 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700952
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700953 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
954 sky2_write32(hw, RB_ADDR(q, RB_START), start);
955 sky2_write32(hw, RB_ADDR(q, RB_END), end);
956 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
957 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
958
959 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800960 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700961
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800962 /* On receive queue's set the thresholds
963 * give receiver priority when > 3/4 full
964 * send pause when down to 2K
965 */
966 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
967 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700968
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800969 tp = space - 2048/8;
970 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
971 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700972 } else {
973 /* Enable store & forward on Tx queue's because
974 * Tx FIFO is only 1K on Yukon
975 */
976 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
977 }
978
979 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700980 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700981}
982
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700983/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800984static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700985{
986 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
987 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
988 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800989 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700990}
991
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700992/* Setup prefetch unit registers. This is the interface between
993 * hardware and driver list elements
994 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800995static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000996 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700997{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
999 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001000 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1001 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001002 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1003 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001004
1005 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001006}
1007
Mike McCormack9b289c32009-08-14 05:15:12 +00001008static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001009{
Mike McCormack9b289c32009-08-14 05:15:12 +00001010 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001011 struct tx_ring_info *re = sky2->tx_ring + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001012
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001013 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001014 re->flags = 0;
1015 re->skb = NULL;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001016 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001017 return le;
1018}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001019
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001020static void tx_init(struct sky2_port *sky2)
1021{
1022 struct sky2_tx_le *le;
1023
1024 sky2->tx_prod = sky2->tx_cons = 0;
1025 sky2->tx_tcpsum = 0;
1026 sky2->tx_last_mss = 0;
1027
Mike McCormack9b289c32009-08-14 05:15:12 +00001028 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001029 le->addr = 0;
1030 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001031 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001032}
1033
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001034/* Update chip's next pointer */
1035static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001036{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001037 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001038 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001039 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1040
1041 /* Synchronize I/O on since next processor may write to tail */
1042 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001043}
1044
Stephen Hemminger793b8832005-09-14 16:06:14 -07001045
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001046static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1047{
1048 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001049 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001050 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001051 return le;
1052}
1053
Stephen Hemminger14d02632006-09-26 11:57:43 -07001054/* Build description to hardware for one receive segment */
1055static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1056 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001057{
1058 struct sky2_rx_le *le;
1059
Stephen Hemminger86c68872008-01-10 16:14:12 -08001060 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001061 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001062 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001063 le->opcode = OP_ADDR64 | HW_OWNER;
1064 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001065
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001066 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001067 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001068 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001069 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001070}
1071
Stephen Hemminger14d02632006-09-26 11:57:43 -07001072/* Build description to hardware for one possibly fragmented skb */
1073static void sky2_rx_submit(struct sky2_port *sky2,
1074 const struct rx_ring_info *re)
1075{
1076 int i;
1077
1078 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1079
1080 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1081 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1082}
1083
1084
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001085static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001086 unsigned size)
1087{
1088 struct sk_buff *skb = re->skb;
1089 int i;
1090
1091 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001092 if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
1093 return -EIO;
1094
Stephen Hemminger14d02632006-09-26 11:57:43 -07001095 pci_unmap_len_set(re, data_size, size);
1096
1097 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1098 re->frag_addr[i] = pci_map_page(pdev,
1099 skb_shinfo(skb)->frags[i].page,
1100 skb_shinfo(skb)->frags[i].page_offset,
1101 skb_shinfo(skb)->frags[i].size,
1102 PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001103 return 0;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001104}
1105
1106static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1107{
1108 struct sk_buff *skb = re->skb;
1109 int i;
1110
1111 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1112 PCI_DMA_FROMDEVICE);
1113
1114 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1115 pci_unmap_page(pdev, re->frag_addr[i],
1116 skb_shinfo(skb)->frags[i].size,
1117 PCI_DMA_FROMDEVICE);
1118}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001119
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001120/* Tell chip where to start receive checksum.
1121 * Actually has two checksums, but set both same to avoid possible byte
1122 * order problems.
1123 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001124static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001125{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001126 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001127
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001128 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1129 le->ctrl = 0;
1130 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001131
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001132 sky2_write32(sky2->hw,
1133 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001134 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1135 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001136}
1137
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001138/*
1139 * The RX Stop command will not work for Yukon-2 if the BMU does not
1140 * reach the end of packet and since we can't make sure that we have
1141 * incoming data, we must reset the BMU while it is not doing a DMA
1142 * transfer. Since it is possible that the RX path is still active,
1143 * the RX RAM buffer will be stopped first, so any possible incoming
1144 * data will not trigger a DMA. After the RAM buffer is stopped, the
1145 * BMU is polled until any DMA in progress is ended and only then it
1146 * will be reset.
1147 */
1148static void sky2_rx_stop(struct sky2_port *sky2)
1149{
1150 struct sky2_hw *hw = sky2->hw;
1151 unsigned rxq = rxqaddr[sky2->port];
1152 int i;
1153
1154 /* disable the RAM Buffer receive queue */
1155 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1156
1157 for (i = 0; i < 0xffff; i++)
1158 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1159 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1160 goto stopped;
1161
1162 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1163 sky2->netdev->name);
1164stopped:
1165 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1166
1167 /* reset the Rx prefetch unit */
1168 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001169 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001170}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001171
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001172/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001173static void sky2_rx_clean(struct sky2_port *sky2)
1174{
1175 unsigned i;
1176
1177 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001178 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001179 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001180
1181 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001182 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001183 kfree_skb(re->skb);
1184 re->skb = NULL;
1185 }
1186 }
1187}
1188
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001189/* Basic MII support */
1190static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1191{
1192 struct mii_ioctl_data *data = if_mii(ifr);
1193 struct sky2_port *sky2 = netdev_priv(dev);
1194 struct sky2_hw *hw = sky2->hw;
1195 int err = -EOPNOTSUPP;
1196
1197 if (!netif_running(dev))
1198 return -ENODEV; /* Phy still in reset */
1199
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001200 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001201 case SIOCGMIIPHY:
1202 data->phy_id = PHY_ADDR_MARV;
1203
1204 /* fallthru */
1205 case SIOCGMIIREG: {
1206 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001207
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001208 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001209 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001210 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001211
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001212 data->val_out = val;
1213 break;
1214 }
1215
1216 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001217 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001218 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1219 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001220 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001221 break;
1222 }
1223 return err;
1224}
1225
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001226#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001227static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001228{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001229 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001230 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1231 RX_VLAN_STRIP_ON);
1232 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1233 TX_VLAN_TAG_ON);
1234 } else {
1235 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1236 RX_VLAN_STRIP_OFF);
1237 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1238 TX_VLAN_TAG_OFF);
1239 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001240}
1241
1242static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1243{
1244 struct sky2_port *sky2 = netdev_priv(dev);
1245 struct sky2_hw *hw = sky2->hw;
1246 u16 port = sky2->port;
1247
1248 netif_tx_lock_bh(dev);
1249 napi_disable(&hw->napi);
1250
1251 sky2->vlgrp = grp;
1252 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001253
David S. Millerd1d08d12008-01-07 20:53:33 -08001254 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001255 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001256 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001257}
1258#endif
1259
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001260/* Amount of required worst case padding in rx buffer */
1261static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1262{
1263 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1264}
1265
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001266/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001267 * Allocate an skb for receiving. If the MTU is large enough
1268 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001269 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001270static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001271{
1272 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001273 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001274
Stephen Hemminger724b6942009-08-18 15:17:10 +00001275 skb = netdev_alloc_skb(sky2->netdev,
1276 sky2->rx_data_size + sky2_rx_pad(sky2->hw));
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001277 if (!skb)
1278 goto nomem;
1279
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001280 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001281 unsigned char *start;
1282 /*
1283 * Workaround for a bug in FIFO that cause hang
1284 * if the FIFO if the receive buffer is not 64 byte aligned.
1285 * The buffer returned from netdev_alloc_skb is
1286 * aligned except if slab debugging is enabled.
1287 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001288 start = PTR_ALIGN(skb->data, 8);
1289 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001290 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001291 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001292
1293 for (i = 0; i < sky2->rx_nfrags; i++) {
1294 struct page *page = alloc_page(GFP_ATOMIC);
1295
1296 if (!page)
1297 goto free_partial;
1298 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001299 }
1300
1301 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001302free_partial:
1303 kfree_skb(skb);
1304nomem:
1305 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001306}
1307
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001308static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1309{
1310 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1311}
1312
Stephen Hemminger82788c72006-01-17 13:43:10 -08001313/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001314 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001315 * Normal case this ends up creating one list element for skb
1316 * in the receive ring. Worst case if using large MTU and each
1317 * allocation falls on a different 64 bit region, that results
1318 * in 6 list elements per ring entry.
1319 * One element is used for checksum enable/disable, and one
1320 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001321 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001322static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001323{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001324 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001325 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001326 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001327 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001328
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001329 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001330 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001331
Stephen Hemmingerc3905bc42006-12-04 17:08:19 -08001332 /* On PCI express lowering the watermark gives better performance */
1333 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1334 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1335
1336 /* These chips have no ram buffer?
1337 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001338 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc42006-12-04 17:08:19 -08001339 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1340 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001341 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001342
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001343 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1344
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001345 if (!(hw->flags & SKY2_HW_NEW_LE))
1346 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001347
Stephen Hemminger14d02632006-09-26 11:57:43 -07001348 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001349 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001350
1351 /* Stopping point for hardware truncation */
1352 thresh = (size - 8) / sizeof(u32);
1353
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001354 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001355 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1356
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001357 /* Compute residue after pages */
1358 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001359
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001360 /* Optimize to handle small packets and headers */
1361 if (size < copybreak)
1362 size = copybreak;
1363 if (size < ETH_HLEN)
1364 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001365
Stephen Hemminger14d02632006-09-26 11:57:43 -07001366 sky2->rx_data_size = size;
1367
1368 /* Fill Rx ring */
1369 for (i = 0; i < sky2->rx_pending; i++) {
1370 re = sky2->rx_ring + i;
1371
1372 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001373 if (!re->skb)
1374 goto nomem;
1375
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001376 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1377 dev_kfree_skb(re->skb);
1378 re->skb = NULL;
1379 goto nomem;
1380 }
1381
Stephen Hemminger14d02632006-09-26 11:57:43 -07001382 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001383 }
1384
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001385 /*
1386 * The receiver hangs if it receives frames larger than the
1387 * packet buffer. As a workaround, truncate oversize frames, but
1388 * the register is limited to 9 bits, so if you do frames > 2052
1389 * you better get the MTU right!
1390 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001391 if (thresh > 0x1ff)
1392 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1393 else {
1394 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1395 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1396 }
1397
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001398 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001399 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001400 return 0;
1401nomem:
1402 sky2_rx_clean(sky2);
1403 return -ENOMEM;
1404}
1405
Mike McCormack90bbebb2009-09-01 03:21:35 +00001406static int sky2_alloc_buffers(struct sky2_port *sky2)
1407{
1408 struct sky2_hw *hw = sky2->hw;
1409
1410 /* must be power of 2 */
1411 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1412 sky2->tx_ring_size *
1413 sizeof(struct sky2_tx_le),
1414 &sky2->tx_le_map);
1415 if (!sky2->tx_le)
1416 goto nomem;
1417
1418 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1419 GFP_KERNEL);
1420 if (!sky2->tx_ring)
1421 goto nomem;
1422
1423 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1424 &sky2->rx_le_map);
1425 if (!sky2->rx_le)
1426 goto nomem;
1427 memset(sky2->rx_le, 0, RX_LE_BYTES);
1428
1429 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1430 GFP_KERNEL);
1431 if (!sky2->rx_ring)
1432 goto nomem;
1433
1434 return 0;
1435nomem:
1436 return -ENOMEM;
1437}
1438
1439static void sky2_free_buffers(struct sky2_port *sky2)
1440{
1441 struct sky2_hw *hw = sky2->hw;
1442
1443 if (sky2->rx_le) {
1444 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1445 sky2->rx_le, sky2->rx_le_map);
1446 sky2->rx_le = NULL;
1447 }
1448 if (sky2->tx_le) {
1449 pci_free_consistent(hw->pdev,
1450 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1451 sky2->tx_le, sky2->tx_le_map);
1452 sky2->tx_le = NULL;
1453 }
1454 kfree(sky2->tx_ring);
1455 kfree(sky2->rx_ring);
1456
1457 sky2->tx_ring = NULL;
1458 sky2->rx_ring = NULL;
1459}
1460
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001461/* Bring up network interface. */
1462static int sky2_up(struct net_device *dev)
1463{
1464 struct sky2_port *sky2 = netdev_priv(dev);
1465 struct sky2_hw *hw = sky2->hw;
1466 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001467 u32 imask, ramsize;
Mike McCormack90bbebb2009-09-01 03:21:35 +00001468 int cap, err;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001469 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001470
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001471 /*
1472 * On dual port PCI-X card, there is an problem where status
1473 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001474 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001475 if (otherdev && netif_running(otherdev) &&
1476 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001477 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001478
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001479 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001480 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001481 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1482
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001483 }
1484
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001485 netif_carrier_off(dev);
1486
Mike McCormack90bbebb2009-09-01 03:21:35 +00001487 err = sky2_alloc_buffers(sky2);
1488 if (err)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001489 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001490
1491 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001492
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001493 sky2_mac_init(hw, port);
1494
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001495 /* Register is number of 4K blocks on internal RAM buffer. */
1496 ramsize = sky2_read8(hw, B2_E_0) * 4;
1497 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001498 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001499
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001500 hw->flags |= SKY2_HW_RAM_BUFFER;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001501 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001502 if (ramsize < 16)
1503 rxspace = ramsize / 2;
1504 else
1505 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001506
Stephen Hemminger67712902006-12-04 15:53:45 -08001507 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1508 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1509
1510 /* Make sure SyncQ is disabled */
1511 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1512 RB_RST_SET);
1513 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001514
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001515 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001516
Stephen Hemminger69161612007-06-04 17:23:26 -07001517 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1518 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1519 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1520
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001521 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001522 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1523 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001524 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001525
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001526 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001527 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001528
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001529#ifdef SKY2_VLAN_TAG_USED
1530 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1531#endif
1532
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001533 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001534 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001535 goto err_out;
1536
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001537 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001538 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001539 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001540 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001541 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001542
Alexey Dobriyana11da892009-01-30 13:45:31 -08001543 if (netif_msg_ifup(sky2))
1544 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001545
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001546 return 0;
1547
1548err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001549 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001550 return err;
1551}
1552
Stephen Hemminger793b8832005-09-14 16:06:14 -07001553/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001554static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001555{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001556 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001557}
1558
1559/* Number of list elements available for next tx */
1560static inline int tx_avail(const struct sky2_port *sky2)
1561{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001562 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001563}
1564
1565/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001566static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001567{
1568 unsigned count;
1569
1570 count = sizeof(dma_addr_t) / sizeof(u32);
1571 count += skb_shinfo(skb)->nr_frags * count;
1572
Herbert Xu89114af2006-07-08 13:34:32 -07001573 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001574 ++count;
1575
Patrick McHardy84fa7932006-08-29 16:44:56 -07001576 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001577 ++count;
1578
1579 return count;
1580}
1581
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001582static void sky2_tx_unmap(struct pci_dev *pdev,
1583 const struct tx_ring_info *re)
1584{
1585 if (re->flags & TX_MAP_SINGLE)
1586 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
1587 pci_unmap_len(re, maplen),
1588 PCI_DMA_TODEVICE);
1589 else if (re->flags & TX_MAP_PAGE)
1590 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1591 pci_unmap_len(re, maplen),
1592 PCI_DMA_TODEVICE);
1593}
1594
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001595/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001596 * Put one packet in ring for transmit.
1597 * A single packet can generate multiple list elements, and
1598 * the number of ring elements will probably be less than the number
1599 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001600 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001601static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1602 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001603{
1604 struct sky2_port *sky2 = netdev_priv(dev);
1605 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001606 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001607 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001608 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001609 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001610 u32 upper;
1611 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001612 u16 mss;
1613 u8 ctrl;
1614
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001615 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1616 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001617
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001618 len = skb_headlen(skb);
1619 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001620
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001621 if (pci_dma_mapping_error(hw->pdev, mapping))
1622 goto mapping_error;
1623
Mike McCormack9b289c32009-08-14 05:15:12 +00001624 slot = sky2->tx_prod;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001625 if (unlikely(netif_msg_tx_queued(sky2)))
1626 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
Mike McCormack9b289c32009-08-14 05:15:12 +00001627 dev->name, slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001628
Stephen Hemminger86c68872008-01-10 16:14:12 -08001629 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001630 upper = upper_32_bits(mapping);
1631 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001632 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001633 le->addr = cpu_to_le32(upper);
1634 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001635 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001636 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001637
1638 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001639 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001640 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001641
1642 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001643 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001644
Stephen Hemminger69161612007-06-04 17:23:26 -07001645 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001646 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001647 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001648
1649 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001650 le->opcode = OP_MSS | HW_OWNER;
1651 else
1652 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001653 sky2->tx_last_mss = mss;
1654 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001655 }
1656
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001657 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001658#ifdef SKY2_VLAN_TAG_USED
1659 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1660 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1661 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001662 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001663 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001664 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001665 } else
1666 le->opcode |= OP_VLAN;
1667 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1668 ctrl |= INS_VLAN;
1669 }
1670#endif
1671
1672 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001673 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001674 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001675 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001676 ctrl |= CALSUM; /* auto checksum */
1677 else {
1678 const unsigned offset = skb_transport_offset(skb);
1679 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001680
Stephen Hemminger69161612007-06-04 17:23:26 -07001681 tcpsum = offset << 16; /* sum start */
1682 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001683
Stephen Hemminger69161612007-06-04 17:23:26 -07001684 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1685 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1686 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001687
Stephen Hemminger69161612007-06-04 17:23:26 -07001688 if (tcpsum != sky2->tx_tcpsum) {
1689 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001690
Mike McCormack9b289c32009-08-14 05:15:12 +00001691 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001692 le->addr = cpu_to_le32(tcpsum);
1693 le->length = 0; /* initial checksum value */
1694 le->ctrl = 1; /* one packet */
1695 le->opcode = OP_TCPLISW | HW_OWNER;
1696 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001697 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001698 }
1699
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001700 re = sky2->tx_ring + slot;
1701 re->flags = TX_MAP_SINGLE;
1702 pci_unmap_addr_set(re, mapaddr, mapping);
1703 pci_unmap_len_set(re, maplen, len);
1704
Mike McCormack9b289c32009-08-14 05:15:12 +00001705 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001706 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001707 le->length = cpu_to_le16(len);
1708 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001709 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001710
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001711
1712 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001713 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001714
1715 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1716 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001717
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001718 if (pci_dma_mapping_error(hw->pdev, mapping))
1719 goto mapping_unwind;
1720
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001721 upper = upper_32_bits(mapping);
1722 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001723 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001724 le->addr = cpu_to_le32(upper);
1725 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001726 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001727 }
1728
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001729 re = sky2->tx_ring + slot;
1730 re->flags = TX_MAP_PAGE;
1731 pci_unmap_addr_set(re, mapaddr, mapping);
1732 pci_unmap_len_set(re, maplen, frag->size);
1733
Mike McCormack9b289c32009-08-14 05:15:12 +00001734 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001735 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001736 le->length = cpu_to_le16(frag->size);
1737 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001738 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001739 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001740
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001741 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001742 le->ctrl |= EOP;
1743
Mike McCormack9b289c32009-08-14 05:15:12 +00001744 sky2->tx_prod = slot;
1745
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001746 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1747 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001748
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001749 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001750
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001751 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001752
1753mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001754 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001755 re = sky2->tx_ring + i;
1756
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001757 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001758 }
1759
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001760mapping_error:
1761 if (net_ratelimit())
1762 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1763 dev_kfree_skb(skb);
1764 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001765}
1766
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001767/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001768 * Free ring elements from starting at tx_cons until "done"
1769 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001770 * NB:
1771 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001772 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001773 * 2. This may run in parallel start_xmit because the it only
1774 * looks at the tail of the queue of FIFO (tx_cons), not
1775 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001776 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001777static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001778{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001779 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001780 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001781
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001782 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001783
Stephen Hemminger291ea612006-09-26 11:57:41 -07001784 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001785 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001786 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001787 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001788
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001789 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001790
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001791 if (skb) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001792 if (unlikely(netif_msg_tx_done(sky2)))
1793 printk(KERN_DEBUG "%s: tx done %u\n",
1794 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001795
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001796 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001797 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001798
Stephen Hemminger724b6942009-08-18 15:17:10 +00001799 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001800
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001801 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001802 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001803 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001804
Stephen Hemminger291ea612006-09-26 11:57:41 -07001805 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001806 smp_mb();
1807
Stephen Hemminger22e11702006-07-12 15:23:48 -07001808 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001809 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001810}
1811
Mike McCormack264bb4f2009-08-14 05:15:14 +00001812static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001813{
Mike McCormacka5109962009-08-14 05:15:13 +00001814 /* Disable Force Sync bit and Enable Alloc bit */
1815 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1816 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1817
1818 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1819 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1820 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1821
1822 /* Reset the PCI FIFO of the async Tx queue */
1823 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1824 BMU_RST_SET | BMU_FIFO_RST);
1825
1826 /* Reset the Tx prefetch units */
1827 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1828 PREF_UNIT_RST_SET);
1829
1830 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1831 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1832}
1833
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001834/* Network shutdown */
1835static int sky2_down(struct net_device *dev)
1836{
1837 struct sky2_port *sky2 = netdev_priv(dev);
1838 struct sky2_hw *hw = sky2->hw;
1839 unsigned port = sky2->port;
1840 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001841 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001842
Stephen Hemminger1b537562005-12-20 15:08:07 -08001843 /* Never really got started! */
1844 if (!sky2->tx_le)
1845 return 0;
1846
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001847 if (netif_msg_ifdown(sky2))
1848 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1849
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001850 /* Force flow control off */
1851 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001852
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001853 /* Stop transmitter */
1854 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1855 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1856
1857 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001858 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001859
1860 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001861 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001862 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1863
1864 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1865
1866 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001867 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1868 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001869 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1870
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001871 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001872
Stephen Hemminger6c835042009-06-17 07:30:35 +00001873 /* Force any delayed status interrrupt and NAPI */
1874 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1875 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1876 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1877 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1878
Mike McCormacka947a392009-07-21 20:57:56 -07001879 sky2_rx_stop(sky2);
1880
1881 /* Disable port IRQ */
1882 imask = sky2_read32(hw, B0_IMSK);
1883 imask &= ~portirq_msk[port];
1884 sky2_write32(hw, B0_IMSK, imask);
1885 sky2_read32(hw, B0_IMSK);
1886
Stephen Hemminger6c835042009-06-17 07:30:35 +00001887 synchronize_irq(hw->pdev->irq);
1888 napi_synchronize(&hw->napi);
1889
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001890 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001891 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001892 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001893
Mike McCormack264bb4f2009-08-14 05:15:14 +00001894 sky2_tx_reset(hw, port);
1895
Stephen Hemminger481cea42009-08-14 15:33:19 -07001896 /* Free any pending frames stuck in HW queue */
1897 sky2_tx_complete(sky2, sky2->tx_prod);
1898
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001899 sky2_rx_clean(sky2);
1900
Mike McCormack90bbebb2009-09-01 03:21:35 +00001901 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001902
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001903 return 0;
1904}
1905
1906static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1907{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001908 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001909 return SPEED_1000;
1910
Stephen Hemminger05745c42007-09-19 15:36:45 -07001911 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1912 if (aux & PHY_M_PS_SPEED_100)
1913 return SPEED_100;
1914 else
1915 return SPEED_10;
1916 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001917
1918 switch (aux & PHY_M_PS_SPEED_MSK) {
1919 case PHY_M_PS_SPEED_1000:
1920 return SPEED_1000;
1921 case PHY_M_PS_SPEED_100:
1922 return SPEED_100;
1923 default:
1924 return SPEED_10;
1925 }
1926}
1927
1928static void sky2_link_up(struct sky2_port *sky2)
1929{
1930 struct sky2_hw *hw = sky2->hw;
1931 unsigned port = sky2->port;
1932 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001933 static const char *fc_name[] = {
1934 [FC_NONE] = "none",
1935 [FC_TX] = "tx",
1936 [FC_RX] = "rx",
1937 [FC_BOTH] = "both",
1938 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001939
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001940 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001941 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001942 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1943 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001944
1945 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1946
1947 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001948
Stephen Hemminger75e80682007-09-19 15:36:46 -07001949 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001950
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001951 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001952 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001953 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1954
1955 if (netif_msg_link(sky2))
1956 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001957 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001958 sky2->netdev->name, sky2->speed,
1959 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001960 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001961}
1962
1963static void sky2_link_down(struct sky2_port *sky2)
1964{
1965 struct sky2_hw *hw = sky2->hw;
1966 unsigned port = sky2->port;
1967 u16 reg;
1968
1969 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1970
1971 reg = gma_read16(hw, port, GM_GP_CTRL);
1972 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1973 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001974
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001975 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001976
1977 /* Turn on link LED */
1978 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1979
1980 if (netif_msg_link(sky2))
1981 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001982
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001983 sky2_phy_init(hw, port);
1984}
1985
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001986static enum flow_control sky2_flow(int rx, int tx)
1987{
1988 if (rx)
1989 return tx ? FC_BOTH : FC_RX;
1990 else
1991 return tx ? FC_TX : FC_NONE;
1992}
1993
Stephen Hemminger793b8832005-09-14 16:06:14 -07001994static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1995{
1996 struct sky2_hw *hw = sky2->hw;
1997 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001998 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001999
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002000 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002001 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002002 if (lpa & PHY_M_AN_RF) {
2003 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2004 return -1;
2005 }
2006
Stephen Hemminger793b8832005-09-14 16:06:14 -07002007 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2008 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2009 sky2->netdev->name);
2010 return -1;
2011 }
2012
Stephen Hemminger793b8832005-09-14 16:06:14 -07002013 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002014 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002015
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002016 /* Since the pause result bits seem to in different positions on
2017 * different chips. look at registers.
2018 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002019 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002020 /* Shift for bits in fiber PHY */
2021 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2022 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002023
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002024 if (advert & ADVERTISE_1000XPAUSE)
2025 advert |= ADVERTISE_PAUSE_CAP;
2026 if (advert & ADVERTISE_1000XPSE_ASYM)
2027 advert |= ADVERTISE_PAUSE_ASYM;
2028 if (lpa & LPA_1000XPAUSE)
2029 lpa |= LPA_PAUSE_CAP;
2030 if (lpa & LPA_1000XPAUSE_ASYM)
2031 lpa |= LPA_PAUSE_ASYM;
2032 }
2033
2034 sky2->flow_status = FC_NONE;
2035 if (advert & ADVERTISE_PAUSE_CAP) {
2036 if (lpa & LPA_PAUSE_CAP)
2037 sky2->flow_status = FC_BOTH;
2038 else if (advert & ADVERTISE_PAUSE_ASYM)
2039 sky2->flow_status = FC_RX;
2040 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2041 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2042 sky2->flow_status = FC_TX;
2043 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002044
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002045 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08002046 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002047 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002048
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002049 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002050 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2051 else
2052 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2053
2054 return 0;
2055}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002056
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002057/* Interrupt from PHY */
2058static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002059{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002060 struct net_device *dev = hw->dev[port];
2061 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002062 u16 istatus, phystat;
2063
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002064 if (!netif_running(dev))
2065 return;
2066
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002067 spin_lock(&sky2->phy_lock);
2068 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2069 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2070
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002071 if (netif_msg_intr(sky2))
2072 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2073 sky2->netdev->name, istatus, phystat);
2074
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002075 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002076 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002077 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002078 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002079 }
2080
Stephen Hemminger793b8832005-09-14 16:06:14 -07002081 if (istatus & PHY_M_IS_LSP_CHANGE)
2082 sky2->speed = sky2_phy_speed(hw, phystat);
2083
2084 if (istatus & PHY_M_IS_DUP_CHANGE)
2085 sky2->duplex =
2086 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2087
2088 if (istatus & PHY_M_IS_LST_CHANGE) {
2089 if (phystat & PHY_M_PS_LINK_UP)
2090 sky2_link_up(sky2);
2091 else
2092 sky2_link_down(sky2);
2093 }
2094out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002095 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002096}
2097
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002098/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002099 * and tx queue is full (stopped).
2100 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002101static void sky2_tx_timeout(struct net_device *dev)
2102{
2103 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002104 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002105
2106 if (netif_msg_timer(sky2))
2107 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2108
Stephen Hemminger8f246642006-03-20 15:48:21 -08002109 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002110 dev->name, sky2->tx_cons, sky2->tx_prod,
2111 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2112 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002113
Stephen Hemminger81906792007-02-15 16:40:33 -08002114 /* can't restart safely under softirq */
2115 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002116}
2117
2118static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2119{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002120 struct sky2_port *sky2 = netdev_priv(dev);
2121 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002122 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002123 int err;
2124 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002125 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002126
2127 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2128 return -EINVAL;
2129
Stephen Hemminger05745c42007-09-19 15:36:45 -07002130 if (new_mtu > ETH_DATA_LEN &&
2131 (hw->chip_id == CHIP_ID_YUKON_FE ||
2132 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002133 return -EINVAL;
2134
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002135 if (!netif_running(dev)) {
2136 dev->mtu = new_mtu;
2137 return 0;
2138 }
2139
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002140 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002141 sky2_write32(hw, B0_IMSK, 0);
2142
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002143 dev->trans_start = jiffies; /* prevent tx timeout */
2144 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002145 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002146
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002147 synchronize_irq(hw->pdev->irq);
2148
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002149 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002150 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002151
2152 ctl = gma_read16(hw, port, GM_GP_CTRL);
2153 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002154 sky2_rx_stop(sky2);
2155 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002156
2157 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002158
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002159 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2160 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002161
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002162 if (dev->mtu > ETH_DATA_LEN)
2163 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002164
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002165 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002166
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002167 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002168
2169 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002170 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002171
David S. Millerd1d08d12008-01-07 20:53:33 -08002172 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002173 napi_enable(&hw->napi);
2174
Stephen Hemminger1b537562005-12-20 15:08:07 -08002175 if (err)
2176 dev_close(dev);
2177 else {
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002178 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002179
Stephen Hemminger1b537562005-12-20 15:08:07 -08002180 netif_wake_queue(dev);
2181 }
2182
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002183 return err;
2184}
2185
Stephen Hemminger14d02632006-09-26 11:57:43 -07002186/* For small just reuse existing skb for next receive */
2187static struct sk_buff *receive_copy(struct sky2_port *sky2,
2188 const struct rx_ring_info *re,
2189 unsigned length)
2190{
2191 struct sk_buff *skb;
2192
2193 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2194 if (likely(skb)) {
2195 skb_reserve(skb, 2);
2196 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2197 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002198 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002199 skb->ip_summed = re->skb->ip_summed;
2200 skb->csum = re->skb->csum;
2201 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2202 length, PCI_DMA_FROMDEVICE);
2203 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002204 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002205 }
2206 return skb;
2207}
2208
2209/* Adjust length of skb with fragments to match received data */
2210static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2211 unsigned int length)
2212{
2213 int i, num_frags;
2214 unsigned int size;
2215
2216 /* put header into skb */
2217 size = min(length, hdr_space);
2218 skb->tail += size;
2219 skb->len += size;
2220 length -= size;
2221
2222 num_frags = skb_shinfo(skb)->nr_frags;
2223 for (i = 0; i < num_frags; i++) {
2224 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2225
2226 if (length == 0) {
2227 /* don't need this page */
2228 __free_page(frag->page);
2229 --skb_shinfo(skb)->nr_frags;
2230 } else {
2231 size = min(length, (unsigned) PAGE_SIZE);
2232
2233 frag->size = size;
2234 skb->data_len += size;
2235 skb->truesize += size;
2236 skb->len += size;
2237 length -= size;
2238 }
2239 }
2240}
2241
2242/* Normal packet - take skb from ring element and put in a new one */
2243static struct sk_buff *receive_new(struct sky2_port *sky2,
2244 struct rx_ring_info *re,
2245 unsigned int length)
2246{
2247 struct sk_buff *skb, *nskb;
2248 unsigned hdr_space = sky2->rx_data_size;
2249
Stephen Hemminger14d02632006-09-26 11:57:43 -07002250 /* Don't be tricky about reusing pages (yet) */
2251 nskb = sky2_rx_alloc(sky2);
2252 if (unlikely(!nskb))
2253 return NULL;
2254
2255 skb = re->skb;
2256 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2257
2258 prefetch(skb->data);
2259 re->skb = nskb;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002260 if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
2261 dev_kfree_skb(nskb);
2262 re->skb = skb;
2263 return NULL;
2264 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07002265
2266 if (skb_shinfo(skb)->nr_frags)
2267 skb_put_frags(skb, hdr_space, length);
2268 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002269 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002270 return skb;
2271}
2272
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002273/*
2274 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002275 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002276 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002277static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002278 u16 length, u32 status)
2279{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002280 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002281 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002282 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002283 u16 count = (status & GMR_FS_LEN) >> 16;
2284
2285#ifdef SKY2_VLAN_TAG_USED
2286 /* Account for vlan tag */
2287 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2288 count -= VLAN_HLEN;
2289#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002290
2291 if (unlikely(netif_msg_rx_status(sky2)))
2292 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002293 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002294
Stephen Hemminger793b8832005-09-14 16:06:14 -07002295 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002296 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002297
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002298 /* This chip has hardware problems that generates bogus status.
2299 * So do only marginal checking and expect higher level protocols
2300 * to handle crap frames.
2301 */
2302 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2303 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2304 length != count)
2305 goto okay;
2306
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002307 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002308 goto error;
2309
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002310 if (!(status & GMR_FS_RX_OK))
2311 goto resubmit;
2312
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002313 /* if length reported by DMA does not match PHY, packet was truncated */
2314 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002315 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002316
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002317okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002318 if (length < copybreak)
2319 skb = receive_copy(sky2, re, length);
2320 else
2321 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002322resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002323 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002324
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002325 return skb;
2326
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002327len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002328 /* Truncation of overlength packets
2329 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002330 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002331 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002332 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2333 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002334 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002335
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002336error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002337 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002338 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002339 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002340 goto resubmit;
2341 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002342
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002343 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002344 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002345 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002346
2347 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002348 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002349 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002350 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002351 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002352 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002353
Stephen Hemminger793b8832005-09-14 16:06:14 -07002354 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002355}
2356
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002357/* Transmit complete */
2358static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002359{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002360 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002361
Stephen Hemminger49d4b8b2009-08-14 13:33:17 +00002362 if (netif_running(dev))
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002363 sky2_tx_complete(sky2, last);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002364}
2365
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002366static inline void sky2_skb_rx(const struct sky2_port *sky2,
2367 u32 status, struct sk_buff *skb)
2368{
2369#ifdef SKY2_VLAN_TAG_USED
2370 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2371 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2372 if (skb->ip_summed == CHECKSUM_NONE)
2373 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2374 else
2375 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2376 vlan_tag, skb);
2377 return;
2378 }
2379#endif
2380 if (skb->ip_summed == CHECKSUM_NONE)
2381 netif_receive_skb(skb);
2382 else
2383 napi_gro_receive(&sky2->hw->napi, skb);
2384}
2385
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002386static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2387 unsigned packets, unsigned bytes)
2388{
2389 if (packets) {
2390 struct net_device *dev = hw->dev[port];
2391
2392 dev->stats.rx_packets += packets;
2393 dev->stats.rx_bytes += bytes;
2394 dev->last_rx = jiffies;
2395 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2396 }
2397}
2398
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002399/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002400static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002401{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002402 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002403 unsigned int total_bytes[2] = { 0 };
2404 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002405
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002406 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002407 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002408 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002409 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002410 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002411 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002412 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002413 u32 status;
2414 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002415 u8 opcode = le->opcode;
2416
2417 if (!(opcode & HW_OWNER))
2418 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002419
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002420 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002421
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002422 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002423 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002424 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002425 length = le16_to_cpu(le->length);
2426 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002427
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002428 le->opcode = 0;
2429 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002430 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002431 total_packets[port]++;
2432 total_bytes[port] += length;
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002433 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002434 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002435 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002436 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002437 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002438
Stephen Hemminger69161612007-06-04 17:23:26 -07002439 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002440 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002441 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002442 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2443 (le->css & CSS_TCPUDPCSOK))
2444 skb->ip_summed = CHECKSUM_UNNECESSARY;
2445 else
2446 skb->ip_summed = CHECKSUM_NONE;
2447 }
2448
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002449 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002450
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002451 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002452
Stephen Hemminger22e11702006-07-12 15:23:48 -07002453 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002454 if (++work_done >= to_do)
2455 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002456 break;
2457
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002458#ifdef SKY2_VLAN_TAG_USED
2459 case OP_RXVLAN:
2460 sky2->rx_tag = length;
2461 break;
2462
2463 case OP_RXCHKSVLAN:
2464 sky2->rx_tag = length;
2465 /* fall through */
2466#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002467 case OP_RXCHKS:
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002468 if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
Stephen Hemminger87418302007-03-08 12:42:30 -08002469 break;
2470
Stephen Hemminger05745c42007-09-19 15:36:45 -07002471 /* If this happens then driver assuming wrong format */
2472 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2473 if (net_ratelimit())
2474 printk(KERN_NOTICE "%s: unexpected"
2475 " checksum status\n",
2476 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002477 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002478 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002479
Stephen Hemminger87418302007-03-08 12:42:30 -08002480 /* Both checksum counters are programmed to start at
2481 * the same offset, so unless there is a problem they
2482 * should match. This failure is an early indication that
2483 * hardware receive checksumming won't work.
2484 */
2485 if (likely(status >> 16 == (status & 0xffff))) {
2486 skb = sky2->rx_ring[sky2->rx_next].skb;
2487 skb->ip_summed = CHECKSUM_COMPLETE;
Anton Vorontsovb9389792009-06-26 09:28:42 -07002488 skb->csum = le16_to_cpu(status);
Stephen Hemminger87418302007-03-08 12:42:30 -08002489 } else {
2490 printk(KERN_NOTICE PFX "%s: hardware receive "
2491 "checksum problem (status = %#x)\n",
2492 dev->name, status);
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002493 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2494
Stephen Hemminger87418302007-03-08 12:42:30 -08002495 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002496 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002497 BMU_DIS_RX_CHKSUM);
2498 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002499 break;
2500
2501 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002502 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002503 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002504 if (hw->dev[1])
2505 sky2_tx_done(hw->dev[1],
2506 ((status >> 24) & 0xff)
2507 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002508 break;
2509
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002510 default:
2511 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002512 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002513 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002514 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002515 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002516
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002517 /* Fully processed status ring so clear irq */
2518 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2519
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002520exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002521 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2522 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002523
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002524 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002525}
2526
2527static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2528{
2529 struct net_device *dev = hw->dev[port];
2530
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002531 if (net_ratelimit())
2532 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2533 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002534
2535 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002536 if (net_ratelimit())
2537 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2538 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002539 /* Clear IRQ */
2540 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2541 }
2542
2543 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002544 if (net_ratelimit())
2545 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2546 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002547
2548 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2549 }
2550
2551 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002552 if (net_ratelimit())
2553 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002554 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2555 }
2556
2557 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002558 if (net_ratelimit())
2559 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002560 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2561 }
2562
2563 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002564 if (net_ratelimit())
2565 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2566 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002567 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2568 }
2569}
2570
2571static void sky2_hw_intr(struct sky2_hw *hw)
2572{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002573 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002574 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002575 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2576
2577 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002578
Stephen Hemminger793b8832005-09-14 16:06:14 -07002579 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002580 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002581
2582 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002583 u16 pci_err;
2584
Stephen Hemminger82637e82008-01-23 19:16:04 -08002585 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002586 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002587 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002588 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002589 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002590
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002591 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002592 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002593 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002594 }
2595
2596 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002597 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002598 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002599
Stephen Hemminger82637e82008-01-23 19:16:04 -08002600 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002601 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2602 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2603 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002604 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002605 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002606
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002607 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002608 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002609 }
2610
2611 if (status & Y2_HWE_L1_MASK)
2612 sky2_hw_error(hw, 0, status);
2613 status >>= 8;
2614 if (status & Y2_HWE_L1_MASK)
2615 sky2_hw_error(hw, 1, status);
2616}
2617
2618static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2619{
2620 struct net_device *dev = hw->dev[port];
2621 struct sky2_port *sky2 = netdev_priv(dev);
2622 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2623
2624 if (netif_msg_intr(sky2))
2625 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2626 dev->name, status);
2627
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002628 if (status & GM_IS_RX_CO_OV)
2629 gma_read16(hw, port, GM_RX_IRQ_SRC);
2630
2631 if (status & GM_IS_TX_CO_OV)
2632 gma_read16(hw, port, GM_TX_IRQ_SRC);
2633
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002634 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002635 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002636 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2637 }
2638
2639 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002640 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002641 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2642 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002643}
2644
Stephen Hemminger40b01722007-04-11 14:47:59 -07002645/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002646static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002647{
2648 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002649 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002650
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002651 dev_err(&hw->pdev->dev, PFX
2652 "%s: descriptor error q=%#x get=%u put=%u\n",
2653 dev->name, (unsigned) q, (unsigned) idx,
2654 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002655
Stephen Hemminger40b01722007-04-11 14:47:59 -07002656 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002657}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002658
Stephen Hemminger75e80682007-09-19 15:36:46 -07002659static int sky2_rx_hung(struct net_device *dev)
2660{
2661 struct sky2_port *sky2 = netdev_priv(dev);
2662 struct sky2_hw *hw = sky2->hw;
2663 unsigned port = sky2->port;
2664 unsigned rxq = rxqaddr[port];
2665 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2666 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2667 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2668 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2669
2670 /* If idle and MAC or PCI is stuck */
2671 if (sky2->check.last == dev->last_rx &&
2672 ((mac_rp == sky2->check.mac_rp &&
2673 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2674 /* Check if the PCI RX hang */
2675 (fifo_rp == sky2->check.fifo_rp &&
2676 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2677 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2678 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2679 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2680 return 1;
2681 } else {
2682 sky2->check.last = dev->last_rx;
2683 sky2->check.mac_rp = mac_rp;
2684 sky2->check.mac_lev = mac_lev;
2685 sky2->check.fifo_rp = fifo_rp;
2686 sky2->check.fifo_lev = fifo_lev;
2687 return 0;
2688 }
2689}
2690
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002691static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002692{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002693 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002694
Stephen Hemminger75e80682007-09-19 15:36:46 -07002695 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002696 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002697 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002698 } else {
2699 int i, active = 0;
2700
2701 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002702 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002703 if (!netif_running(dev))
2704 continue;
2705 ++active;
2706
2707 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002708 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002709 sky2_rx_hung(dev)) {
2710 pr_info(PFX "%s: receiver hang detected\n",
2711 dev->name);
2712 schedule_work(&hw->restart_work);
2713 return;
2714 }
2715 }
2716
2717 if (active == 0)
2718 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002719 }
2720
Stephen Hemminger75e80682007-09-19 15:36:46 -07002721 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002722}
2723
Stephen Hemminger40b01722007-04-11 14:47:59 -07002724/* Hardware/software error handling */
2725static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002726{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002727 if (net_ratelimit())
2728 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002729
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002730 if (status & Y2_IS_HW_ERR)
2731 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002732
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002733 if (status & Y2_IS_IRQ_MAC1)
2734 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002735
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002736 if (status & Y2_IS_IRQ_MAC2)
2737 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002738
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002739 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002740 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002741
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002742 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002743 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002744
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002745 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002746 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002747
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002748 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002749 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002750}
2751
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002752static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002753{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002754 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002755 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002756 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002757 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002758
2759 if (unlikely(status & Y2_IS_ERROR))
2760 sky2_err_intr(hw, status);
2761
2762 if (status & Y2_IS_IRQ_PHY1)
2763 sky2_phy_intr(hw, 0);
2764
2765 if (status & Y2_IS_IRQ_PHY2)
2766 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002767
Stephen Hemminger26691832007-10-11 18:31:13 -07002768 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2769 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002770
David S. Miller6f535762007-10-11 18:08:29 -07002771 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002772 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002773 }
David S. Miller6f535762007-10-11 18:08:29 -07002774
Stephen Hemminger26691832007-10-11 18:31:13 -07002775 napi_complete(napi);
2776 sky2_read32(hw, B0_Y2_SP_LISR);
2777done:
2778
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002779 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002780}
2781
David Howells7d12e782006-10-05 14:55:46 +01002782static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002783{
2784 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002785 u32 status;
2786
2787 /* Reading this mask interrupts as side effect */
2788 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2789 if (status == 0 || status == ~0)
2790 return IRQ_NONE;
2791
2792 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002793
2794 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002795
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002796 return IRQ_HANDLED;
2797}
2798
2799#ifdef CONFIG_NET_POLL_CONTROLLER
2800static void sky2_netpoll(struct net_device *dev)
2801{
2802 struct sky2_port *sky2 = netdev_priv(dev);
2803
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002804 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002805}
2806#endif
2807
2808/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002809static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002810{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002811 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002812 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002813 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002814 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002815 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002816 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002817 return 125;
2818
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002819 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002820 return 100;
2821
2822 case CHIP_ID_YUKON_FE_P:
2823 return 50;
2824
2825 case CHIP_ID_YUKON_XL:
2826 return 156;
2827
2828 default:
2829 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002830 }
2831}
2832
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002833static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2834{
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08002835 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002836}
2837
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08002838static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2839{
2840 return clk / sky2_mhz(hw);
2841}
2842
2843
Stephen Hemmingere3173832007-02-06 10:45:39 -08002844static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002845{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002846 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002847
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002848 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002849 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002850
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002851 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002852
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002853 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002854 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2855
2856 switch(hw->chip_id) {
2857 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002858 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002859 break;
2860
2861 case CHIP_ID_YUKON_EC_U:
2862 hw->flags = SKY2_HW_GIGABIT
2863 | SKY2_HW_NEWER_PHY
2864 | SKY2_HW_ADV_POWER_CTL;
2865 break;
2866
2867 case CHIP_ID_YUKON_EX:
2868 hw->flags = SKY2_HW_GIGABIT
2869 | SKY2_HW_NEWER_PHY
2870 | SKY2_HW_NEW_LE
2871 | SKY2_HW_ADV_POWER_CTL;
2872
2873 /* New transmit checksum */
2874 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2875 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2876 break;
2877
2878 case CHIP_ID_YUKON_EC:
2879 /* This rev is really old, and requires untested workarounds */
2880 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2881 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2882 return -EOPNOTSUPP;
2883 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002884 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002885 break;
2886
2887 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002888 break;
2889
Stephen Hemminger05745c42007-09-19 15:36:45 -07002890 case CHIP_ID_YUKON_FE_P:
2891 hw->flags = SKY2_HW_NEWER_PHY
2892 | SKY2_HW_NEW_LE
2893 | SKY2_HW_AUTO_TX_SUM
2894 | SKY2_HW_ADV_POWER_CTL;
2895 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002896
2897 case CHIP_ID_YUKON_SUPR:
2898 hw->flags = SKY2_HW_GIGABIT
2899 | SKY2_HW_NEWER_PHY
2900 | SKY2_HW_NEW_LE
2901 | SKY2_HW_AUTO_TX_SUM
2902 | SKY2_HW_ADV_POWER_CTL;
2903 break;
2904
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002905 case CHIP_ID_YUKON_UL_2:
2906 hw->flags = SKY2_HW_GIGABIT
2907 | SKY2_HW_ADV_POWER_CTL;
2908 break;
2909
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002910 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002911 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2912 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002913 return -EOPNOTSUPP;
2914 }
2915
Stephen Hemmingere3173832007-02-06 10:45:39 -08002916 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002917 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2918 hw->flags |= SKY2_HW_FIBRE_PHY;
2919
Stephen Hemmingere3173832007-02-06 10:45:39 -08002920 hw->ports = 1;
2921 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2922 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2923 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2924 ++hw->ports;
2925 }
2926
2927 return 0;
2928}
2929
2930static void sky2_reset(struct sky2_hw *hw)
2931{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002932 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002933 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002934 int i, cap;
2935 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002936
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002937 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002938 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2939 status = sky2_read16(hw, HCU_CCSR);
2940 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2941 HCU_CCSR_UC_STATE_MSK);
2942 sky2_write16(hw, HCU_CCSR, status);
2943 } else
2944 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2945 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002946
2947 /* do a SW reset */
2948 sky2_write8(hw, B0_CTST, CS_RST_SET);
2949 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2950
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002951 /* allow writes to PCI config */
2952 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2953
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002954 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002955 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002956 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002957 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002958
2959 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2960
Stephen Hemminger555382c2007-08-29 12:58:14 -07002961 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2962 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002963 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2964 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002965
Stephen Hemminger555382c2007-08-29 12:58:14 -07002966 /* If error bit is stuck on ignore it */
2967 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2968 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002969 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002970 hwe_mask |= Y2_IS_PCI_EXP;
2971 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002972
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002973 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002974 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002975
2976 for (i = 0; i < hw->ports; i++) {
2977 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2978 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002979
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002980 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2981 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07002982 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2983 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2984 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002985 }
2986
Stephen Hemminger793b8832005-09-14 16:06:14 -07002987 /* Clear I2C IRQ noise */
2988 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002989
2990 /* turn off hardware timer (unused) */
2991 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2992 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002993
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002994 /* Turn off descriptor polling */
2995 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002996
2997 /* Turn off receive timestamp */
2998 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002999 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003000
3001 /* enable the Tx Arbiters */
3002 for (i = 0; i < hw->ports; i++)
3003 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3004
3005 /* Initialize ram interface */
3006 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003007 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003008
3009 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3010 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3011 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3012 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3013 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3014 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3015 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3016 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3017 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3018 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3019 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3020 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3021 }
3022
Stephen Hemminger555382c2007-08-29 12:58:14 -07003023 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003025 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003026 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003027
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003028 memset(hw->st_le, 0, STATUS_LE_BYTES);
3029 hw->st_idx = 0;
3030
3031 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3032 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3033
3034 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003035 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003036
3037 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003038 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003039
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003040 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3041 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003042
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003043 /* set Status-FIFO ISR watermark */
3044 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3045 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3046 else
3047 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003048
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003049 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003050 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3051 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003052
Stephen Hemminger793b8832005-09-14 16:06:14 -07003053 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003054 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3055
3056 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3057 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3058 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003059}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003060
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003061/* Take device down (offline).
3062 * Equivalent to doing dev_stop() but this does not
3063 * inform upper layers of the transistion.
3064 */
3065static void sky2_detach(struct net_device *dev)
3066{
3067 if (netif_running(dev)) {
3068 netif_device_detach(dev); /* stop txq */
3069 sky2_down(dev);
3070 }
3071}
3072
3073/* Bring device back after doing sky2_detach */
3074static int sky2_reattach(struct net_device *dev)
3075{
3076 int err = 0;
3077
3078 if (netif_running(dev)) {
3079 err = sky2_up(dev);
3080 if (err) {
3081 printk(KERN_INFO PFX "%s: could not restart %d\n",
3082 dev->name, err);
3083 dev_close(dev);
3084 } else {
3085 netif_device_attach(dev);
3086 sky2_set_multicast(dev);
3087 }
3088 }
3089
3090 return err;
3091}
3092
Stephen Hemminger81906792007-02-15 16:40:33 -08003093static void sky2_restart(struct work_struct *work)
3094{
3095 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003096 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003097
Stephen Hemminger81906792007-02-15 16:40:33 -08003098 rtnl_lock();
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003099 for (i = 0; i < hw->ports; i++)
3100 sky2_detach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003101
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003102 napi_disable(&hw->napi);
3103 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003104 sky2_reset(hw);
3105 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003106 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003107
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003108 for (i = 0; i < hw->ports; i++)
3109 sky2_reattach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003110
Stephen Hemminger81906792007-02-15 16:40:33 -08003111 rtnl_unlock();
3112}
3113
Stephen Hemmingere3173832007-02-06 10:45:39 -08003114static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3115{
3116 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3117}
3118
3119static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3120{
3121 const struct sky2_port *sky2 = netdev_priv(dev);
3122
3123 wol->supported = sky2_wol_supported(sky2->hw);
3124 wol->wolopts = sky2->wol;
3125}
3126
3127static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3128{
3129 struct sky2_port *sky2 = netdev_priv(dev);
3130 struct sky2_hw *hw = sky2->hw;
3131
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003132 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
3133 || !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003134 return -EOPNOTSUPP;
3135
3136 sky2->wol = wol->wolopts;
3137
Stephen Hemminger05745c42007-09-19 15:36:45 -07003138 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3139 hw->chip_id == CHIP_ID_YUKON_EX ||
3140 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003141 sky2_write32(hw, B0_CTST, sky2->wol
3142 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3143
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003144 device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
3145
Stephen Hemmingere3173832007-02-06 10:45:39 -08003146 if (!netif_running(dev))
3147 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003148 return 0;
3149}
3150
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003151static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003152{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003153 if (sky2_is_copper(hw)) {
3154 u32 modes = SUPPORTED_10baseT_Half
3155 | SUPPORTED_10baseT_Full
3156 | SUPPORTED_100baseT_Half
3157 | SUPPORTED_100baseT_Full
3158 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003159
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003160 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003161 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003162 | SUPPORTED_1000baseT_Full;
3163 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003164 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003165 return SUPPORTED_1000baseT_Half
3166 | SUPPORTED_1000baseT_Full
3167 | SUPPORTED_Autoneg
3168 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003169}
3170
Stephen Hemminger793b8832005-09-14 16:06:14 -07003171static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003172{
3173 struct sky2_port *sky2 = netdev_priv(dev);
3174 struct sky2_hw *hw = sky2->hw;
3175
3176 ecmd->transceiver = XCVR_INTERNAL;
3177 ecmd->supported = sky2_supported_modes(hw);
3178 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003179 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003180 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003181 ecmd->speed = sky2->speed;
3182 } else {
3183 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003184 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003185 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003186
3187 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003188 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3189 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003190 ecmd->duplex = sky2->duplex;
3191 return 0;
3192}
3193
3194static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3195{
3196 struct sky2_port *sky2 = netdev_priv(dev);
3197 const struct sky2_hw *hw = sky2->hw;
3198 u32 supported = sky2_supported_modes(hw);
3199
3200 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003201 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003202 ecmd->advertising = supported;
3203 sky2->duplex = -1;
3204 sky2->speed = -1;
3205 } else {
3206 u32 setting;
3207
Stephen Hemminger793b8832005-09-14 16:06:14 -07003208 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003209 case SPEED_1000:
3210 if (ecmd->duplex == DUPLEX_FULL)
3211 setting = SUPPORTED_1000baseT_Full;
3212 else if (ecmd->duplex == DUPLEX_HALF)
3213 setting = SUPPORTED_1000baseT_Half;
3214 else
3215 return -EINVAL;
3216 break;
3217 case SPEED_100:
3218 if (ecmd->duplex == DUPLEX_FULL)
3219 setting = SUPPORTED_100baseT_Full;
3220 else if (ecmd->duplex == DUPLEX_HALF)
3221 setting = SUPPORTED_100baseT_Half;
3222 else
3223 return -EINVAL;
3224 break;
3225
3226 case SPEED_10:
3227 if (ecmd->duplex == DUPLEX_FULL)
3228 setting = SUPPORTED_10baseT_Full;
3229 else if (ecmd->duplex == DUPLEX_HALF)
3230 setting = SUPPORTED_10baseT_Half;
3231 else
3232 return -EINVAL;
3233 break;
3234 default:
3235 return -EINVAL;
3236 }
3237
3238 if ((setting & supported) == 0)
3239 return -EINVAL;
3240
3241 sky2->speed = ecmd->speed;
3242 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003243 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003244 }
3245
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003246 sky2->advertising = ecmd->advertising;
3247
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003248 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003249 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003250 sky2_set_multicast(dev);
3251 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003252
3253 return 0;
3254}
3255
3256static void sky2_get_drvinfo(struct net_device *dev,
3257 struct ethtool_drvinfo *info)
3258{
3259 struct sky2_port *sky2 = netdev_priv(dev);
3260
3261 strcpy(info->driver, DRV_NAME);
3262 strcpy(info->version, DRV_VERSION);
3263 strcpy(info->fw_version, "N/A");
3264 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3265}
3266
3267static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003268 char name[ETH_GSTRING_LEN];
3269 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003270} sky2_stats[] = {
3271 { "tx_bytes", GM_TXO_OK_HI },
3272 { "rx_bytes", GM_RXO_OK_HI },
3273 { "tx_broadcast", GM_TXF_BC_OK },
3274 { "rx_broadcast", GM_RXF_BC_OK },
3275 { "tx_multicast", GM_TXF_MC_OK },
3276 { "rx_multicast", GM_RXF_MC_OK },
3277 { "tx_unicast", GM_TXF_UC_OK },
3278 { "rx_unicast", GM_RXF_UC_OK },
3279 { "tx_mac_pause", GM_TXF_MPAUSE },
3280 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003281 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003282 { "late_collision",GM_TXF_LAT_COL },
3283 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003284 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003285 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003286
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003287 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003288 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003289 { "rx_64_byte_packets", GM_RXF_64B },
3290 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3291 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3292 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3293 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3294 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3295 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003296 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003297 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3298 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003299 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003300
3301 { "tx_64_byte_packets", GM_TXF_64B },
3302 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3303 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3304 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3305 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3306 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3307 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3308 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003309};
3310
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003311static u32 sky2_get_rx_csum(struct net_device *dev)
3312{
3313 struct sky2_port *sky2 = netdev_priv(dev);
3314
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003315 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003316}
3317
3318static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3319{
3320 struct sky2_port *sky2 = netdev_priv(dev);
3321
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003322 if (data)
3323 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3324 else
3325 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003326
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003327 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3328 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3329
3330 return 0;
3331}
3332
3333static u32 sky2_get_msglevel(struct net_device *netdev)
3334{
3335 struct sky2_port *sky2 = netdev_priv(netdev);
3336 return sky2->msg_enable;
3337}
3338
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003339static int sky2_nway_reset(struct net_device *dev)
3340{
3341 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003342
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003343 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003344 return -EINVAL;
3345
Stephen Hemminger1b537562005-12-20 15:08:07 -08003346 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003347 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003348
3349 return 0;
3350}
3351
Stephen Hemminger793b8832005-09-14 16:06:14 -07003352static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003353{
3354 struct sky2_hw *hw = sky2->hw;
3355 unsigned port = sky2->port;
3356 int i;
3357
3358 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003359 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003360 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003361 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003362
Stephen Hemminger793b8832005-09-14 16:06:14 -07003363 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003364 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3365}
3366
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003367static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3368{
3369 struct sky2_port *sky2 = netdev_priv(netdev);
3370 sky2->msg_enable = value;
3371}
3372
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003373static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003374{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003375 switch (sset) {
3376 case ETH_SS_STATS:
3377 return ARRAY_SIZE(sky2_stats);
3378 default:
3379 return -EOPNOTSUPP;
3380 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003381}
3382
3383static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003384 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003385{
3386 struct sky2_port *sky2 = netdev_priv(dev);
3387
Stephen Hemminger793b8832005-09-14 16:06:14 -07003388 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003389}
3390
Stephen Hemminger793b8832005-09-14 16:06:14 -07003391static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003392{
3393 int i;
3394
3395 switch (stringset) {
3396 case ETH_SS_STATS:
3397 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3398 memcpy(data + i * ETH_GSTRING_LEN,
3399 sky2_stats[i].name, ETH_GSTRING_LEN);
3400 break;
3401 }
3402}
3403
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003404static int sky2_set_mac_address(struct net_device *dev, void *p)
3405{
3406 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003407 struct sky2_hw *hw = sky2->hw;
3408 unsigned port = sky2->port;
3409 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003410
3411 if (!is_valid_ether_addr(addr->sa_data))
3412 return -EADDRNOTAVAIL;
3413
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003414 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003415 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003416 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003417 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003418 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003419
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003420 /* virtual address for data */
3421 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3422
3423 /* physical address: used for pause frames */
3424 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003425
3426 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003427}
3428
Stephen Hemmingera052b522006-10-17 10:24:23 -07003429static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3430{
3431 u32 bit;
3432
3433 bit = ether_crc(ETH_ALEN, addr) & 63;
3434 filter[bit >> 3] |= 1 << (bit & 7);
3435}
3436
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003437static void sky2_set_multicast(struct net_device *dev)
3438{
3439 struct sky2_port *sky2 = netdev_priv(dev);
3440 struct sky2_hw *hw = sky2->hw;
3441 unsigned port = sky2->port;
3442 struct dev_mc_list *list = dev->mc_list;
3443 u16 reg;
3444 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003445 int rx_pause;
3446 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003447
Stephen Hemmingera052b522006-10-17 10:24:23 -07003448 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003449 memset(filter, 0, sizeof(filter));
3450
3451 reg = gma_read16(hw, port, GM_RX_CTRL);
3452 reg |= GM_RXCR_UCF_ENA;
3453
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003454 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003455 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003456 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003457 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003458 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003459 reg &= ~GM_RXCR_MCF_ENA;
3460 else {
3461 int i;
3462 reg |= GM_RXCR_MCF_ENA;
3463
Stephen Hemmingera052b522006-10-17 10:24:23 -07003464 if (rx_pause)
3465 sky2_add_filter(filter, pause_mc_addr);
3466
3467 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3468 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003469 }
3470
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003471 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003472 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003473 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003474 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003475 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003476 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003477 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003478 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003479
3480 gma_write16(hw, port, GM_RX_CTRL, reg);
3481}
3482
3483/* Can have one global because blinking is controlled by
3484 * ethtool and that is always under RTNL mutex
3485 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003486static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003487{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003488 struct sky2_hw *hw = sky2->hw;
3489 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003490
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003491 spin_lock_bh(&sky2->phy_lock);
3492 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3493 hw->chip_id == CHIP_ID_YUKON_EX ||
3494 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3495 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003496 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3497 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003498
3499 switch (mode) {
3500 case MO_LED_OFF:
3501 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3502 PHY_M_LEDC_LOS_CTRL(8) |
3503 PHY_M_LEDC_INIT_CTRL(8) |
3504 PHY_M_LEDC_STA1_CTRL(8) |
3505 PHY_M_LEDC_STA0_CTRL(8));
3506 break;
3507 case MO_LED_ON:
3508 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3509 PHY_M_LEDC_LOS_CTRL(9) |
3510 PHY_M_LEDC_INIT_CTRL(9) |
3511 PHY_M_LEDC_STA1_CTRL(9) |
3512 PHY_M_LEDC_STA0_CTRL(9));
3513 break;
3514 case MO_LED_BLINK:
3515 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3516 PHY_M_LEDC_LOS_CTRL(0xa) |
3517 PHY_M_LEDC_INIT_CTRL(0xa) |
3518 PHY_M_LEDC_STA1_CTRL(0xa) |
3519 PHY_M_LEDC_STA0_CTRL(0xa));
3520 break;
3521 case MO_LED_NORM:
3522 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3523 PHY_M_LEDC_LOS_CTRL(1) |
3524 PHY_M_LEDC_INIT_CTRL(8) |
3525 PHY_M_LEDC_STA1_CTRL(7) |
3526 PHY_M_LEDC_STA0_CTRL(7));
3527 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003528
3529 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003530 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003531 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003532 PHY_M_LED_MO_DUP(mode) |
3533 PHY_M_LED_MO_10(mode) |
3534 PHY_M_LED_MO_100(mode) |
3535 PHY_M_LED_MO_1000(mode) |
3536 PHY_M_LED_MO_RX(mode) |
3537 PHY_M_LED_MO_TX(mode));
3538
3539 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003540}
3541
3542/* blink LED's for finding board */
3543static int sky2_phys_id(struct net_device *dev, u32 data)
3544{
3545 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003546 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003547
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003548 if (data == 0)
3549 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003550
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003551 for (i = 0; i < data; i++) {
3552 sky2_led(sky2, MO_LED_ON);
3553 if (msleep_interruptible(500))
3554 break;
3555 sky2_led(sky2, MO_LED_OFF);
3556 if (msleep_interruptible(500))
3557 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003558 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003559 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003560
3561 return 0;
3562}
3563
3564static void sky2_get_pauseparam(struct net_device *dev,
3565 struct ethtool_pauseparam *ecmd)
3566{
3567 struct sky2_port *sky2 = netdev_priv(dev);
3568
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003569 switch (sky2->flow_mode) {
3570 case FC_NONE:
3571 ecmd->tx_pause = ecmd->rx_pause = 0;
3572 break;
3573 case FC_TX:
3574 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3575 break;
3576 case FC_RX:
3577 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3578 break;
3579 case FC_BOTH:
3580 ecmd->tx_pause = ecmd->rx_pause = 1;
3581 }
3582
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003583 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3584 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003585}
3586
3587static int sky2_set_pauseparam(struct net_device *dev,
3588 struct ethtool_pauseparam *ecmd)
3589{
3590 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003591
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003592 if (ecmd->autoneg == AUTONEG_ENABLE)
3593 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3594 else
3595 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3596
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003597 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003598
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003599 if (netif_running(dev))
3600 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003601
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003602 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003603}
3604
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003605static int sky2_get_coalesce(struct net_device *dev,
3606 struct ethtool_coalesce *ecmd)
3607{
3608 struct sky2_port *sky2 = netdev_priv(dev);
3609 struct sky2_hw *hw = sky2->hw;
3610
3611 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3612 ecmd->tx_coalesce_usecs = 0;
3613 else {
3614 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3615 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3616 }
3617 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3618
3619 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3620 ecmd->rx_coalesce_usecs = 0;
3621 else {
3622 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3623 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3624 }
3625 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3626
3627 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3628 ecmd->rx_coalesce_usecs_irq = 0;
3629 else {
3630 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3631 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3632 }
3633
3634 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3635
3636 return 0;
3637}
3638
3639/* Note: this affect both ports */
3640static int sky2_set_coalesce(struct net_device *dev,
3641 struct ethtool_coalesce *ecmd)
3642{
3643 struct sky2_port *sky2 = netdev_priv(dev);
3644 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003645 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003646
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003647 if (ecmd->tx_coalesce_usecs > tmax ||
3648 ecmd->rx_coalesce_usecs > tmax ||
3649 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003650 return -EINVAL;
3651
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003652 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003653 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003654 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003655 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003656 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003657 return -EINVAL;
3658
3659 if (ecmd->tx_coalesce_usecs == 0)
3660 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3661 else {
3662 sky2_write32(hw, STAT_TX_TIMER_INI,
3663 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3664 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3665 }
3666 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3667
3668 if (ecmd->rx_coalesce_usecs == 0)
3669 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3670 else {
3671 sky2_write32(hw, STAT_LEV_TIMER_INI,
3672 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3673 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3674 }
3675 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3676
3677 if (ecmd->rx_coalesce_usecs_irq == 0)
3678 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3679 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003680 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003681 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3682 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3683 }
3684 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3685 return 0;
3686}
3687
Stephen Hemminger793b8832005-09-14 16:06:14 -07003688static void sky2_get_ringparam(struct net_device *dev,
3689 struct ethtool_ringparam *ering)
3690{
3691 struct sky2_port *sky2 = netdev_priv(dev);
3692
3693 ering->rx_max_pending = RX_MAX_PENDING;
3694 ering->rx_mini_max_pending = 0;
3695 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003696 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003697
3698 ering->rx_pending = sky2->rx_pending;
3699 ering->rx_mini_pending = 0;
3700 ering->rx_jumbo_pending = 0;
3701 ering->tx_pending = sky2->tx_pending;
3702}
3703
3704static int sky2_set_ringparam(struct net_device *dev,
3705 struct ethtool_ringparam *ering)
3706{
3707 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003708
3709 if (ering->rx_pending > RX_MAX_PENDING ||
3710 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003711 ering->tx_pending < TX_MIN_PENDING ||
3712 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003713 return -EINVAL;
3714
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003715 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003716
3717 sky2->rx_pending = ering->rx_pending;
3718 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003719 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003720
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003721 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003722}
3723
Stephen Hemminger793b8832005-09-14 16:06:14 -07003724static int sky2_get_regs_len(struct net_device *dev)
3725{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003726 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003727}
3728
3729/*
3730 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003731 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003732 */
3733static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3734 void *p)
3735{
3736 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003737 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003738 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003739
3740 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003741
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003742 for (b = 0; b < 128; b++) {
3743 /* This complicated switch statement is to make sure and
3744 * only access regions that are unreserved.
3745 * Some blocks are only valid on dual port cards.
3746 * and block 3 has some special diagnostic registers that
3747 * are poison.
3748 */
3749 switch (b) {
3750 case 3:
3751 /* skip diagnostic ram region */
3752 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3753 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003754
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003755 /* dual port cards only */
3756 case 5: /* Tx Arbiter 2 */
3757 case 9: /* RX2 */
3758 case 14 ... 15: /* TX2 */
3759 case 17: case 19: /* Ram Buffer 2 */
3760 case 22 ... 23: /* Tx Ram Buffer 2 */
3761 case 25: /* Rx MAC Fifo 1 */
3762 case 27: /* Tx MAC Fifo 2 */
3763 case 31: /* GPHY 2 */
3764 case 40 ... 47: /* Pattern Ram 2 */
3765 case 52: case 54: /* TCP Segmentation 2 */
3766 case 112 ... 116: /* GMAC 2 */
3767 if (sky2->hw->ports == 1)
3768 goto reserved;
3769 /* fall through */
3770 case 0: /* Control */
3771 case 2: /* Mac address */
3772 case 4: /* Tx Arbiter 1 */
3773 case 7: /* PCI express reg */
3774 case 8: /* RX1 */
3775 case 12 ... 13: /* TX1 */
3776 case 16: case 18:/* Rx Ram Buffer 1 */
3777 case 20 ... 21: /* Tx Ram Buffer 1 */
3778 case 24: /* Rx MAC Fifo 1 */
3779 case 26: /* Tx MAC Fifo 1 */
3780 case 28 ... 29: /* Descriptor and status unit */
3781 case 30: /* GPHY 1*/
3782 case 32 ... 39: /* Pattern Ram 1 */
3783 case 48: case 50: /* TCP Segmentation 1 */
3784 case 56 ... 60: /* PCI space */
3785 case 80 ... 84: /* GMAC 1 */
3786 memcpy_fromio(p, io, 128);
3787 break;
3788 default:
3789reserved:
3790 memset(p, 0, 128);
3791 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003792
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003793 p += 128;
3794 io += 128;
3795 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003796}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003797
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07003798/* In order to do Jumbo packets on these chips, need to turn off the
3799 * transmit store/forward. Therefore checksum offload won't work.
3800 */
3801static int no_tx_offload(struct net_device *dev)
3802{
3803 const struct sky2_port *sky2 = netdev_priv(dev);
3804 const struct sky2_hw *hw = sky2->hw;
3805
Stephen Hemminger69161612007-06-04 17:23:26 -07003806 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07003807}
3808
3809static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3810{
3811 if (data && no_tx_offload(dev))
3812 return -EINVAL;
3813
3814 return ethtool_op_set_tx_csum(dev, data);
3815}
3816
3817
3818static int sky2_set_tso(struct net_device *dev, u32 data)
3819{
3820 if (data && no_tx_offload(dev))
3821 return -EINVAL;
3822
3823 return ethtool_op_set_tso(dev, data);
3824}
3825
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003826static int sky2_get_eeprom_len(struct net_device *dev)
3827{
3828 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003829 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003830 u16 reg2;
3831
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003832 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003833 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3834}
3835
Stephen Hemminger14132352008-08-27 20:46:26 -07003836static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003837{
Stephen Hemminger14132352008-08-27 20:46:26 -07003838 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003839
Stephen Hemminger14132352008-08-27 20:46:26 -07003840 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3841 /* Can take up to 10.6 ms for write */
3842 if (time_after(jiffies, start + HZ/4)) {
3843 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3844 return -ETIMEDOUT;
3845 }
3846 mdelay(1);
3847 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003848
Stephen Hemminger14132352008-08-27 20:46:26 -07003849 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003850}
3851
Stephen Hemminger14132352008-08-27 20:46:26 -07003852static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3853 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003854{
Stephen Hemminger14132352008-08-27 20:46:26 -07003855 int rc = 0;
3856
3857 while (length > 0) {
3858 u32 val;
3859
3860 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3861 rc = sky2_vpd_wait(hw, cap, 0);
3862 if (rc)
3863 break;
3864
3865 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3866
3867 memcpy(data, &val, min(sizeof(val), length));
3868 offset += sizeof(u32);
3869 data += sizeof(u32);
3870 length -= sizeof(u32);
3871 }
3872
3873 return rc;
3874}
3875
3876static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
3877 u16 offset, unsigned int length)
3878{
3879 unsigned int i;
3880 int rc = 0;
3881
3882 for (i = 0; i < length; i += sizeof(u32)) {
3883 u32 val = *(u32 *)(data + i);
3884
3885 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3886 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3887
3888 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
3889 if (rc)
3890 break;
3891 }
3892 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003893}
3894
3895static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3896 u8 *data)
3897{
3898 struct sky2_port *sky2 = netdev_priv(dev);
3899 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003900
3901 if (!cap)
3902 return -EINVAL;
3903
3904 eeprom->magic = SKY2_EEPROM_MAGIC;
3905
Stephen Hemminger14132352008-08-27 20:46:26 -07003906 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003907}
3908
3909static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3910 u8 *data)
3911{
3912 struct sky2_port *sky2 = netdev_priv(dev);
3913 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003914
3915 if (!cap)
3916 return -EINVAL;
3917
3918 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3919 return -EINVAL;
3920
Stephen Hemminger14132352008-08-27 20:46:26 -07003921 /* Partial writes not supported */
3922 if ((eeprom->offset & 3) || (eeprom->len & 3))
3923 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003924
Stephen Hemminger14132352008-08-27 20:46:26 -07003925 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003926}
3927
3928
Jeff Garzik7282d492006-09-13 14:30:00 -04003929static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003930 .get_settings = sky2_get_settings,
3931 .set_settings = sky2_set_settings,
3932 .get_drvinfo = sky2_get_drvinfo,
3933 .get_wol = sky2_get_wol,
3934 .set_wol = sky2_set_wol,
3935 .get_msglevel = sky2_get_msglevel,
3936 .set_msglevel = sky2_set_msglevel,
3937 .nway_reset = sky2_nway_reset,
3938 .get_regs_len = sky2_get_regs_len,
3939 .get_regs = sky2_get_regs,
3940 .get_link = ethtool_op_get_link,
3941 .get_eeprom_len = sky2_get_eeprom_len,
3942 .get_eeprom = sky2_get_eeprom,
3943 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003944 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003945 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003946 .set_tso = sky2_set_tso,
3947 .get_rx_csum = sky2_get_rx_csum,
3948 .set_rx_csum = sky2_set_rx_csum,
3949 .get_strings = sky2_get_strings,
3950 .get_coalesce = sky2_get_coalesce,
3951 .set_coalesce = sky2_set_coalesce,
3952 .get_ringparam = sky2_get_ringparam,
3953 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003954 .get_pauseparam = sky2_get_pauseparam,
3955 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003956 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003957 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003958 .get_ethtool_stats = sky2_get_ethtool_stats,
3959};
3960
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003961#ifdef CONFIG_SKY2_DEBUG
3962
3963static struct dentry *sky2_debug;
3964
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00003965
3966/*
3967 * Read and parse the first part of Vital Product Data
3968 */
3969#define VPD_SIZE 128
3970#define VPD_MAGIC 0x82
3971
3972static const struct vpd_tag {
3973 char tag[2];
3974 char *label;
3975} vpd_tags[] = {
3976 { "PN", "Part Number" },
3977 { "EC", "Engineering Level" },
3978 { "MN", "Manufacturer" },
3979 { "SN", "Serial Number" },
3980 { "YA", "Asset Tag" },
3981 { "VL", "First Error Log Message" },
3982 { "VF", "Second Error Log Message" },
3983 { "VB", "Boot Agent ROM Configuration" },
3984 { "VE", "EFI UNDI Configuration" },
3985};
3986
3987static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
3988{
3989 size_t vpd_size;
3990 loff_t offs;
3991 u8 len;
3992 unsigned char *buf;
3993 u16 reg2;
3994
3995 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
3996 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3997
3998 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
3999 buf = kmalloc(vpd_size, GFP_KERNEL);
4000 if (!buf) {
4001 seq_puts(seq, "no memory!\n");
4002 return;
4003 }
4004
4005 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4006 seq_puts(seq, "VPD read failed\n");
4007 goto out;
4008 }
4009
4010 if (buf[0] != VPD_MAGIC) {
4011 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4012 goto out;
4013 }
4014 len = buf[1];
4015 if (len == 0 || len > vpd_size - 4) {
4016 seq_printf(seq, "Invalid id length: %d\n", len);
4017 goto out;
4018 }
4019
4020 seq_printf(seq, "%.*s\n", len, buf + 3);
4021 offs = len + 3;
4022
4023 while (offs < vpd_size - 4) {
4024 int i;
4025
4026 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4027 break;
4028 len = buf[offs + 2];
4029 if (offs + len + 3 >= vpd_size)
4030 break;
4031
4032 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4033 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4034 seq_printf(seq, " %s: %.*s\n",
4035 vpd_tags[i].label, len, buf + offs + 3);
4036 break;
4037 }
4038 }
4039 offs += len + 3;
4040 }
4041out:
4042 kfree(buf);
4043}
4044
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004045static int sky2_debug_show(struct seq_file *seq, void *v)
4046{
4047 struct net_device *dev = seq->private;
4048 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004049 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004050 unsigned port = sky2->port;
4051 unsigned idx, last;
4052 int sop;
4053
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004054 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004055
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004056 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004057 sky2_read32(hw, B0_ISRC),
4058 sky2_read32(hw, B0_IMSK),
4059 sky2_read32(hw, B0_Y2_SP_ICR));
4060
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004061 if (!netif_running(dev)) {
4062 seq_printf(seq, "network not running\n");
4063 return 0;
4064 }
4065
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004066 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004067 last = sky2_read16(hw, STAT_PUT_IDX);
4068
4069 if (hw->st_idx == last)
4070 seq_puts(seq, "Status ring (empty)\n");
4071 else {
4072 seq_puts(seq, "Status ring\n");
4073 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4074 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4075 const struct sky2_status_le *le = hw->st_le + idx;
4076 seq_printf(seq, "[%d] %#x %d %#x\n",
4077 idx, le->opcode, le->length, le->status);
4078 }
4079 seq_puts(seq, "\n");
4080 }
4081
4082 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4083 sky2->tx_cons, sky2->tx_prod,
4084 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4085 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4086
4087 /* Dump contents of tx ring */
4088 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004089 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4090 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004091 const struct sky2_tx_le *le = sky2->tx_le + idx;
4092 u32 a = le32_to_cpu(le->addr);
4093
4094 if (sop)
4095 seq_printf(seq, "%u:", idx);
4096 sop = 0;
4097
4098 switch(le->opcode & ~HW_OWNER) {
4099 case OP_ADDR64:
4100 seq_printf(seq, " %#x:", a);
4101 break;
4102 case OP_LRGLEN:
4103 seq_printf(seq, " mtu=%d", a);
4104 break;
4105 case OP_VLAN:
4106 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4107 break;
4108 case OP_TCPLISW:
4109 seq_printf(seq, " csum=%#x", a);
4110 break;
4111 case OP_LARGESEND:
4112 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4113 break;
4114 case OP_PACKET:
4115 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4116 break;
4117 case OP_BUFFER:
4118 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4119 break;
4120 default:
4121 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4122 a, le16_to_cpu(le->length));
4123 }
4124
4125 if (le->ctrl & EOP) {
4126 seq_putc(seq, '\n');
4127 sop = 1;
4128 }
4129 }
4130
4131 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4132 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004133 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004134 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4135
David S. Millerd1d08d12008-01-07 20:53:33 -08004136 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004137 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004138 return 0;
4139}
4140
4141static int sky2_debug_open(struct inode *inode, struct file *file)
4142{
4143 return single_open(file, sky2_debug_show, inode->i_private);
4144}
4145
4146static const struct file_operations sky2_debug_fops = {
4147 .owner = THIS_MODULE,
4148 .open = sky2_debug_open,
4149 .read = seq_read,
4150 .llseek = seq_lseek,
4151 .release = single_release,
4152};
4153
4154/*
4155 * Use network device events to create/remove/rename
4156 * debugfs file entries
4157 */
4158static int sky2_device_event(struct notifier_block *unused,
4159 unsigned long event, void *ptr)
4160{
4161 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004162 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004163
Stephen Hemminger1436b302008-11-19 21:59:54 -08004164 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004165 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004166
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004167 switch(event) {
4168 case NETDEV_CHANGENAME:
4169 if (sky2->debugfs) {
4170 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4171 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004172 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004173 break;
4174
4175 case NETDEV_GOING_DOWN:
4176 if (sky2->debugfs) {
4177 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4178 dev->name);
4179 debugfs_remove(sky2->debugfs);
4180 sky2->debugfs = NULL;
4181 }
4182 break;
4183
4184 case NETDEV_UP:
4185 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4186 sky2_debug, dev,
4187 &sky2_debug_fops);
4188 if (IS_ERR(sky2->debugfs))
4189 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004190 }
4191
4192 return NOTIFY_DONE;
4193}
4194
4195static struct notifier_block sky2_notifier = {
4196 .notifier_call = sky2_device_event,
4197};
4198
4199
4200static __init void sky2_debug_init(void)
4201{
4202 struct dentry *ent;
4203
4204 ent = debugfs_create_dir("sky2", NULL);
4205 if (!ent || IS_ERR(ent))
4206 return;
4207
4208 sky2_debug = ent;
4209 register_netdevice_notifier(&sky2_notifier);
4210}
4211
4212static __exit void sky2_debug_cleanup(void)
4213{
4214 if (sky2_debug) {
4215 unregister_netdevice_notifier(&sky2_notifier);
4216 debugfs_remove(sky2_debug);
4217 sky2_debug = NULL;
4218 }
4219}
4220
4221#else
4222#define sky2_debug_init()
4223#define sky2_debug_cleanup()
4224#endif
4225
Stephen Hemminger1436b302008-11-19 21:59:54 -08004226/* Two copies of network device operations to handle special case of
4227 not allowing netpoll on second port */
4228static const struct net_device_ops sky2_netdev_ops[2] = {
4229 {
4230 .ndo_open = sky2_up,
4231 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004232 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004233 .ndo_do_ioctl = sky2_ioctl,
4234 .ndo_validate_addr = eth_validate_addr,
4235 .ndo_set_mac_address = sky2_set_mac_address,
4236 .ndo_set_multicast_list = sky2_set_multicast,
4237 .ndo_change_mtu = sky2_change_mtu,
4238 .ndo_tx_timeout = sky2_tx_timeout,
4239#ifdef SKY2_VLAN_TAG_USED
4240 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4241#endif
4242#ifdef CONFIG_NET_POLL_CONTROLLER
4243 .ndo_poll_controller = sky2_netpoll,
4244#endif
4245 },
4246 {
4247 .ndo_open = sky2_up,
4248 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004249 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004250 .ndo_do_ioctl = sky2_ioctl,
4251 .ndo_validate_addr = eth_validate_addr,
4252 .ndo_set_mac_address = sky2_set_mac_address,
4253 .ndo_set_multicast_list = sky2_set_multicast,
4254 .ndo_change_mtu = sky2_change_mtu,
4255 .ndo_tx_timeout = sky2_tx_timeout,
4256#ifdef SKY2_VLAN_TAG_USED
4257 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4258#endif
4259 },
4260};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004261
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004262/* Initialize network device */
4263static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004264 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004265 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004266{
4267 struct sky2_port *sky2;
4268 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4269
4270 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004271 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004272 return NULL;
4273 }
4274
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004275 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004276 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004277 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004278 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004279 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004280
4281 sky2 = netdev_priv(dev);
4282 sky2->netdev = dev;
4283 sky2->hw = hw;
4284 sky2->msg_enable = netif_msg_init(debug, default_msg);
4285
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004286 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004287 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4288 if (hw->chip_id != CHIP_ID_YUKON_XL)
4289 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4290
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004291 sky2->flow_mode = FC_BOTH;
4292
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004293 sky2->duplex = -1;
4294 sky2->speed = -1;
4295 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004296 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004297
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004298 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004299
Stephen Hemminger793b8832005-09-14 16:06:14 -07004300 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004301 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004302 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004303
4304 hw->dev[port] = dev;
4305
4306 sky2->port = port;
4307
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004308 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004309 if (highmem)
4310 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004311
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004312#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004313 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4314 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4315 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4316 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004317 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004318#endif
4319
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004320 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004321 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb72005-09-28 10:01:03 -07004322 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004323
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004324 return dev;
4325}
4326
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004327static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004328{
4329 const struct sky2_port *sky2 = netdev_priv(dev);
4330
4331 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004332 printk(KERN_INFO PFX "%s: addr %pM\n",
4333 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004334}
4335
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004336/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004337static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004338{
4339 struct sky2_hw *hw = dev_id;
4340 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4341
4342 if (status == 0)
4343 return IRQ_NONE;
4344
4345 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004346 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004347 wake_up(&hw->msi_wait);
4348 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4349 }
4350 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4351
4352 return IRQ_HANDLED;
4353}
4354
4355/* Test interrupt path by forcing a a software IRQ */
4356static int __devinit sky2_test_msi(struct sky2_hw *hw)
4357{
4358 struct pci_dev *pdev = hw->pdev;
4359 int err;
4360
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004361 init_waitqueue_head (&hw->msi_wait);
4362
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004363 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4364
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004365 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004366 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004367 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004368 return err;
4369 }
4370
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004371 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004372 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004373
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004374 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004375
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004376 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004377 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004378 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4379 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004380
4381 err = -EOPNOTSUPP;
4382 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4383 }
4384
4385 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004386 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004387
4388 free_irq(pdev->irq, hw);
4389
4390 return err;
4391}
4392
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004393/* This driver supports yukon2 chipset only */
4394static const char *sky2_name(u8 chipid, char *buf, int sz)
4395{
4396 const char *name[] = {
4397 "XL", /* 0xb3 */
4398 "EC Ultra", /* 0xb4 */
4399 "Extreme", /* 0xb5 */
4400 "EC", /* 0xb6 */
4401 "FE", /* 0xb7 */
4402 "FE+", /* 0xb8 */
4403 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004404 "UL 2", /* 0xba */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004405 };
4406
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004407 if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004408 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4409 else
4410 snprintf(buf, sz, "(chip %#x)", chipid);
4411 return buf;
4412}
4413
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004414static int __devinit sky2_probe(struct pci_dev *pdev,
4415 const struct pci_device_id *ent)
4416{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004417 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004418 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004419 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004420 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004421 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004422
Stephen Hemminger793b8832005-09-14 16:06:14 -07004423 err = pci_enable_device(pdev);
4424 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004425 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004426 goto err_out;
4427 }
4428
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004429 /* Get configuration information
4430 * Note: only regular PCI config access once to test for HW issues
4431 * other PCI access through shared memory for speed and to
4432 * avoid MMCONFIG problems.
4433 */
4434 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4435 if (err) {
4436 dev_err(&pdev->dev, "PCI read config failed\n");
4437 goto err_out;
4438 }
4439
4440 if (~reg == 0) {
4441 dev_err(&pdev->dev, "PCI configuration read error\n");
4442 goto err_out;
4443 }
4444
Stephen Hemminger793b8832005-09-14 16:06:14 -07004445 err = pci_request_regions(pdev, DRV_NAME);
4446 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004447 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004448 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004449 }
4450
4451 pci_set_master(pdev);
4452
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004453 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004454 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004455 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004456 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004457 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004458 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4459 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004460 goto err_out_free_regions;
4461 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004462 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004463 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004464 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004465 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004466 goto err_out_free_regions;
4467 }
4468 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004469
Stephen Hemminger38345072009-02-03 11:27:30 +00004470
4471#ifdef __BIG_ENDIAN
4472 /* The sk98lin vendor driver uses hardware byte swapping but
4473 * this driver uses software swapping.
4474 */
4475 reg &= ~PCI_REV_DESC;
4476 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4477 if (err) {
4478 dev_err(&pdev->dev, "PCI write config failed\n");
4479 goto err_out_free_regions;
4480 }
4481#endif
4482
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004483 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004484
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004485 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004486 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004487 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004488 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004489 goto err_out_free_regions;
4490 }
4491
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004492 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004493
4494 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4495 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004496 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004497 goto err_out_free_hw;
4498 }
4499
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004500 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004501 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004502 if (!hw->st_le)
4503 goto err_out_iounmap;
4504
Stephen Hemmingere3173832007-02-06 10:45:39 -08004505 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004506 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004507 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004508
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004509 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4510 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004511
Stephen Hemmingere3173832007-02-06 10:45:39 -08004512 sky2_reset(hw);
4513
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004514 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004515 if (!dev) {
4516 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004517 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004518 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004519
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004520 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4521 err = sky2_test_msi(hw);
4522 if (err == -EOPNOTSUPP)
4523 pci_disable_msi(pdev);
4524 else if (err)
4525 goto err_out_free_netdev;
4526 }
4527
Stephen Hemminger793b8832005-09-14 16:06:14 -07004528 err = register_netdev(dev);
4529 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004530 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004531 goto err_out_free_netdev;
4532 }
4533
Stephen Hemminger6de16232007-10-17 13:26:42 -07004534 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4535
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004536 err = request_irq(pdev->irq, sky2_intr,
4537 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004538 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004539 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004540 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004541 goto err_out_unregister;
4542 }
4543 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004544 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004545
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004546 sky2_show_addr(dev);
4547
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004548 if (hw->ports > 1) {
4549 struct net_device *dev1;
4550
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004551 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004552 if (!dev1)
4553 dev_warn(&pdev->dev, "allocation for second device failed\n");
4554 else if ((err = register_netdev(dev1))) {
4555 dev_warn(&pdev->dev,
4556 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004557 hw->dev[1] = NULL;
4558 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004559 } else
4560 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004561 }
4562
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004563 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004564 INIT_WORK(&hw->restart_work, sky2_restart);
4565
Stephen Hemminger793b8832005-09-14 16:06:14 -07004566 pci_set_drvdata(pdev, hw);
4567
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004568 return 0;
4569
Stephen Hemminger793b8832005-09-14 16:06:14 -07004570err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004571 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004572 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004573 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004574err_out_free_netdev:
4575 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004576err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004577 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004578 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004579err_out_iounmap:
4580 iounmap(hw->regs);
4581err_out_free_hw:
4582 kfree(hw);
4583err_out_free_regions:
4584 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004585err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004586 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004587err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004588 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004589 return err;
4590}
4591
4592static void __devexit sky2_remove(struct pci_dev *pdev)
4593{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004594 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004595 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004596
Stephen Hemminger793b8832005-09-14 16:06:14 -07004597 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004598 return;
4599
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004600 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004601 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004602
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004603 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004604 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004605
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004606 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004607
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004608 sky2_power_aux(hw);
4609
Stephen Hemminger793b8832005-09-14 16:06:14 -07004610 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004611 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004612
4613 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004614 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004615 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004616 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004617 pci_release_regions(pdev);
4618 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004619
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004620 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004621 free_netdev(hw->dev[i]);
4622
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004623 iounmap(hw->regs);
4624 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004625
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004626 pci_set_drvdata(pdev, NULL);
4627}
4628
4629#ifdef CONFIG_PM
4630static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4631{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004632 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004633 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004634
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004635 if (!hw)
4636 return 0;
4637
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004638 del_timer_sync(&hw->watchdog_timer);
4639 cancel_work_sync(&hw->restart_work);
4640
Stephen Hemminger19720732009-08-14 05:15:16 +00004641 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004642 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004643 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004644 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004645
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004646 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004647
4648 if (sky2->wol)
4649 sky2_wol_init(sky2);
4650
4651 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004652 }
4653
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004654 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004655 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004656 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004657 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004658
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004659 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004660 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004661 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004662
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004663 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004664}
4665
4666static int sky2_resume(struct pci_dev *pdev)
4667{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004668 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004669 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004670
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004671 if (!hw)
4672 return 0;
4673
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004674 err = pci_set_power_state(pdev, PCI_D0);
4675 if (err)
4676 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004677
4678 err = pci_restore_state(pdev);
4679 if (err)
4680 goto out;
4681
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004682 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004683
4684 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004685 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4686 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4687 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004688 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004689
Stephen Hemmingere3173832007-02-06 10:45:39 -08004690 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004691 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004692 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004693
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004694 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004695 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004696 err = sky2_reattach(hw->dev[i]);
4697 if (err)
4698 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004699 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004700 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004701
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004702 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004703out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004704 rtnl_unlock();
4705
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004706 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004707 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004708 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004709}
4710#endif
4711
Stephen Hemmingere3173832007-02-06 10:45:39 -08004712static void sky2_shutdown(struct pci_dev *pdev)
4713{
4714 struct sky2_hw *hw = pci_get_drvdata(pdev);
4715 int i, wol = 0;
4716
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004717 if (!hw)
4718 return;
4719
Stephen Hemminger19720732009-08-14 05:15:16 +00004720 rtnl_lock();
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004721 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004722
4723 for (i = 0; i < hw->ports; i++) {
4724 struct net_device *dev = hw->dev[i];
4725 struct sky2_port *sky2 = netdev_priv(dev);
4726
4727 if (sky2->wol) {
4728 wol = 1;
4729 sky2_wol_init(sky2);
4730 }
4731 }
4732
4733 if (wol)
4734 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004735 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004736
4737 pci_enable_wake(pdev, PCI_D3hot, wol);
4738 pci_enable_wake(pdev, PCI_D3cold, wol);
4739
4740 pci_disable_device(pdev);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004741 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004742}
4743
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004744static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004745 .name = DRV_NAME,
4746 .id_table = sky2_id_table,
4747 .probe = sky2_probe,
4748 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004749#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004750 .suspend = sky2_suspend,
4751 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004752#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004753 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004754};
4755
4756static int __init sky2_init_module(void)
4757{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004758 pr_info(PFX "driver version " DRV_VERSION "\n");
4759
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004760 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004761 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004762}
4763
4764static void __exit sky2_cleanup_module(void)
4765{
4766 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004767 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004768}
4769
4770module_init(sky2_init_module);
4771module_exit(sky2_cleanup_module);
4772
4773MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004774MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004775MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004776MODULE_VERSION(DRV_VERSION);