Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 1 | /* |
| 2 | * drivers/irqchip/irq-crossbar.c |
| 3 | * |
| 4 | * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com |
| 5 | * Author: Sricharan R <r.sricharan@ti.com> |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | * |
| 11 | */ |
| 12 | #include <linux/err.h> |
| 13 | #include <linux/io.h> |
| 14 | #include <linux/of_address.h> |
| 15 | #include <linux/of_irq.h> |
| 16 | #include <linux/slab.h> |
| 17 | #include <linux/irqchip/arm-gic.h> |
Nishanth Menon | 4dbf45e | 2014-06-26 12:40:25 +0530 | [diff] [blame] | 18 | #include <linux/irqchip/irq-crossbar.h> |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 19 | |
| 20 | #define IRQ_FREE -1 |
Nishanth Menon | 1d50d2c | 2014-06-26 12:40:19 +0530 | [diff] [blame] | 21 | #define IRQ_RESERVED -2 |
Nishanth Menon | 64e0f8b | 2014-06-26 12:40:21 +0530 | [diff] [blame] | 22 | #define IRQ_SKIP -3 |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 23 | #define GIC_IRQ_START 32 |
| 24 | |
Nishanth Menon | e30ef8a | 2014-06-26 12:40:26 +0530 | [diff] [blame] | 25 | /** |
| 26 | * struct crossbar_device - crossbar device description |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 27 | * @int_max: maximum number of supported interrupts |
Nishanth Menon | a35057d | 2014-06-26 12:40:22 +0530 | [diff] [blame] | 28 | * @safe_map: safe default value to initialize the crossbar |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 29 | * @irq_map: array of interrupts to crossbar number mapping |
| 30 | * @crossbar_base: crossbar base address |
| 31 | * @register_offsets: offsets for each irq number |
Nishanth Menon | e30ef8a | 2014-06-26 12:40:26 +0530 | [diff] [blame] | 32 | * @write: register write function pointer |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 33 | */ |
| 34 | struct crossbar_device { |
| 35 | uint int_max; |
Nishanth Menon | a35057d | 2014-06-26 12:40:22 +0530 | [diff] [blame] | 36 | uint safe_map; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 37 | uint *irq_map; |
| 38 | void __iomem *crossbar_base; |
| 39 | int *register_offsets; |
Nishanth Menon | a35057d | 2014-06-26 12:40:22 +0530 | [diff] [blame] | 40 | void (*write)(int, int); |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 41 | }; |
| 42 | |
| 43 | static struct crossbar_device *cb; |
| 44 | |
| 45 | static inline void crossbar_writel(int irq_no, int cb_no) |
| 46 | { |
| 47 | writel(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]); |
| 48 | } |
| 49 | |
| 50 | static inline void crossbar_writew(int irq_no, int cb_no) |
| 51 | { |
| 52 | writew(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]); |
| 53 | } |
| 54 | |
| 55 | static inline void crossbar_writeb(int irq_no, int cb_no) |
| 56 | { |
| 57 | writeb(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]); |
| 58 | } |
| 59 | |
Nishanth Menon | 6f16fc8 | 2014-06-26 12:40:20 +0530 | [diff] [blame] | 60 | static inline int get_prev_map_irq(int cb_no) |
| 61 | { |
| 62 | int i; |
| 63 | |
Nishanth Menon | ddee0fb | 2014-06-26 12:40:23 +0530 | [diff] [blame] | 64 | for (i = cb->int_max - 1; i >= 0; i--) |
Nishanth Menon | 6f16fc8 | 2014-06-26 12:40:20 +0530 | [diff] [blame] | 65 | if (cb->irq_map[i] == cb_no) |
| 66 | return i; |
| 67 | |
| 68 | return -ENODEV; |
| 69 | } |
| 70 | |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 71 | static inline int allocate_free_irq(int cb_no) |
| 72 | { |
| 73 | int i; |
| 74 | |
Nishanth Menon | ddee0fb | 2014-06-26 12:40:23 +0530 | [diff] [blame] | 75 | for (i = cb->int_max - 1; i >= 0; i--) { |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 76 | if (cb->irq_map[i] == IRQ_FREE) { |
| 77 | cb->irq_map[i] = cb_no; |
| 78 | return i; |
| 79 | } |
| 80 | } |
| 81 | |
| 82 | return -ENODEV; |
| 83 | } |
| 84 | |
| 85 | static int crossbar_domain_map(struct irq_domain *d, unsigned int irq, |
| 86 | irq_hw_number_t hw) |
| 87 | { |
| 88 | cb->write(hw - GIC_IRQ_START, cb->irq_map[hw - GIC_IRQ_START]); |
| 89 | return 0; |
| 90 | } |
| 91 | |
| 92 | static void crossbar_domain_unmap(struct irq_domain *d, unsigned int irq) |
| 93 | { |
| 94 | irq_hw_number_t hw = irq_get_irq_data(irq)->hwirq; |
| 95 | |
Nishanth Menon | a35057d | 2014-06-26 12:40:22 +0530 | [diff] [blame] | 96 | if (hw > GIC_IRQ_START) { |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 97 | cb->irq_map[hw - GIC_IRQ_START] = IRQ_FREE; |
Nishanth Menon | a35057d | 2014-06-26 12:40:22 +0530 | [diff] [blame] | 98 | cb->write(hw - GIC_IRQ_START, cb->safe_map); |
| 99 | } |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 100 | } |
| 101 | |
| 102 | static int crossbar_domain_xlate(struct irq_domain *d, |
| 103 | struct device_node *controller, |
| 104 | const u32 *intspec, unsigned int intsize, |
| 105 | unsigned long *out_hwirq, |
| 106 | unsigned int *out_type) |
| 107 | { |
Nishanth Menon | d4922a9 | 2014-06-26 12:40:24 +0530 | [diff] [blame] | 108 | int ret; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 109 | |
Nishanth Menon | 6f16fc8 | 2014-06-26 12:40:20 +0530 | [diff] [blame] | 110 | ret = get_prev_map_irq(intspec[1]); |
Nishanth Menon | d4922a9 | 2014-06-26 12:40:24 +0530 | [diff] [blame] | 111 | if (ret >= 0) |
Nishanth Menon | 6f16fc8 | 2014-06-26 12:40:20 +0530 | [diff] [blame] | 112 | goto found; |
| 113 | |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 114 | ret = allocate_free_irq(intspec[1]); |
| 115 | |
Nishanth Menon | d4922a9 | 2014-06-26 12:40:24 +0530 | [diff] [blame] | 116 | if (ret < 0) |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 117 | return ret; |
| 118 | |
Nishanth Menon | 6f16fc8 | 2014-06-26 12:40:20 +0530 | [diff] [blame] | 119 | found: |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 120 | *out_hwirq = ret + GIC_IRQ_START; |
| 121 | return 0; |
| 122 | } |
| 123 | |
Nishanth Menon | 4dbf45e | 2014-06-26 12:40:25 +0530 | [diff] [blame] | 124 | static const struct irq_domain_ops routable_irq_domain_ops = { |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 125 | .map = crossbar_domain_map, |
| 126 | .unmap = crossbar_domain_unmap, |
| 127 | .xlate = crossbar_domain_xlate |
| 128 | }; |
| 129 | |
| 130 | static int __init crossbar_of_init(struct device_node *node) |
| 131 | { |
Nishanth Menon | edb442d | 2014-06-26 12:40:27 +0530 | [diff] [blame] | 132 | int i, size, max = 0, reserved = 0, entry; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 133 | const __be32 *irqsr; |
Nishanth Menon | edb442d | 2014-06-26 12:40:27 +0530 | [diff] [blame] | 134 | int ret = -ENOMEM; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 135 | |
Dan Carpenter | 3894e9e | 2014-04-03 10:21:34 +0300 | [diff] [blame] | 136 | cb = kzalloc(sizeof(*cb), GFP_KERNEL); |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 137 | |
| 138 | if (!cb) |
Nishanth Menon | edb442d | 2014-06-26 12:40:27 +0530 | [diff] [blame] | 139 | return ret; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 140 | |
| 141 | cb->crossbar_base = of_iomap(node, 0); |
| 142 | if (!cb->crossbar_base) |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 143 | goto err_cb; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 144 | |
| 145 | of_property_read_u32(node, "ti,max-irqs", &max); |
Nishanth Menon | edb442d | 2014-06-26 12:40:27 +0530 | [diff] [blame] | 146 | if (!max) { |
| 147 | pr_err("missing 'ti,max-irqs' property\n"); |
| 148 | ret = -EINVAL; |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 149 | goto err_base; |
Nishanth Menon | edb442d | 2014-06-26 12:40:27 +0530 | [diff] [blame] | 150 | } |
Nishanth Menon | 4dbf45e | 2014-06-26 12:40:25 +0530 | [diff] [blame] | 151 | cb->irq_map = kcalloc(max, sizeof(int), GFP_KERNEL); |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 152 | if (!cb->irq_map) |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 153 | goto err_base; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 154 | |
| 155 | cb->int_max = max; |
| 156 | |
| 157 | for (i = 0; i < max; i++) |
| 158 | cb->irq_map[i] = IRQ_FREE; |
| 159 | |
| 160 | /* Get and mark reserved irqs */ |
| 161 | irqsr = of_get_property(node, "ti,irqs-reserved", &size); |
| 162 | if (irqsr) { |
| 163 | size /= sizeof(__be32); |
| 164 | |
| 165 | for (i = 0; i < size; i++) { |
| 166 | of_property_read_u32_index(node, |
| 167 | "ti,irqs-reserved", |
| 168 | i, &entry); |
| 169 | if (entry > max) { |
| 170 | pr_err("Invalid reserved entry\n"); |
Nishanth Menon | edb442d | 2014-06-26 12:40:27 +0530 | [diff] [blame] | 171 | ret = -EINVAL; |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 172 | goto err_irq_map; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 173 | } |
Nishanth Menon | 1d50d2c | 2014-06-26 12:40:19 +0530 | [diff] [blame] | 174 | cb->irq_map[entry] = IRQ_RESERVED; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 175 | } |
| 176 | } |
| 177 | |
Nishanth Menon | 64e0f8b | 2014-06-26 12:40:21 +0530 | [diff] [blame] | 178 | /* Skip irqs hardwired to bypass the crossbar */ |
| 179 | irqsr = of_get_property(node, "ti,irqs-skip", &size); |
| 180 | if (irqsr) { |
| 181 | size /= sizeof(__be32); |
| 182 | |
| 183 | for (i = 0; i < size; i++) { |
| 184 | of_property_read_u32_index(node, |
| 185 | "ti,irqs-skip", |
| 186 | i, &entry); |
| 187 | if (entry > max) { |
| 188 | pr_err("Invalid skip entry\n"); |
| 189 | ret = -EINVAL; |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 190 | goto err_irq_map; |
Nishanth Menon | 64e0f8b | 2014-06-26 12:40:21 +0530 | [diff] [blame] | 191 | } |
| 192 | cb->irq_map[entry] = IRQ_SKIP; |
| 193 | } |
| 194 | } |
| 195 | |
| 196 | |
Nishanth Menon | 4dbf45e | 2014-06-26 12:40:25 +0530 | [diff] [blame] | 197 | cb->register_offsets = kcalloc(max, sizeof(int), GFP_KERNEL); |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 198 | if (!cb->register_offsets) |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 199 | goto err_irq_map; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 200 | |
| 201 | of_property_read_u32(node, "ti,reg-size", &size); |
| 202 | |
| 203 | switch (size) { |
| 204 | case 1: |
| 205 | cb->write = crossbar_writeb; |
| 206 | break; |
| 207 | case 2: |
| 208 | cb->write = crossbar_writew; |
| 209 | break; |
| 210 | case 4: |
| 211 | cb->write = crossbar_writel; |
| 212 | break; |
| 213 | default: |
| 214 | pr_err("Invalid reg-size property\n"); |
Nishanth Menon | edb442d | 2014-06-26 12:40:27 +0530 | [diff] [blame] | 215 | ret = -EINVAL; |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 216 | goto err_reg_offset; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 217 | break; |
| 218 | } |
| 219 | |
| 220 | /* |
| 221 | * Register offsets are not linear because of the |
| 222 | * reserved irqs. so find and store the offsets once. |
| 223 | */ |
| 224 | for (i = 0; i < max; i++) { |
Nishanth Menon | 1d50d2c | 2014-06-26 12:40:19 +0530 | [diff] [blame] | 225 | if (cb->irq_map[i] == IRQ_RESERVED) |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 226 | continue; |
| 227 | |
| 228 | cb->register_offsets[i] = reserved; |
| 229 | reserved += size; |
| 230 | } |
| 231 | |
Nishanth Menon | a35057d | 2014-06-26 12:40:22 +0530 | [diff] [blame] | 232 | of_property_read_u32(node, "ti,irqs-safe-map", &cb->safe_map); |
Nishanth Menon | a35057d | 2014-06-26 12:40:22 +0530 | [diff] [blame] | 233 | /* Initialize the crossbar with safe map to start with */ |
| 234 | for (i = 0; i < max; i++) { |
| 235 | if (cb->irq_map[i] == IRQ_RESERVED || |
| 236 | cb->irq_map[i] == IRQ_SKIP) |
| 237 | continue; |
| 238 | |
| 239 | cb->write(i, cb->safe_map); |
| 240 | } |
| 241 | |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 242 | register_routable_domain_ops(&routable_irq_domain_ops); |
| 243 | return 0; |
| 244 | |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 245 | err_reg_offset: |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 246 | kfree(cb->register_offsets); |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 247 | err_irq_map: |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 248 | kfree(cb->irq_map); |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 249 | err_base: |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 250 | iounmap(cb->crossbar_base); |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 251 | err_cb: |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 252 | kfree(cb); |
Sricharan R | 99e37d0e | 2014-06-26 12:40:29 +0530 | [diff] [blame^] | 253 | |
| 254 | cb = NULL; |
Nishanth Menon | edb442d | 2014-06-26 12:40:27 +0530 | [diff] [blame] | 255 | return ret; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 256 | } |
| 257 | |
| 258 | static const struct of_device_id crossbar_match[] __initconst = { |
| 259 | { .compatible = "ti,irq-crossbar" }, |
| 260 | {} |
| 261 | }; |
| 262 | |
| 263 | int __init irqcrossbar_init(void) |
| 264 | { |
| 265 | struct device_node *np; |
| 266 | np = of_find_matching_node(NULL, crossbar_match); |
| 267 | if (!np) |
| 268 | return -ENODEV; |
| 269 | |
| 270 | crossbar_of_init(np); |
| 271 | return 0; |
| 272 | } |