blob: c922e97f205a01b82a628d1d5a5d4f2c7e6c31a7 [file] [log] [blame]
Huang Shijie8eabdd12014-04-10 16:27:28 +08001/*
2 * Copyright (C) 2014 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 */
9
Huang Shijief39d2fa2014-02-24 18:37:35 +080010#ifndef __LINUX_MTD_SPI_NOR_H
11#define __LINUX_MTD_SPI_NOR_H
12
Brian Norris801cf212015-09-01 12:57:06 -070013#include <linux/bitops.h>
Brian Norrisdb4745e2015-09-01 12:57:08 -070014#include <linux/mtd/cfi.h>
Rafał Miłecki2c81de72015-11-26 09:05:04 +010015#include <linux/mtd/mtd.h>
Brian Norrisdb4745e2015-09-01 12:57:08 -070016
17/*
18 * Manufacturer IDs
19 *
20 * The first byte returned from the flash after sending opcode SPINOR_OP_RDID.
21 * Sometimes these are the same as CFI IDs, but sometimes they aren't.
22 */
23#define SNOR_MFR_ATMEL CFI_MFR_ATMEL
Brian Norrise5366a22016-05-06 08:37:41 -070024#define SNOR_MFR_GIGADEVICE 0xc8
Brian Norrisdb4745e2015-09-01 12:57:08 -070025#define SNOR_MFR_INTEL CFI_MFR_INTEL
26#define SNOR_MFR_MICRON CFI_MFR_ST /* ST Micro <--> Micron */
27#define SNOR_MFR_MACRONIX CFI_MFR_MACRONIX
28#define SNOR_MFR_SPANSION CFI_MFR_AMD
29#define SNOR_MFR_SST CFI_MFR_SST
Brian Norris67b9bcd2015-12-15 10:48:20 -080030#define SNOR_MFR_WINBOND 0xef /* Also used by some Spansion */
Brian Norris801cf212015-09-01 12:57:06 -070031
Brian Norris58b89a12014-04-08 19:16:49 -070032/*
33 * Note on opcode nomenclature: some opcodes have a format like
34 * SPINOR_OP_FUNCTION{4,}_x_y_z. The numbers x, y, and z stand for the number
35 * of I/O lines used for the opcode, address, and data (respectively). The
36 * FUNCTION has an optional suffix of '4', to represent an opcode which
37 * requires a 4-byte (32-bit) address.
38 */
39
Huang Shijief39d2fa2014-02-24 18:37:35 +080040/* Flash opcodes. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070041#define SPINOR_OP_WREN 0x06 /* Write enable */
42#define SPINOR_OP_RDSR 0x05 /* Read status register */
43#define SPINOR_OP_WRSR 0x01 /* Write status register 1 byte */
Cyrille Pitchenf384b3522017-06-26 15:10:00 +020044#define SPINOR_OP_RDSR2 0x3f /* Read status register 2 */
45#define SPINOR_OP_WRSR2 0x3e /* Write status register 2 */
Brian Norris58b89a12014-04-08 19:16:49 -070046#define SPINOR_OP_READ 0x03 /* Read data bytes (low frequency) */
47#define SPINOR_OP_READ_FAST 0x0b /* Read data bytes (high frequency) */
Cyrille Pitchen902cc692016-10-27 11:55:39 +020048#define SPINOR_OP_READ_1_1_2 0x3b /* Read data bytes (Dual Output SPI) */
49#define SPINOR_OP_READ_1_2_2 0xbb /* Read data bytes (Dual I/O SPI) */
50#define SPINOR_OP_READ_1_1_4 0x6b /* Read data bytes (Quad Output SPI) */
51#define SPINOR_OP_READ_1_4_4 0xeb /* Read data bytes (Quad I/O SPI) */
Brian Norrisb02e7f32014-04-08 18:15:31 -070052#define SPINOR_OP_PP 0x02 /* Page program (up to 256 bytes) */
Cyrille Pitchen902cc692016-10-27 11:55:39 +020053#define SPINOR_OP_PP_1_1_4 0x32 /* Quad page program */
54#define SPINOR_OP_PP_1_4_4 0x38 /* Quad page program */
Brian Norrisb02e7f32014-04-08 18:15:31 -070055#define SPINOR_OP_BE_4K 0x20 /* Erase 4KiB block */
56#define SPINOR_OP_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */
57#define SPINOR_OP_BE_32K 0x52 /* Erase 32KiB block */
58#define SPINOR_OP_CHIP_ERASE 0xc7 /* Erase whole flash chip */
59#define SPINOR_OP_SE 0xd8 /* Sector erase (usually 64KiB) */
60#define SPINOR_OP_RDID 0x9f /* Read JEDEC ID */
Cyrille Pitchenf384b3522017-06-26 15:10:00 +020061#define SPINOR_OP_RDSFDP 0x5a /* Read SFDP */
Brian Norrisb02e7f32014-04-08 18:15:31 -070062#define SPINOR_OP_RDCR 0x35 /* Read configuration register */
grmoore@altera.comc14dedd2014-04-29 10:29:51 -050063#define SPINOR_OP_RDFSR 0x70 /* Read flag status register */
Bean Huo (beanhuo)20ccb9932017-12-04 12:34:47 +000064#define SPINOR_OP_CLFSR 0x50 /* Clear flag status register */
NeilBrownf134fbb2018-04-21 08:54:40 +100065#define SPINOR_OP_RDEAR 0xc8 /* Read Extended Address Register */
66#define SPINOR_OP_WREAR 0xc5 /* Write Extended Address Register */
Huang Shijief39d2fa2014-02-24 18:37:35 +080067
68/* 4-byte address opcodes - used on Spansion and some Macronix flashes. */
Cyrille Pitchen902cc692016-10-27 11:55:39 +020069#define SPINOR_OP_READ_4B 0x13 /* Read data bytes (low frequency) */
70#define SPINOR_OP_READ_FAST_4B 0x0c /* Read data bytes (high frequency) */
71#define SPINOR_OP_READ_1_1_2_4B 0x3c /* Read data bytes (Dual Output SPI) */
72#define SPINOR_OP_READ_1_2_2_4B 0xbc /* Read data bytes (Dual I/O SPI) */
73#define SPINOR_OP_READ_1_1_4_4B 0x6c /* Read data bytes (Quad Output SPI) */
74#define SPINOR_OP_READ_1_4_4_4B 0xec /* Read data bytes (Quad I/O SPI) */
Brian Norrisb02e7f32014-04-08 18:15:31 -070075#define SPINOR_OP_PP_4B 0x12 /* Page program (up to 256 bytes) */
Cyrille Pitchen902cc692016-10-27 11:55:39 +020076#define SPINOR_OP_PP_1_1_4_4B 0x34 /* Quad page program */
77#define SPINOR_OP_PP_1_4_4_4B 0x3e /* Quad page program */
78#define SPINOR_OP_BE_4K_4B 0x21 /* Erase 4KiB block */
79#define SPINOR_OP_BE_32K_4B 0x5c /* Erase 32KiB block */
Brian Norrisb02e7f32014-04-08 18:15:31 -070080#define SPINOR_OP_SE_4B 0xdc /* Sector erase (usually 64KiB) */
Huang Shijief39d2fa2014-02-24 18:37:35 +080081
Cyrille Pitchen15f55332017-04-25 22:08:48 +020082/* Double Transfer Rate opcodes - defined in JEDEC JESD216B. */
83#define SPINOR_OP_READ_1_1_1_DTR 0x0d
84#define SPINOR_OP_READ_1_2_2_DTR 0xbd
85#define SPINOR_OP_READ_1_4_4_DTR 0xed
86
87#define SPINOR_OP_READ_1_1_1_DTR_4B 0x0e
88#define SPINOR_OP_READ_1_2_2_DTR_4B 0xbe
89#define SPINOR_OP_READ_1_4_4_DTR_4B 0xee
90
Huang Shijief39d2fa2014-02-24 18:37:35 +080091/* Used for SST flashes only. */
Brian Norrisb02e7f32014-04-08 18:15:31 -070092#define SPINOR_OP_BP 0x02 /* Byte program */
93#define SPINOR_OP_WRDI 0x04 /* Write disable */
94#define SPINOR_OP_AAI_WP 0xad /* Auto address increment word program */
Huang Shijief39d2fa2014-02-24 18:37:35 +080095
Ricardo Ribaldae99ca982016-12-02 12:31:44 +010096/* Used for S3AN flashes only */
97#define SPINOR_OP_XSE 0x50 /* Sector erase */
98#define SPINOR_OP_XPP 0x82 /* Page program */
99#define SPINOR_OP_XRDSR 0xd7 /* Read status register */
100
101#define XSR_PAGESIZE BIT(0) /* Page size in Po2 or Linear */
102#define XSR_RDY BIT(7) /* Ready */
103
104
Huang Shijief39d2fa2014-02-24 18:37:35 +0800105/* Used for Macronix and Winbond flashes. */
Brian Norrisb02e7f32014-04-08 18:15:31 -0700106#define SPINOR_OP_EN4B 0xb7 /* Enter 4-byte mode */
107#define SPINOR_OP_EX4B 0xe9 /* Exit 4-byte mode */
Huang Shijief39d2fa2014-02-24 18:37:35 +0800108
109/* Used for Spansion flashes only. */
Brian Norrisb02e7f32014-04-08 18:15:31 -0700110#define SPINOR_OP_BRWR 0x17 /* Bank register write */
Alexander Sverdlinc4b3eac2017-07-17 17:54:07 +0200111#define SPINOR_OP_CLSR 0x30 /* Clear status register 1 */
Huang Shijief39d2fa2014-02-24 18:37:35 +0800112
Bean Huo 霍斌斌 (beanhuo)548cd3a2014-12-17 07:35:45 +0000113/* Used for Micron flashes only. */
114#define SPINOR_OP_RD_EVCR 0x65 /* Read EVCR register */
115#define SPINOR_OP_WD_EVCR 0x61 /* Write EVCR register */
116
Huang Shijief39d2fa2014-02-24 18:37:35 +0800117/* Status Register bits. */
Brian Norrisa8a16452015-09-01 12:57:07 -0700118#define SR_WIP BIT(0) /* Write in progress */
119#define SR_WEL BIT(1) /* Write enable latch */
Huang Shijief39d2fa2014-02-24 18:37:35 +0800120/* meaning of other SR_* bits may differ between vendors */
Brian Norrisa8a16452015-09-01 12:57:07 -0700121#define SR_BP0 BIT(2) /* Block protect 0 */
122#define SR_BP1 BIT(3) /* Block protect 1 */
123#define SR_BP2 BIT(4) /* Block protect 2 */
Brian Norris3dd80122016-01-29 11:25:36 -0800124#define SR_TB BIT(5) /* Top/Bottom protect */
Brian Norrisa8a16452015-09-01 12:57:07 -0700125#define SR_SRWD BIT(7) /* SR write protect */
Alexander Sverdlinc4b3eac2017-07-17 17:54:07 +0200126/* Spansion/Cypress specific status bits */
127#define SR_E_ERR BIT(5)
128#define SR_P_ERR BIT(6)
Huang Shijief39d2fa2014-02-24 18:37:35 +0800129
Brian Norrisa8a16452015-09-01 12:57:07 -0700130#define SR_QUAD_EN_MX BIT(6) /* Macronix Quad I/O */
Huang Shijief39d2fa2014-02-24 18:37:35 +0800131
Bean Huo 霍斌斌 (beanhuo)548cd3a2014-12-17 07:35:45 +0000132/* Enhanced Volatile Configuration Register bits */
Brian Norrisa8a16452015-09-01 12:57:07 -0700133#define EVCR_QUAD_EN_MICRON BIT(7) /* Micron Quad I/O */
Bean Huo 霍斌斌 (beanhuo)548cd3a2014-12-17 07:35:45 +0000134
grmoore@altera.comc14dedd2014-04-29 10:29:51 -0500135/* Flag Status Register bits */
Bean Huo (beanhuo)20ccb9932017-12-04 12:34:47 +0000136#define FSR_READY BIT(7) /* Device status, 0 = Busy, 1 = Ready */
137#define FSR_E_ERR BIT(5) /* Erase operation status */
138#define FSR_P_ERR BIT(4) /* Program operation status */
139#define FSR_PT_ERR BIT(1) /* Protection error bit */
grmoore@altera.comc14dedd2014-04-29 10:29:51 -0500140
Huang Shijief39d2fa2014-02-24 18:37:35 +0800141/* Configuration Register bits. */
Brian Norrisa8a16452015-09-01 12:57:07 -0700142#define CR_QUAD_EN_SPAN BIT(1) /* Spansion Quad I/O */
Huang Shijief39d2fa2014-02-24 18:37:35 +0800143
Cyrille Pitchenf384b3522017-06-26 15:10:00 +0200144/* Status Register 2 bits. */
145#define SR2_QUAD_EN_BIT7 BIT(7)
146
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200147/* Supported SPI protocols */
148#define SNOR_PROTO_INST_MASK GENMASK(23, 16)
149#define SNOR_PROTO_INST_SHIFT 16
150#define SNOR_PROTO_INST(_nbits) \
151 ((((unsigned long)(_nbits)) << SNOR_PROTO_INST_SHIFT) & \
152 SNOR_PROTO_INST_MASK)
153
154#define SNOR_PROTO_ADDR_MASK GENMASK(15, 8)
155#define SNOR_PROTO_ADDR_SHIFT 8
156#define SNOR_PROTO_ADDR(_nbits) \
157 ((((unsigned long)(_nbits)) << SNOR_PROTO_ADDR_SHIFT) & \
158 SNOR_PROTO_ADDR_MASK)
159
160#define SNOR_PROTO_DATA_MASK GENMASK(7, 0)
161#define SNOR_PROTO_DATA_SHIFT 0
162#define SNOR_PROTO_DATA(_nbits) \
163 ((((unsigned long)(_nbits)) << SNOR_PROTO_DATA_SHIFT) & \
164 SNOR_PROTO_DATA_MASK)
165
Cyrille Pitchen15f55332017-04-25 22:08:48 +0200166#define SNOR_PROTO_IS_DTR BIT(24) /* Double Transfer Rate */
167
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200168#define SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits) \
169 (SNOR_PROTO_INST(_inst_nbits) | \
170 SNOR_PROTO_ADDR(_addr_nbits) | \
171 SNOR_PROTO_DATA(_data_nbits))
Cyrille Pitchen15f55332017-04-25 22:08:48 +0200172#define SNOR_PROTO_DTR(_inst_nbits, _addr_nbits, _data_nbits) \
173 (SNOR_PROTO_IS_DTR | \
174 SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits))
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200175
176enum spi_nor_protocol {
177 SNOR_PROTO_1_1_1 = SNOR_PROTO_STR(1, 1, 1),
178 SNOR_PROTO_1_1_2 = SNOR_PROTO_STR(1, 1, 2),
179 SNOR_PROTO_1_1_4 = SNOR_PROTO_STR(1, 1, 4),
Cyrille Pitchenfe488a52017-04-25 22:08:49 +0200180 SNOR_PROTO_1_1_8 = SNOR_PROTO_STR(1, 1, 8),
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200181 SNOR_PROTO_1_2_2 = SNOR_PROTO_STR(1, 2, 2),
182 SNOR_PROTO_1_4_4 = SNOR_PROTO_STR(1, 4, 4),
Cyrille Pitchenfe488a52017-04-25 22:08:49 +0200183 SNOR_PROTO_1_8_8 = SNOR_PROTO_STR(1, 8, 8),
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200184 SNOR_PROTO_2_2_2 = SNOR_PROTO_STR(2, 2, 2),
185 SNOR_PROTO_4_4_4 = SNOR_PROTO_STR(4, 4, 4),
Cyrille Pitchenfe488a52017-04-25 22:08:49 +0200186 SNOR_PROTO_8_8_8 = SNOR_PROTO_STR(8, 8, 8),
Cyrille Pitchen15f55332017-04-25 22:08:48 +0200187
188 SNOR_PROTO_1_1_1_DTR = SNOR_PROTO_DTR(1, 1, 1),
189 SNOR_PROTO_1_2_2_DTR = SNOR_PROTO_DTR(1, 2, 2),
190 SNOR_PROTO_1_4_4_DTR = SNOR_PROTO_DTR(1, 4, 4),
Cyrille Pitchenfe488a52017-04-25 22:08:49 +0200191 SNOR_PROTO_1_8_8_DTR = SNOR_PROTO_DTR(1, 8, 8),
Huang Shijie6e602ef2014-02-24 18:37:36 +0800192};
193
Cyrille Pitchen15f55332017-04-25 22:08:48 +0200194static inline bool spi_nor_protocol_is_dtr(enum spi_nor_protocol proto)
195{
196 return !!(proto & SNOR_PROTO_IS_DTR);
197}
198
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200199static inline u8 spi_nor_get_protocol_inst_nbits(enum spi_nor_protocol proto)
200{
201 return ((unsigned long)(proto & SNOR_PROTO_INST_MASK)) >>
202 SNOR_PROTO_INST_SHIFT;
203}
204
205static inline u8 spi_nor_get_protocol_addr_nbits(enum spi_nor_protocol proto)
206{
207 return ((unsigned long)(proto & SNOR_PROTO_ADDR_MASK)) >>
208 SNOR_PROTO_ADDR_SHIFT;
209}
210
211static inline u8 spi_nor_get_protocol_data_nbits(enum spi_nor_protocol proto)
212{
213 return ((unsigned long)(proto & SNOR_PROTO_DATA_MASK)) >>
214 SNOR_PROTO_DATA_SHIFT;
215}
216
217static inline u8 spi_nor_get_protocol_width(enum spi_nor_protocol proto)
218{
219 return spi_nor_get_protocol_data_nbits(proto);
220}
221
Brian Norrisbecd0cb2014-04-08 18:10:23 -0700222#define SPI_NOR_MAX_CMD_SIZE 8
Huang Shijie6e602ef2014-02-24 18:37:36 +0800223enum spi_nor_ops {
224 SPI_NOR_OPS_READ = 0,
225 SPI_NOR_OPS_WRITE,
226 SPI_NOR_OPS_ERASE,
227 SPI_NOR_OPS_LOCK,
228 SPI_NOR_OPS_UNLOCK,
229};
230
Brian Norris6af91942014-08-06 18:16:58 -0700231enum spi_nor_option_flags {
232 SNOR_F_USE_FSR = BIT(0),
Brian Norris3dd80122016-01-29 11:25:36 -0800233 SNOR_F_HAS_SR_TB = BIT(1),
Ricardo Ribaldae99ca982016-12-02 12:31:44 +0100234 SNOR_F_NO_OP_CHIP_ERASE = BIT(2),
235 SNOR_F_S3AN_ADDR_DEFAULT = BIT(3),
236 SNOR_F_READY_XSR_RDY = BIT(4),
Alexander Sverdlinc4b3eac2017-07-17 17:54:07 +0200237 SNOR_F_USE_CLSR = BIT(5),
Brian Norrisbb276262018-07-27 11:33:13 -0700238 SNOR_F_BROKEN_RESET = BIT(6),
Brian Norris6af91942014-08-06 18:16:58 -0700239};
240
Huang Shijie6e602ef2014-02-24 18:37:36 +0800241/**
Kamal Dasu46dde012017-08-22 16:45:21 -0400242 * struct flash_info - Forward declaration of a structure used internally by
243 * spi_nor_scan()
244 */
245struct flash_info;
246
247/**
Huang Shijie6e602ef2014-02-24 18:37:36 +0800248 * struct spi_nor - Structure for defining a the SPI NOR layer
249 * @mtd: point to a mtd_info structure
250 * @lock: the lock for the read/write/erase/lock/unlock operations
251 * @dev: point to a spi device, or a spi nor controller device.
Kamal Dasu46dde012017-08-22 16:45:21 -0400252 * @info: spi-nor part JDEC MFR id and other info
Huang Shijie6e602ef2014-02-24 18:37:36 +0800253 * @page_size: the page size of the SPI NOR
254 * @addr_width: number of address bytes
255 * @erase_opcode: the opcode for erasing a sector
256 * @read_opcode: the read opcode
257 * @read_dummy: the dummy needed by the read operation
258 * @program_opcode: the program opcode
Huang Shijie6e602ef2014-02-24 18:37:36 +0800259 * @sst_write_second: used by the SST write operation
Brian Norris6af91942014-08-06 18:16:58 -0700260 * @flags: flag options for the current SPI-NOR (SNOR_F_*)
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200261 * @read_proto: the SPI protocol for read operations
262 * @write_proto: the SPI protocol for write operations
263 * @reg_proto the SPI protocol for read_reg/write_reg/erase operations
Huang Shijie6e602ef2014-02-24 18:37:36 +0800264 * @cmd_buf: used by the write_reg
265 * @prepare: [OPTIONAL] do some preparations for the
266 * read/write/erase/lock/unlock operations
267 * @unprepare: [OPTIONAL] do some post work after the
268 * read/write/erase/lock/unlock operations
Huang Shijie6e602ef2014-02-24 18:37:36 +0800269 * @read_reg: [DRIVER-SPECIFIC] read out the register
270 * @write_reg: [DRIVER-SPECIFIC] write data to the register
Huang Shijie6e602ef2014-02-24 18:37:36 +0800271 * @read: [DRIVER-SPECIFIC] read data from the SPI NOR
272 * @write: [DRIVER-SPECIFIC] write data to the SPI NOR
273 * @erase: [DRIVER-SPECIFIC] erase a sector of the SPI NOR
Brian Norrisc67cbb82015-11-10 12:15:27 -0800274 * at the offset @offs; if not provided by the driver,
275 * spi-nor will send the erase opcode via write_reg()
Brian Norrisf8900252015-09-01 12:57:10 -0700276 * @flash_lock: [FLASH-SPECIFIC] lock a region of the SPI NOR
277 * @flash_unlock: [FLASH-SPECIFIC] unlock a region of the SPI NOR
Brian Norris5bf0e692015-09-01 12:57:12 -0700278 * @flash_is_locked: [FLASH-SPECIFIC] check if a region of the SPI NOR is
Kamal Dasu46dde012017-08-22 16:45:21 -0400279 * @quad_enable: [FLASH-SPECIFIC] enables SPI NOR quad mode
Brian Norris5bf0e692015-09-01 12:57:12 -0700280 * completely locked
Huang Shijie6e602ef2014-02-24 18:37:36 +0800281 * @priv: the private data
282 */
283struct spi_nor {
Brian Norris19763672015-08-13 15:46:05 -0700284 struct mtd_info mtd;
Huang Shijie6e602ef2014-02-24 18:37:36 +0800285 struct mutex lock;
286 struct device *dev;
Kamal Dasu46dde012017-08-22 16:45:21 -0400287 const struct flash_info *info;
Huang Shijie6e602ef2014-02-24 18:37:36 +0800288 u32 page_size;
289 u8 addr_width;
290 u8 erase_opcode;
291 u8 read_opcode;
292 u8 read_dummy;
293 u8 program_opcode;
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200294 enum spi_nor_protocol read_proto;
295 enum spi_nor_protocol write_proto;
296 enum spi_nor_protocol reg_proto;
Huang Shijie6e602ef2014-02-24 18:37:36 +0800297 bool sst_write_second;
Brian Norris6af91942014-08-06 18:16:58 -0700298 u32 flags;
Huang Shijie6e602ef2014-02-24 18:37:36 +0800299 u8 cmd_buf[SPI_NOR_MAX_CMD_SIZE];
300
301 int (*prepare)(struct spi_nor *nor, enum spi_nor_ops ops);
302 void (*unprepare)(struct spi_nor *nor, enum spi_nor_ops ops);
Huang Shijie6e602ef2014-02-24 18:37:36 +0800303 int (*read_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
Jagan Tekif9f3ce82015-08-19 15:26:44 +0530304 int (*write_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len);
Huang Shijie6e602ef2014-02-24 18:37:36 +0800305
Michal Suchanek59451e12016-05-05 17:31:47 -0700306 ssize_t (*read)(struct spi_nor *nor, loff_t from,
Michal Suchanek2dd087b2016-05-05 17:31:53 -0700307 size_t len, u_char *read_buf);
Michal Suchanek59451e12016-05-05 17:31:47 -0700308 ssize_t (*write)(struct spi_nor *nor, loff_t to,
Michal Suchanek2dd087b2016-05-05 17:31:53 -0700309 size_t len, const u_char *write_buf);
Huang Shijie6e602ef2014-02-24 18:37:36 +0800310 int (*erase)(struct spi_nor *nor, loff_t offs);
311
Brian Norris8cc7f332015-03-13 00:38:39 -0700312 int (*flash_lock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
313 int (*flash_unlock)(struct spi_nor *nor, loff_t ofs, uint64_t len);
Brian Norris5bf0e692015-09-01 12:57:12 -0700314 int (*flash_is_locked)(struct spi_nor *nor, loff_t ofs, uint64_t len);
Kamal Dasu46dde012017-08-22 16:45:21 -0400315 int (*quad_enable)(struct spi_nor *nor);
Brian Norris8cc7f332015-03-13 00:38:39 -0700316
Huang Shijie6e602ef2014-02-24 18:37:36 +0800317 void *priv;
318};
Huang Shijieb1994892014-02-24 18:37:37 +0800319
Brian Norris28b8b26b2015-10-30 20:33:20 -0700320static inline void spi_nor_set_flash_node(struct spi_nor *nor,
321 struct device_node *np)
322{
Brian Norris30069af2015-10-30 20:33:27 -0700323 mtd_set_of_node(&nor->mtd, np);
Brian Norris28b8b26b2015-10-30 20:33:20 -0700324}
325
326static inline struct device_node *spi_nor_get_flash_node(struct spi_nor *nor)
327{
Brian Norris30069af2015-10-30 20:33:27 -0700328 return mtd_get_of_node(&nor->mtd);
Brian Norris28b8b26b2015-10-30 20:33:20 -0700329}
330
Huang Shijieb1994892014-02-24 18:37:37 +0800331/**
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200332 * struct spi_nor_hwcaps - Structure for describing the hardware capabilies
333 * supported by the SPI controller (bus master).
334 * @mask: the bitmask listing all the supported hw capabilies
335 */
336struct spi_nor_hwcaps {
337 u32 mask;
338};
339
340/*
341 *(Fast) Read capabilities.
342 * MUST be ordered by priority: the higher bit position, the higher priority.
Cyrille Pitchenfe488a52017-04-25 22:08:49 +0200343 * As a matter of performances, it is relevant to use Octo SPI protocols first,
344 * then Quad SPI protocols before Dual SPI protocols, Fast Read and lastly
345 * (Slow) Read.
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200346 */
Cyrille Pitchenfe488a52017-04-25 22:08:49 +0200347#define SNOR_HWCAPS_READ_MASK GENMASK(14, 0)
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200348#define SNOR_HWCAPS_READ BIT(0)
349#define SNOR_HWCAPS_READ_FAST BIT(1)
Cyrille Pitchen15f55332017-04-25 22:08:48 +0200350#define SNOR_HWCAPS_READ_1_1_1_DTR BIT(2)
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200351
Cyrille Pitchen15f55332017-04-25 22:08:48 +0200352#define SNOR_HWCAPS_READ_DUAL GENMASK(6, 3)
353#define SNOR_HWCAPS_READ_1_1_2 BIT(3)
354#define SNOR_HWCAPS_READ_1_2_2 BIT(4)
355#define SNOR_HWCAPS_READ_2_2_2 BIT(5)
356#define SNOR_HWCAPS_READ_1_2_2_DTR BIT(6)
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200357
Cyrille Pitchen15f55332017-04-25 22:08:48 +0200358#define SNOR_HWCAPS_READ_QUAD GENMASK(10, 7)
359#define SNOR_HWCAPS_READ_1_1_4 BIT(7)
360#define SNOR_HWCAPS_READ_1_4_4 BIT(8)
361#define SNOR_HWCAPS_READ_4_4_4 BIT(9)
362#define SNOR_HWCAPS_READ_1_4_4_DTR BIT(10)
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200363
Cyrille Pitchenfe488a52017-04-25 22:08:49 +0200364#define SNOR_HWCPAS_READ_OCTO GENMASK(14, 11)
365#define SNOR_HWCAPS_READ_1_1_8 BIT(11)
366#define SNOR_HWCAPS_READ_1_8_8 BIT(12)
367#define SNOR_HWCAPS_READ_8_8_8 BIT(13)
368#define SNOR_HWCAPS_READ_1_8_8_DTR BIT(14)
369
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200370/*
371 * Page Program capabilities.
372 * MUST be ordered by priority: the higher bit position, the higher priority.
Cyrille Pitchenfe488a52017-04-25 22:08:49 +0200373 * Like (Fast) Read capabilities, Octo/Quad SPI protocols are preferred to the
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200374 * legacy SPI 1-1-1 protocol.
375 * Note that Dual Page Programs are not supported because there is no existing
376 * JEDEC/SFDP standard to define them. Also at this moment no SPI flash memory
377 * implements such commands.
378 */
Cyrille Pitchenfe488a52017-04-25 22:08:49 +0200379#define SNOR_HWCAPS_PP_MASK GENMASK(22, 16)
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200380#define SNOR_HWCAPS_PP BIT(16)
381
382#define SNOR_HWCAPS_PP_QUAD GENMASK(19, 17)
383#define SNOR_HWCAPS_PP_1_1_4 BIT(17)
384#define SNOR_HWCAPS_PP_1_4_4 BIT(18)
385#define SNOR_HWCAPS_PP_4_4_4 BIT(19)
386
Cyrille Pitchenfe488a52017-04-25 22:08:49 +0200387#define SNOR_HWCAPS_PP_OCTO GENMASK(22, 20)
388#define SNOR_HWCAPS_PP_1_1_8 BIT(20)
389#define SNOR_HWCAPS_PP_1_8_8 BIT(21)
390#define SNOR_HWCAPS_PP_8_8_8 BIT(22)
391
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200392/**
Huang Shijieb1994892014-02-24 18:37:37 +0800393 * spi_nor_scan() - scan the SPI NOR
394 * @nor: the spi_nor structure
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200395 * @name: the chip type name
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200396 * @hwcaps: the hardware capabilities supported by the controller driver
Huang Shijieb1994892014-02-24 18:37:37 +0800397 *
398 * The drivers can use this fuction to scan the SPI NOR.
399 * In the scanning, it will try to get all the necessary information to
400 * fill the mtd_info{} and the spi_nor{}.
401 *
Ben Hutchings70f3ce02014-09-29 11:47:54 +0200402 * The chip type name can be provided through the @name parameter.
Huang Shijieb1994892014-02-24 18:37:37 +0800403 *
404 * Return: 0 for success, others for failure.
405 */
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200406int spi_nor_scan(struct spi_nor *nor, const char *name,
407 const struct spi_nor_hwcaps *hwcaps);
Huang Shijieb1994892014-02-24 18:37:37 +0800408
Hou Zhiqiang8dee1d92017-12-06 10:53:41 +0800409/**
410 * spi_nor_restore_addr_mode() - restore the status of SPI NOR
411 * @nor: the spi_nor structure
412 */
413void spi_nor_restore(struct spi_nor *nor);
414
Huang Shijief39d2fa2014-02-24 18:37:35 +0800415#endif