Huang Shijie | 8eabdd1 | 2014-04-10 16:27:28 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2014 Freescale Semiconductor, Inc. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License as published by |
| 6 | * the Free Software Foundation; either version 2 of the License, or |
| 7 | * (at your option) any later version. |
| 8 | */ |
| 9 | |
Huang Shijie | f39d2fa | 2014-02-24 18:37:35 +0800 | [diff] [blame] | 10 | #ifndef __LINUX_MTD_SPI_NOR_H |
| 11 | #define __LINUX_MTD_SPI_NOR_H |
| 12 | |
Brian Norris | 801cf21 | 2015-09-01 12:57:06 -0700 | [diff] [blame] | 13 | #include <linux/bitops.h> |
Brian Norris | db4745e | 2015-09-01 12:57:08 -0700 | [diff] [blame] | 14 | #include <linux/mtd/cfi.h> |
Rafał Miłecki | 2c81de7 | 2015-11-26 09:05:04 +0100 | [diff] [blame] | 15 | #include <linux/mtd/mtd.h> |
Brian Norris | db4745e | 2015-09-01 12:57:08 -0700 | [diff] [blame] | 16 | |
| 17 | /* |
| 18 | * Manufacturer IDs |
| 19 | * |
| 20 | * The first byte returned from the flash after sending opcode SPINOR_OP_RDID. |
| 21 | * Sometimes these are the same as CFI IDs, but sometimes they aren't. |
| 22 | */ |
| 23 | #define SNOR_MFR_ATMEL CFI_MFR_ATMEL |
Brian Norris | e5366a2 | 2016-05-06 08:37:41 -0700 | [diff] [blame] | 24 | #define SNOR_MFR_GIGADEVICE 0xc8 |
Brian Norris | db4745e | 2015-09-01 12:57:08 -0700 | [diff] [blame] | 25 | #define SNOR_MFR_INTEL CFI_MFR_INTEL |
| 26 | #define SNOR_MFR_MICRON CFI_MFR_ST /* ST Micro <--> Micron */ |
| 27 | #define SNOR_MFR_MACRONIX CFI_MFR_MACRONIX |
| 28 | #define SNOR_MFR_SPANSION CFI_MFR_AMD |
| 29 | #define SNOR_MFR_SST CFI_MFR_SST |
Brian Norris | 67b9bcd | 2015-12-15 10:48:20 -0800 | [diff] [blame] | 30 | #define SNOR_MFR_WINBOND 0xef /* Also used by some Spansion */ |
Brian Norris | 801cf21 | 2015-09-01 12:57:06 -0700 | [diff] [blame] | 31 | |
Brian Norris | 58b89a1 | 2014-04-08 19:16:49 -0700 | [diff] [blame] | 32 | /* |
| 33 | * Note on opcode nomenclature: some opcodes have a format like |
| 34 | * SPINOR_OP_FUNCTION{4,}_x_y_z. The numbers x, y, and z stand for the number |
| 35 | * of I/O lines used for the opcode, address, and data (respectively). The |
| 36 | * FUNCTION has an optional suffix of '4', to represent an opcode which |
| 37 | * requires a 4-byte (32-bit) address. |
| 38 | */ |
| 39 | |
Huang Shijie | f39d2fa | 2014-02-24 18:37:35 +0800 | [diff] [blame] | 40 | /* Flash opcodes. */ |
Brian Norris | b02e7f3 | 2014-04-08 18:15:31 -0700 | [diff] [blame] | 41 | #define SPINOR_OP_WREN 0x06 /* Write enable */ |
| 42 | #define SPINOR_OP_RDSR 0x05 /* Read status register */ |
| 43 | #define SPINOR_OP_WRSR 0x01 /* Write status register 1 byte */ |
Cyrille Pitchen | f384b352 | 2017-06-26 15:10:00 +0200 | [diff] [blame] | 44 | #define SPINOR_OP_RDSR2 0x3f /* Read status register 2 */ |
| 45 | #define SPINOR_OP_WRSR2 0x3e /* Write status register 2 */ |
Brian Norris | 58b89a1 | 2014-04-08 19:16:49 -0700 | [diff] [blame] | 46 | #define SPINOR_OP_READ 0x03 /* Read data bytes (low frequency) */ |
| 47 | #define SPINOR_OP_READ_FAST 0x0b /* Read data bytes (high frequency) */ |
Cyrille Pitchen | 902cc69 | 2016-10-27 11:55:39 +0200 | [diff] [blame] | 48 | #define SPINOR_OP_READ_1_1_2 0x3b /* Read data bytes (Dual Output SPI) */ |
| 49 | #define SPINOR_OP_READ_1_2_2 0xbb /* Read data bytes (Dual I/O SPI) */ |
| 50 | #define SPINOR_OP_READ_1_1_4 0x6b /* Read data bytes (Quad Output SPI) */ |
| 51 | #define SPINOR_OP_READ_1_4_4 0xeb /* Read data bytes (Quad I/O SPI) */ |
Brian Norris | b02e7f3 | 2014-04-08 18:15:31 -0700 | [diff] [blame] | 52 | #define SPINOR_OP_PP 0x02 /* Page program (up to 256 bytes) */ |
Cyrille Pitchen | 902cc69 | 2016-10-27 11:55:39 +0200 | [diff] [blame] | 53 | #define SPINOR_OP_PP_1_1_4 0x32 /* Quad page program */ |
| 54 | #define SPINOR_OP_PP_1_4_4 0x38 /* Quad page program */ |
Brian Norris | b02e7f3 | 2014-04-08 18:15:31 -0700 | [diff] [blame] | 55 | #define SPINOR_OP_BE_4K 0x20 /* Erase 4KiB block */ |
| 56 | #define SPINOR_OP_BE_4K_PMC 0xd7 /* Erase 4KiB block on PMC chips */ |
| 57 | #define SPINOR_OP_BE_32K 0x52 /* Erase 32KiB block */ |
| 58 | #define SPINOR_OP_CHIP_ERASE 0xc7 /* Erase whole flash chip */ |
| 59 | #define SPINOR_OP_SE 0xd8 /* Sector erase (usually 64KiB) */ |
| 60 | #define SPINOR_OP_RDID 0x9f /* Read JEDEC ID */ |
Cyrille Pitchen | f384b352 | 2017-06-26 15:10:00 +0200 | [diff] [blame] | 61 | #define SPINOR_OP_RDSFDP 0x5a /* Read SFDP */ |
Brian Norris | b02e7f3 | 2014-04-08 18:15:31 -0700 | [diff] [blame] | 62 | #define SPINOR_OP_RDCR 0x35 /* Read configuration register */ |
grmoore@altera.com | c14dedd | 2014-04-29 10:29:51 -0500 | [diff] [blame] | 63 | #define SPINOR_OP_RDFSR 0x70 /* Read flag status register */ |
Bean Huo (beanhuo) | 20ccb993 | 2017-12-04 12:34:47 +0000 | [diff] [blame] | 64 | #define SPINOR_OP_CLFSR 0x50 /* Clear flag status register */ |
NeilBrown | f134fbb | 2018-04-21 08:54:40 +1000 | [diff] [blame] | 65 | #define SPINOR_OP_RDEAR 0xc8 /* Read Extended Address Register */ |
| 66 | #define SPINOR_OP_WREAR 0xc5 /* Write Extended Address Register */ |
Huang Shijie | f39d2fa | 2014-02-24 18:37:35 +0800 | [diff] [blame] | 67 | |
| 68 | /* 4-byte address opcodes - used on Spansion and some Macronix flashes. */ |
Cyrille Pitchen | 902cc69 | 2016-10-27 11:55:39 +0200 | [diff] [blame] | 69 | #define SPINOR_OP_READ_4B 0x13 /* Read data bytes (low frequency) */ |
| 70 | #define SPINOR_OP_READ_FAST_4B 0x0c /* Read data bytes (high frequency) */ |
| 71 | #define SPINOR_OP_READ_1_1_2_4B 0x3c /* Read data bytes (Dual Output SPI) */ |
| 72 | #define SPINOR_OP_READ_1_2_2_4B 0xbc /* Read data bytes (Dual I/O SPI) */ |
| 73 | #define SPINOR_OP_READ_1_1_4_4B 0x6c /* Read data bytes (Quad Output SPI) */ |
| 74 | #define SPINOR_OP_READ_1_4_4_4B 0xec /* Read data bytes (Quad I/O SPI) */ |
Brian Norris | b02e7f3 | 2014-04-08 18:15:31 -0700 | [diff] [blame] | 75 | #define SPINOR_OP_PP_4B 0x12 /* Page program (up to 256 bytes) */ |
Cyrille Pitchen | 902cc69 | 2016-10-27 11:55:39 +0200 | [diff] [blame] | 76 | #define SPINOR_OP_PP_1_1_4_4B 0x34 /* Quad page program */ |
| 77 | #define SPINOR_OP_PP_1_4_4_4B 0x3e /* Quad page program */ |
| 78 | #define SPINOR_OP_BE_4K_4B 0x21 /* Erase 4KiB block */ |
| 79 | #define SPINOR_OP_BE_32K_4B 0x5c /* Erase 32KiB block */ |
Brian Norris | b02e7f3 | 2014-04-08 18:15:31 -0700 | [diff] [blame] | 80 | #define SPINOR_OP_SE_4B 0xdc /* Sector erase (usually 64KiB) */ |
Huang Shijie | f39d2fa | 2014-02-24 18:37:35 +0800 | [diff] [blame] | 81 | |
Cyrille Pitchen | 15f5533 | 2017-04-25 22:08:48 +0200 | [diff] [blame] | 82 | /* Double Transfer Rate opcodes - defined in JEDEC JESD216B. */ |
| 83 | #define SPINOR_OP_READ_1_1_1_DTR 0x0d |
| 84 | #define SPINOR_OP_READ_1_2_2_DTR 0xbd |
| 85 | #define SPINOR_OP_READ_1_4_4_DTR 0xed |
| 86 | |
| 87 | #define SPINOR_OP_READ_1_1_1_DTR_4B 0x0e |
| 88 | #define SPINOR_OP_READ_1_2_2_DTR_4B 0xbe |
| 89 | #define SPINOR_OP_READ_1_4_4_DTR_4B 0xee |
| 90 | |
Huang Shijie | f39d2fa | 2014-02-24 18:37:35 +0800 | [diff] [blame] | 91 | /* Used for SST flashes only. */ |
Brian Norris | b02e7f3 | 2014-04-08 18:15:31 -0700 | [diff] [blame] | 92 | #define SPINOR_OP_BP 0x02 /* Byte program */ |
| 93 | #define SPINOR_OP_WRDI 0x04 /* Write disable */ |
| 94 | #define SPINOR_OP_AAI_WP 0xad /* Auto address increment word program */ |
Huang Shijie | f39d2fa | 2014-02-24 18:37:35 +0800 | [diff] [blame] | 95 | |
Ricardo Ribalda | e99ca98 | 2016-12-02 12:31:44 +0100 | [diff] [blame] | 96 | /* Used for S3AN flashes only */ |
| 97 | #define SPINOR_OP_XSE 0x50 /* Sector erase */ |
| 98 | #define SPINOR_OP_XPP 0x82 /* Page program */ |
| 99 | #define SPINOR_OP_XRDSR 0xd7 /* Read status register */ |
| 100 | |
| 101 | #define XSR_PAGESIZE BIT(0) /* Page size in Po2 or Linear */ |
| 102 | #define XSR_RDY BIT(7) /* Ready */ |
| 103 | |
| 104 | |
Huang Shijie | f39d2fa | 2014-02-24 18:37:35 +0800 | [diff] [blame] | 105 | /* Used for Macronix and Winbond flashes. */ |
Brian Norris | b02e7f3 | 2014-04-08 18:15:31 -0700 | [diff] [blame] | 106 | #define SPINOR_OP_EN4B 0xb7 /* Enter 4-byte mode */ |
| 107 | #define SPINOR_OP_EX4B 0xe9 /* Exit 4-byte mode */ |
Huang Shijie | f39d2fa | 2014-02-24 18:37:35 +0800 | [diff] [blame] | 108 | |
| 109 | /* Used for Spansion flashes only. */ |
Brian Norris | b02e7f3 | 2014-04-08 18:15:31 -0700 | [diff] [blame] | 110 | #define SPINOR_OP_BRWR 0x17 /* Bank register write */ |
Alexander Sverdlin | c4b3eac | 2017-07-17 17:54:07 +0200 | [diff] [blame] | 111 | #define SPINOR_OP_CLSR 0x30 /* Clear status register 1 */ |
Huang Shijie | f39d2fa | 2014-02-24 18:37:35 +0800 | [diff] [blame] | 112 | |
Bean Huo 霍斌斌 (beanhuo) | 548cd3a | 2014-12-17 07:35:45 +0000 | [diff] [blame] | 113 | /* Used for Micron flashes only. */ |
| 114 | #define SPINOR_OP_RD_EVCR 0x65 /* Read EVCR register */ |
| 115 | #define SPINOR_OP_WD_EVCR 0x61 /* Write EVCR register */ |
| 116 | |
Huang Shijie | f39d2fa | 2014-02-24 18:37:35 +0800 | [diff] [blame] | 117 | /* Status Register bits. */ |
Brian Norris | a8a1645 | 2015-09-01 12:57:07 -0700 | [diff] [blame] | 118 | #define SR_WIP BIT(0) /* Write in progress */ |
| 119 | #define SR_WEL BIT(1) /* Write enable latch */ |
Huang Shijie | f39d2fa | 2014-02-24 18:37:35 +0800 | [diff] [blame] | 120 | /* meaning of other SR_* bits may differ between vendors */ |
Brian Norris | a8a1645 | 2015-09-01 12:57:07 -0700 | [diff] [blame] | 121 | #define SR_BP0 BIT(2) /* Block protect 0 */ |
| 122 | #define SR_BP1 BIT(3) /* Block protect 1 */ |
| 123 | #define SR_BP2 BIT(4) /* Block protect 2 */ |
Brian Norris | 3dd8012 | 2016-01-29 11:25:36 -0800 | [diff] [blame] | 124 | #define SR_TB BIT(5) /* Top/Bottom protect */ |
Brian Norris | a8a1645 | 2015-09-01 12:57:07 -0700 | [diff] [blame] | 125 | #define SR_SRWD BIT(7) /* SR write protect */ |
Alexander Sverdlin | c4b3eac | 2017-07-17 17:54:07 +0200 | [diff] [blame] | 126 | /* Spansion/Cypress specific status bits */ |
| 127 | #define SR_E_ERR BIT(5) |
| 128 | #define SR_P_ERR BIT(6) |
Huang Shijie | f39d2fa | 2014-02-24 18:37:35 +0800 | [diff] [blame] | 129 | |
Brian Norris | a8a1645 | 2015-09-01 12:57:07 -0700 | [diff] [blame] | 130 | #define SR_QUAD_EN_MX BIT(6) /* Macronix Quad I/O */ |
Huang Shijie | f39d2fa | 2014-02-24 18:37:35 +0800 | [diff] [blame] | 131 | |
Bean Huo 霍斌斌 (beanhuo) | 548cd3a | 2014-12-17 07:35:45 +0000 | [diff] [blame] | 132 | /* Enhanced Volatile Configuration Register bits */ |
Brian Norris | a8a1645 | 2015-09-01 12:57:07 -0700 | [diff] [blame] | 133 | #define EVCR_QUAD_EN_MICRON BIT(7) /* Micron Quad I/O */ |
Bean Huo 霍斌斌 (beanhuo) | 548cd3a | 2014-12-17 07:35:45 +0000 | [diff] [blame] | 134 | |
grmoore@altera.com | c14dedd | 2014-04-29 10:29:51 -0500 | [diff] [blame] | 135 | /* Flag Status Register bits */ |
Bean Huo (beanhuo) | 20ccb993 | 2017-12-04 12:34:47 +0000 | [diff] [blame] | 136 | #define FSR_READY BIT(7) /* Device status, 0 = Busy, 1 = Ready */ |
| 137 | #define FSR_E_ERR BIT(5) /* Erase operation status */ |
| 138 | #define FSR_P_ERR BIT(4) /* Program operation status */ |
| 139 | #define FSR_PT_ERR BIT(1) /* Protection error bit */ |
grmoore@altera.com | c14dedd | 2014-04-29 10:29:51 -0500 | [diff] [blame] | 140 | |
Huang Shijie | f39d2fa | 2014-02-24 18:37:35 +0800 | [diff] [blame] | 141 | /* Configuration Register bits. */ |
Brian Norris | a8a1645 | 2015-09-01 12:57:07 -0700 | [diff] [blame] | 142 | #define CR_QUAD_EN_SPAN BIT(1) /* Spansion Quad I/O */ |
Huang Shijie | f39d2fa | 2014-02-24 18:37:35 +0800 | [diff] [blame] | 143 | |
Cyrille Pitchen | f384b352 | 2017-06-26 15:10:00 +0200 | [diff] [blame] | 144 | /* Status Register 2 bits. */ |
| 145 | #define SR2_QUAD_EN_BIT7 BIT(7) |
| 146 | |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 147 | /* Supported SPI protocols */ |
| 148 | #define SNOR_PROTO_INST_MASK GENMASK(23, 16) |
| 149 | #define SNOR_PROTO_INST_SHIFT 16 |
| 150 | #define SNOR_PROTO_INST(_nbits) \ |
| 151 | ((((unsigned long)(_nbits)) << SNOR_PROTO_INST_SHIFT) & \ |
| 152 | SNOR_PROTO_INST_MASK) |
| 153 | |
| 154 | #define SNOR_PROTO_ADDR_MASK GENMASK(15, 8) |
| 155 | #define SNOR_PROTO_ADDR_SHIFT 8 |
| 156 | #define SNOR_PROTO_ADDR(_nbits) \ |
| 157 | ((((unsigned long)(_nbits)) << SNOR_PROTO_ADDR_SHIFT) & \ |
| 158 | SNOR_PROTO_ADDR_MASK) |
| 159 | |
| 160 | #define SNOR_PROTO_DATA_MASK GENMASK(7, 0) |
| 161 | #define SNOR_PROTO_DATA_SHIFT 0 |
| 162 | #define SNOR_PROTO_DATA(_nbits) \ |
| 163 | ((((unsigned long)(_nbits)) << SNOR_PROTO_DATA_SHIFT) & \ |
| 164 | SNOR_PROTO_DATA_MASK) |
| 165 | |
Cyrille Pitchen | 15f5533 | 2017-04-25 22:08:48 +0200 | [diff] [blame] | 166 | #define SNOR_PROTO_IS_DTR BIT(24) /* Double Transfer Rate */ |
| 167 | |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 168 | #define SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits) \ |
| 169 | (SNOR_PROTO_INST(_inst_nbits) | \ |
| 170 | SNOR_PROTO_ADDR(_addr_nbits) | \ |
| 171 | SNOR_PROTO_DATA(_data_nbits)) |
Cyrille Pitchen | 15f5533 | 2017-04-25 22:08:48 +0200 | [diff] [blame] | 172 | #define SNOR_PROTO_DTR(_inst_nbits, _addr_nbits, _data_nbits) \ |
| 173 | (SNOR_PROTO_IS_DTR | \ |
| 174 | SNOR_PROTO_STR(_inst_nbits, _addr_nbits, _data_nbits)) |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 175 | |
| 176 | enum spi_nor_protocol { |
| 177 | SNOR_PROTO_1_1_1 = SNOR_PROTO_STR(1, 1, 1), |
| 178 | SNOR_PROTO_1_1_2 = SNOR_PROTO_STR(1, 1, 2), |
| 179 | SNOR_PROTO_1_1_4 = SNOR_PROTO_STR(1, 1, 4), |
Cyrille Pitchen | fe488a5 | 2017-04-25 22:08:49 +0200 | [diff] [blame] | 180 | SNOR_PROTO_1_1_8 = SNOR_PROTO_STR(1, 1, 8), |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 181 | SNOR_PROTO_1_2_2 = SNOR_PROTO_STR(1, 2, 2), |
| 182 | SNOR_PROTO_1_4_4 = SNOR_PROTO_STR(1, 4, 4), |
Cyrille Pitchen | fe488a5 | 2017-04-25 22:08:49 +0200 | [diff] [blame] | 183 | SNOR_PROTO_1_8_8 = SNOR_PROTO_STR(1, 8, 8), |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 184 | SNOR_PROTO_2_2_2 = SNOR_PROTO_STR(2, 2, 2), |
| 185 | SNOR_PROTO_4_4_4 = SNOR_PROTO_STR(4, 4, 4), |
Cyrille Pitchen | fe488a5 | 2017-04-25 22:08:49 +0200 | [diff] [blame] | 186 | SNOR_PROTO_8_8_8 = SNOR_PROTO_STR(8, 8, 8), |
Cyrille Pitchen | 15f5533 | 2017-04-25 22:08:48 +0200 | [diff] [blame] | 187 | |
| 188 | SNOR_PROTO_1_1_1_DTR = SNOR_PROTO_DTR(1, 1, 1), |
| 189 | SNOR_PROTO_1_2_2_DTR = SNOR_PROTO_DTR(1, 2, 2), |
| 190 | SNOR_PROTO_1_4_4_DTR = SNOR_PROTO_DTR(1, 4, 4), |
Cyrille Pitchen | fe488a5 | 2017-04-25 22:08:49 +0200 | [diff] [blame] | 191 | SNOR_PROTO_1_8_8_DTR = SNOR_PROTO_DTR(1, 8, 8), |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 192 | }; |
| 193 | |
Cyrille Pitchen | 15f5533 | 2017-04-25 22:08:48 +0200 | [diff] [blame] | 194 | static inline bool spi_nor_protocol_is_dtr(enum spi_nor_protocol proto) |
| 195 | { |
| 196 | return !!(proto & SNOR_PROTO_IS_DTR); |
| 197 | } |
| 198 | |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 199 | static inline u8 spi_nor_get_protocol_inst_nbits(enum spi_nor_protocol proto) |
| 200 | { |
| 201 | return ((unsigned long)(proto & SNOR_PROTO_INST_MASK)) >> |
| 202 | SNOR_PROTO_INST_SHIFT; |
| 203 | } |
| 204 | |
| 205 | static inline u8 spi_nor_get_protocol_addr_nbits(enum spi_nor_protocol proto) |
| 206 | { |
| 207 | return ((unsigned long)(proto & SNOR_PROTO_ADDR_MASK)) >> |
| 208 | SNOR_PROTO_ADDR_SHIFT; |
| 209 | } |
| 210 | |
| 211 | static inline u8 spi_nor_get_protocol_data_nbits(enum spi_nor_protocol proto) |
| 212 | { |
| 213 | return ((unsigned long)(proto & SNOR_PROTO_DATA_MASK)) >> |
| 214 | SNOR_PROTO_DATA_SHIFT; |
| 215 | } |
| 216 | |
| 217 | static inline u8 spi_nor_get_protocol_width(enum spi_nor_protocol proto) |
| 218 | { |
| 219 | return spi_nor_get_protocol_data_nbits(proto); |
| 220 | } |
| 221 | |
Brian Norris | becd0cb | 2014-04-08 18:10:23 -0700 | [diff] [blame] | 222 | #define SPI_NOR_MAX_CMD_SIZE 8 |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 223 | enum spi_nor_ops { |
| 224 | SPI_NOR_OPS_READ = 0, |
| 225 | SPI_NOR_OPS_WRITE, |
| 226 | SPI_NOR_OPS_ERASE, |
| 227 | SPI_NOR_OPS_LOCK, |
| 228 | SPI_NOR_OPS_UNLOCK, |
| 229 | }; |
| 230 | |
Brian Norris | 6af9194 | 2014-08-06 18:16:58 -0700 | [diff] [blame] | 231 | enum spi_nor_option_flags { |
| 232 | SNOR_F_USE_FSR = BIT(0), |
Brian Norris | 3dd8012 | 2016-01-29 11:25:36 -0800 | [diff] [blame] | 233 | SNOR_F_HAS_SR_TB = BIT(1), |
Ricardo Ribalda | e99ca98 | 2016-12-02 12:31:44 +0100 | [diff] [blame] | 234 | SNOR_F_NO_OP_CHIP_ERASE = BIT(2), |
| 235 | SNOR_F_S3AN_ADDR_DEFAULT = BIT(3), |
| 236 | SNOR_F_READY_XSR_RDY = BIT(4), |
Alexander Sverdlin | c4b3eac | 2017-07-17 17:54:07 +0200 | [diff] [blame] | 237 | SNOR_F_USE_CLSR = BIT(5), |
Brian Norris | bb27626 | 2018-07-27 11:33:13 -0700 | [diff] [blame] | 238 | SNOR_F_BROKEN_RESET = BIT(6), |
Brian Norris | 6af9194 | 2014-08-06 18:16:58 -0700 | [diff] [blame] | 239 | }; |
| 240 | |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 241 | /** |
Kamal Dasu | 46dde01 | 2017-08-22 16:45:21 -0400 | [diff] [blame] | 242 | * struct flash_info - Forward declaration of a structure used internally by |
| 243 | * spi_nor_scan() |
| 244 | */ |
| 245 | struct flash_info; |
| 246 | |
| 247 | /** |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 248 | * struct spi_nor - Structure for defining a the SPI NOR layer |
| 249 | * @mtd: point to a mtd_info structure |
| 250 | * @lock: the lock for the read/write/erase/lock/unlock operations |
| 251 | * @dev: point to a spi device, or a spi nor controller device. |
Kamal Dasu | 46dde01 | 2017-08-22 16:45:21 -0400 | [diff] [blame] | 252 | * @info: spi-nor part JDEC MFR id and other info |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 253 | * @page_size: the page size of the SPI NOR |
| 254 | * @addr_width: number of address bytes |
| 255 | * @erase_opcode: the opcode for erasing a sector |
| 256 | * @read_opcode: the read opcode |
| 257 | * @read_dummy: the dummy needed by the read operation |
| 258 | * @program_opcode: the program opcode |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 259 | * @sst_write_second: used by the SST write operation |
Brian Norris | 6af9194 | 2014-08-06 18:16:58 -0700 | [diff] [blame] | 260 | * @flags: flag options for the current SPI-NOR (SNOR_F_*) |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 261 | * @read_proto: the SPI protocol for read operations |
| 262 | * @write_proto: the SPI protocol for write operations |
| 263 | * @reg_proto the SPI protocol for read_reg/write_reg/erase operations |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 264 | * @cmd_buf: used by the write_reg |
| 265 | * @prepare: [OPTIONAL] do some preparations for the |
| 266 | * read/write/erase/lock/unlock operations |
| 267 | * @unprepare: [OPTIONAL] do some post work after the |
| 268 | * read/write/erase/lock/unlock operations |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 269 | * @read_reg: [DRIVER-SPECIFIC] read out the register |
| 270 | * @write_reg: [DRIVER-SPECIFIC] write data to the register |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 271 | * @read: [DRIVER-SPECIFIC] read data from the SPI NOR |
| 272 | * @write: [DRIVER-SPECIFIC] write data to the SPI NOR |
| 273 | * @erase: [DRIVER-SPECIFIC] erase a sector of the SPI NOR |
Brian Norris | c67cbb8 | 2015-11-10 12:15:27 -0800 | [diff] [blame] | 274 | * at the offset @offs; if not provided by the driver, |
| 275 | * spi-nor will send the erase opcode via write_reg() |
Brian Norris | f890025 | 2015-09-01 12:57:10 -0700 | [diff] [blame] | 276 | * @flash_lock: [FLASH-SPECIFIC] lock a region of the SPI NOR |
| 277 | * @flash_unlock: [FLASH-SPECIFIC] unlock a region of the SPI NOR |
Brian Norris | 5bf0e69 | 2015-09-01 12:57:12 -0700 | [diff] [blame] | 278 | * @flash_is_locked: [FLASH-SPECIFIC] check if a region of the SPI NOR is |
Kamal Dasu | 46dde01 | 2017-08-22 16:45:21 -0400 | [diff] [blame] | 279 | * @quad_enable: [FLASH-SPECIFIC] enables SPI NOR quad mode |
Brian Norris | 5bf0e69 | 2015-09-01 12:57:12 -0700 | [diff] [blame] | 280 | * completely locked |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 281 | * @priv: the private data |
| 282 | */ |
| 283 | struct spi_nor { |
Brian Norris | 1976367 | 2015-08-13 15:46:05 -0700 | [diff] [blame] | 284 | struct mtd_info mtd; |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 285 | struct mutex lock; |
| 286 | struct device *dev; |
Kamal Dasu | 46dde01 | 2017-08-22 16:45:21 -0400 | [diff] [blame] | 287 | const struct flash_info *info; |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 288 | u32 page_size; |
| 289 | u8 addr_width; |
| 290 | u8 erase_opcode; |
| 291 | u8 read_opcode; |
| 292 | u8 read_dummy; |
| 293 | u8 program_opcode; |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 294 | enum spi_nor_protocol read_proto; |
| 295 | enum spi_nor_protocol write_proto; |
| 296 | enum spi_nor_protocol reg_proto; |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 297 | bool sst_write_second; |
Brian Norris | 6af9194 | 2014-08-06 18:16:58 -0700 | [diff] [blame] | 298 | u32 flags; |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 299 | u8 cmd_buf[SPI_NOR_MAX_CMD_SIZE]; |
| 300 | |
| 301 | int (*prepare)(struct spi_nor *nor, enum spi_nor_ops ops); |
| 302 | void (*unprepare)(struct spi_nor *nor, enum spi_nor_ops ops); |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 303 | int (*read_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len); |
Jagan Teki | f9f3ce8 | 2015-08-19 15:26:44 +0530 | [diff] [blame] | 304 | int (*write_reg)(struct spi_nor *nor, u8 opcode, u8 *buf, int len); |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 305 | |
Michal Suchanek | 59451e1 | 2016-05-05 17:31:47 -0700 | [diff] [blame] | 306 | ssize_t (*read)(struct spi_nor *nor, loff_t from, |
Michal Suchanek | 2dd087b | 2016-05-05 17:31:53 -0700 | [diff] [blame] | 307 | size_t len, u_char *read_buf); |
Michal Suchanek | 59451e1 | 2016-05-05 17:31:47 -0700 | [diff] [blame] | 308 | ssize_t (*write)(struct spi_nor *nor, loff_t to, |
Michal Suchanek | 2dd087b | 2016-05-05 17:31:53 -0700 | [diff] [blame] | 309 | size_t len, const u_char *write_buf); |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 310 | int (*erase)(struct spi_nor *nor, loff_t offs); |
| 311 | |
Brian Norris | 8cc7f33 | 2015-03-13 00:38:39 -0700 | [diff] [blame] | 312 | int (*flash_lock)(struct spi_nor *nor, loff_t ofs, uint64_t len); |
| 313 | int (*flash_unlock)(struct spi_nor *nor, loff_t ofs, uint64_t len); |
Brian Norris | 5bf0e69 | 2015-09-01 12:57:12 -0700 | [diff] [blame] | 314 | int (*flash_is_locked)(struct spi_nor *nor, loff_t ofs, uint64_t len); |
Kamal Dasu | 46dde01 | 2017-08-22 16:45:21 -0400 | [diff] [blame] | 315 | int (*quad_enable)(struct spi_nor *nor); |
Brian Norris | 8cc7f33 | 2015-03-13 00:38:39 -0700 | [diff] [blame] | 316 | |
Huang Shijie | 6e602ef | 2014-02-24 18:37:36 +0800 | [diff] [blame] | 317 | void *priv; |
| 318 | }; |
Huang Shijie | b199489 | 2014-02-24 18:37:37 +0800 | [diff] [blame] | 319 | |
Brian Norris | 28b8b26b | 2015-10-30 20:33:20 -0700 | [diff] [blame] | 320 | static inline void spi_nor_set_flash_node(struct spi_nor *nor, |
| 321 | struct device_node *np) |
| 322 | { |
Brian Norris | 30069af | 2015-10-30 20:33:27 -0700 | [diff] [blame] | 323 | mtd_set_of_node(&nor->mtd, np); |
Brian Norris | 28b8b26b | 2015-10-30 20:33:20 -0700 | [diff] [blame] | 324 | } |
| 325 | |
| 326 | static inline struct device_node *spi_nor_get_flash_node(struct spi_nor *nor) |
| 327 | { |
Brian Norris | 30069af | 2015-10-30 20:33:27 -0700 | [diff] [blame] | 328 | return mtd_get_of_node(&nor->mtd); |
Brian Norris | 28b8b26b | 2015-10-30 20:33:20 -0700 | [diff] [blame] | 329 | } |
| 330 | |
Huang Shijie | b199489 | 2014-02-24 18:37:37 +0800 | [diff] [blame] | 331 | /** |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 332 | * struct spi_nor_hwcaps - Structure for describing the hardware capabilies |
| 333 | * supported by the SPI controller (bus master). |
| 334 | * @mask: the bitmask listing all the supported hw capabilies |
| 335 | */ |
| 336 | struct spi_nor_hwcaps { |
| 337 | u32 mask; |
| 338 | }; |
| 339 | |
| 340 | /* |
| 341 | *(Fast) Read capabilities. |
| 342 | * MUST be ordered by priority: the higher bit position, the higher priority. |
Cyrille Pitchen | fe488a5 | 2017-04-25 22:08:49 +0200 | [diff] [blame] | 343 | * As a matter of performances, it is relevant to use Octo SPI protocols first, |
| 344 | * then Quad SPI protocols before Dual SPI protocols, Fast Read and lastly |
| 345 | * (Slow) Read. |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 346 | */ |
Cyrille Pitchen | fe488a5 | 2017-04-25 22:08:49 +0200 | [diff] [blame] | 347 | #define SNOR_HWCAPS_READ_MASK GENMASK(14, 0) |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 348 | #define SNOR_HWCAPS_READ BIT(0) |
| 349 | #define SNOR_HWCAPS_READ_FAST BIT(1) |
Cyrille Pitchen | 15f5533 | 2017-04-25 22:08:48 +0200 | [diff] [blame] | 350 | #define SNOR_HWCAPS_READ_1_1_1_DTR BIT(2) |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 351 | |
Cyrille Pitchen | 15f5533 | 2017-04-25 22:08:48 +0200 | [diff] [blame] | 352 | #define SNOR_HWCAPS_READ_DUAL GENMASK(6, 3) |
| 353 | #define SNOR_HWCAPS_READ_1_1_2 BIT(3) |
| 354 | #define SNOR_HWCAPS_READ_1_2_2 BIT(4) |
| 355 | #define SNOR_HWCAPS_READ_2_2_2 BIT(5) |
| 356 | #define SNOR_HWCAPS_READ_1_2_2_DTR BIT(6) |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 357 | |
Cyrille Pitchen | 15f5533 | 2017-04-25 22:08:48 +0200 | [diff] [blame] | 358 | #define SNOR_HWCAPS_READ_QUAD GENMASK(10, 7) |
| 359 | #define SNOR_HWCAPS_READ_1_1_4 BIT(7) |
| 360 | #define SNOR_HWCAPS_READ_1_4_4 BIT(8) |
| 361 | #define SNOR_HWCAPS_READ_4_4_4 BIT(9) |
| 362 | #define SNOR_HWCAPS_READ_1_4_4_DTR BIT(10) |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 363 | |
Cyrille Pitchen | fe488a5 | 2017-04-25 22:08:49 +0200 | [diff] [blame] | 364 | #define SNOR_HWCPAS_READ_OCTO GENMASK(14, 11) |
| 365 | #define SNOR_HWCAPS_READ_1_1_8 BIT(11) |
| 366 | #define SNOR_HWCAPS_READ_1_8_8 BIT(12) |
| 367 | #define SNOR_HWCAPS_READ_8_8_8 BIT(13) |
| 368 | #define SNOR_HWCAPS_READ_1_8_8_DTR BIT(14) |
| 369 | |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 370 | /* |
| 371 | * Page Program capabilities. |
| 372 | * MUST be ordered by priority: the higher bit position, the higher priority. |
Cyrille Pitchen | fe488a5 | 2017-04-25 22:08:49 +0200 | [diff] [blame] | 373 | * Like (Fast) Read capabilities, Octo/Quad SPI protocols are preferred to the |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 374 | * legacy SPI 1-1-1 protocol. |
| 375 | * Note that Dual Page Programs are not supported because there is no existing |
| 376 | * JEDEC/SFDP standard to define them. Also at this moment no SPI flash memory |
| 377 | * implements such commands. |
| 378 | */ |
Cyrille Pitchen | fe488a5 | 2017-04-25 22:08:49 +0200 | [diff] [blame] | 379 | #define SNOR_HWCAPS_PP_MASK GENMASK(22, 16) |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 380 | #define SNOR_HWCAPS_PP BIT(16) |
| 381 | |
| 382 | #define SNOR_HWCAPS_PP_QUAD GENMASK(19, 17) |
| 383 | #define SNOR_HWCAPS_PP_1_1_4 BIT(17) |
| 384 | #define SNOR_HWCAPS_PP_1_4_4 BIT(18) |
| 385 | #define SNOR_HWCAPS_PP_4_4_4 BIT(19) |
| 386 | |
Cyrille Pitchen | fe488a5 | 2017-04-25 22:08:49 +0200 | [diff] [blame] | 387 | #define SNOR_HWCAPS_PP_OCTO GENMASK(22, 20) |
| 388 | #define SNOR_HWCAPS_PP_1_1_8 BIT(20) |
| 389 | #define SNOR_HWCAPS_PP_1_8_8 BIT(21) |
| 390 | #define SNOR_HWCAPS_PP_8_8_8 BIT(22) |
| 391 | |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 392 | /** |
Huang Shijie | b199489 | 2014-02-24 18:37:37 +0800 | [diff] [blame] | 393 | * spi_nor_scan() - scan the SPI NOR |
| 394 | * @nor: the spi_nor structure |
Ben Hutchings | 70f3ce0 | 2014-09-29 11:47:54 +0200 | [diff] [blame] | 395 | * @name: the chip type name |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 396 | * @hwcaps: the hardware capabilities supported by the controller driver |
Huang Shijie | b199489 | 2014-02-24 18:37:37 +0800 | [diff] [blame] | 397 | * |
| 398 | * The drivers can use this fuction to scan the SPI NOR. |
| 399 | * In the scanning, it will try to get all the necessary information to |
| 400 | * fill the mtd_info{} and the spi_nor{}. |
| 401 | * |
Ben Hutchings | 70f3ce0 | 2014-09-29 11:47:54 +0200 | [diff] [blame] | 402 | * The chip type name can be provided through the @name parameter. |
Huang Shijie | b199489 | 2014-02-24 18:37:37 +0800 | [diff] [blame] | 403 | * |
| 404 | * Return: 0 for success, others for failure. |
| 405 | */ |
Cyrille Pitchen | cfc5604 | 2017-04-25 22:08:46 +0200 | [diff] [blame] | 406 | int spi_nor_scan(struct spi_nor *nor, const char *name, |
| 407 | const struct spi_nor_hwcaps *hwcaps); |
Huang Shijie | b199489 | 2014-02-24 18:37:37 +0800 | [diff] [blame] | 408 | |
Hou Zhiqiang | 8dee1d9 | 2017-12-06 10:53:41 +0800 | [diff] [blame] | 409 | /** |
| 410 | * spi_nor_restore_addr_mode() - restore the status of SPI NOR |
| 411 | * @nor: the spi_nor structure |
| 412 | */ |
| 413 | void spi_nor_restore(struct spi_nor *nor); |
| 414 | |
Huang Shijie | f39d2fa | 2014-02-24 18:37:35 +0800 | [diff] [blame] | 415 | #endif |