blob: 3d0b31636d6d8e8029c2b4c306b200b080ac59f5 [file] [log] [blame]
Magnus Dammfae43392009-11-27 07:38:01 +00001/*
2 * SuperH Pin Function Controller Support
3 *
4 * Copyright (c) 2008 Magnus Damm
5 *
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file "COPYING" in the main directory of this archive
8 * for more details.
9 */
10
11#ifndef __SH_PFC_H
12#define __SH_PFC_H
13
Laurent Pinchartbf9f0672013-04-09 14:06:01 +000014#include <linux/bug.h>
Ben Hutchings5b9eaa52015-06-30 17:53:59 +010015#include <linux/pinctrl/pinconf-generic.h>
Geert Uytterhoeven07d36d22016-06-10 11:02:55 +020016#include <linux/spinlock.h>
Paul Mundt72c7afa2012-07-10 11:59:29 +090017#include <linux/stringify.h>
Magnus Dammfae43392009-11-27 07:38:01 +000018
Paul Mundt06d56312012-06-21 00:03:41 +090019enum {
20 PINMUX_TYPE_NONE,
Paul Mundt06d56312012-06-21 00:03:41 +090021 PINMUX_TYPE_FUNCTION,
22 PINMUX_TYPE_GPIO,
23 PINMUX_TYPE_OUTPUT,
24 PINMUX_TYPE_INPUT,
Paul Mundt06d56312012-06-21 00:03:41 +090025};
Magnus Dammfae43392009-11-27 07:38:01 +000026
Laurent Pinchartc58d9c12013-03-10 16:44:02 +010027#define SH_PFC_PIN_CFG_INPUT (1 << 0)
28#define SH_PFC_PIN_CFG_OUTPUT (1 << 1)
29#define SH_PFC_PIN_CFG_PULL_UP (1 << 2)
30#define SH_PFC_PIN_CFG_PULL_DOWN (1 << 3)
Ben Hutchings5b9eaa52015-06-30 17:53:59 +010031#define SH_PFC_PIN_CFG_IO_VOLTAGE (1 << 4)
Laurent Pinchart3caa7d82016-03-23 16:06:00 +020032#define SH_PFC_PIN_CFG_DRIVE_STRENGTH (1 << 5)
Laurent Pinchart4f82e3e2013-07-15 21:10:54 +020033#define SH_PFC_PIN_CFG_NO_GPIO (1 << 31)
Laurent Pinchartc58d9c12013-03-10 16:44:02 +010034
Laurent Pincharta3db40a2013-01-02 14:53:37 +010035struct sh_pfc_pin {
Laurent Pinchart96898962013-02-14 00:59:49 +010036 u16 pin;
Laurent Pinchart533743d2013-07-15 13:03:20 +020037 u16 enum_id;
Paul Mundt72c7afa2012-07-10 11:59:29 +090038 const char *name;
Laurent Pinchartc58d9c12013-03-10 16:44:02 +010039 unsigned int configs;
Magnus Dammfae43392009-11-27 07:38:01 +000040};
41
Geert Uytterhoeven43a51cd2018-03-12 14:42:09 +010042#define SH_PFC_PIN_GROUP_ALIAS(alias, n) \
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010043 { \
Geert Uytterhoeven43a51cd2018-03-12 14:42:09 +010044 .name = #alias, \
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010045 .pins = n##_pins, \
46 .mux = n##_mux, \
47 .nr_pins = ARRAY_SIZE(n##_pins), \
48 }
Geert Uytterhoeven43a51cd2018-03-12 14:42:09 +010049#define SH_PFC_PIN_GROUP(n) SH_PFC_PIN_GROUP_ALIAS(n, n)
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010050
51struct sh_pfc_pin_group {
52 const char *name;
53 const unsigned int *pins;
54 const unsigned int *mux;
55 unsigned int nr_pins;
56};
57
Sergei Shtylyov423caa52015-10-03 02:21:15 +030058/*
59 * Using union vin_data saves memory occupied by the VIN data pins.
60 * VIN_DATA_PIN_GROUP() is a macro used to describe the VIN pin groups
61 * in this case.
62 */
63#define VIN_DATA_PIN_GROUP(n, s) \
64 { \
65 .name = #n#s, \
66 .pins = n##_pins.data##s, \
67 .mux = n##_mux.data##s, \
68 .nr_pins = ARRAY_SIZE(n##_pins.data##s), \
69 }
70
71union vin_data {
72 unsigned int data24[24];
73 unsigned int data20[20];
74 unsigned int data16[16];
75 unsigned int data12[12];
76 unsigned int data10[10];
77 unsigned int data8[8];
78 unsigned int data4[4];
79};
80
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010081#define SH_PFC_FUNCTION(n) \
82 { \
83 .name = #n, \
84 .groups = n##_groups, \
85 .nr_groups = ARRAY_SIZE(n##_groups), \
86 }
87
88struct sh_pfc_function {
89 const char *name;
90 const char * const *groups;
91 unsigned int nr_groups;
92};
93
Laurent Pincharta373ed02012-11-29 13:24:07 +010094struct pinmux_func {
Laurent Pinchart533743d2013-07-15 13:03:20 +020095 u16 enum_id;
Laurent Pincharta373ed02012-11-29 13:24:07 +010096 const char *name;
97};
98
Magnus Dammfae43392009-11-27 07:38:01 +000099struct pinmux_cfg_reg {
Geert Uytterhoeven1f34de02015-03-12 11:09:16 +0100100 u32 reg;
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100101 u8 reg_width, field_width;
Laurent Pinchart533743d2013-07-15 13:03:20 +0200102 const u16 *enum_ids;
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100103 const u8 *var_field_width;
Magnus Dammfae43392009-11-27 07:38:01 +0000104};
105
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200106/*
107 * Describe a config register consisting of several fields of the same width
108 * - name: Register name (unused, for documentation purposes only)
109 * - r: Physical register address
110 * - r_width: Width of the register (in bits)
111 * - f_width: Width of the fixed-width register fields (in bits)
112 * This macro must be followed by initialization data: For each register field
113 * (from left to right, i.e. MSB to LSB), 2^f_width enum IDs must be specified,
114 * one for each possible combination of the register field bit values.
115 */
Magnus Dammfae43392009-11-27 07:38:01 +0000116#define PINMUX_CFG_REG(name, r, r_width, f_width) \
117 .reg = r, .reg_width = r_width, .field_width = f_width, \
Laurent Pinchart9aecff52013-12-16 20:25:14 +0100118 .enum_ids = (const u16 [(r_width / f_width) * (1 << f_width)])
Magnus Dammf78a26f2011-12-14 01:01:05 +0900119
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200120/*
121 * Describe a config register consisting of several fields of different widths
122 * - name: Register name (unused, for documentation purposes only)
123 * - r: Physical register address
124 * - r_width: Width of the register (in bits)
125 * - var_fw0, var_fwn...: List of widths of the register fields (in bits),
126 * From left to right (i.e. MSB to LSB)
127 * This macro must be followed by initialization data: For each register field
128 * (from left to right, i.e. MSB to LSB), 2^var_fwi enum IDs must be specified,
129 * one for each possible combination of the register field bit values.
130 */
Magnus Dammf78a26f2011-12-14 01:01:05 +0900131#define PINMUX_CFG_REG_VAR(name, r, r_width, var_fw0, var_fwn...) \
132 .reg = r, .reg_width = r_width, \
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100133 .var_field_width = (const u8 [r_width]) \
Laurent Pinchart9aecff52013-12-16 20:25:14 +0100134 { var_fw0, var_fwn, 0 }, \
135 .enum_ids = (const u16 [])
Magnus Dammfae43392009-11-27 07:38:01 +0000136
Laurent Pinchart3caa7d82016-03-23 16:06:00 +0200137struct pinmux_drive_reg_field {
138 u16 pin;
139 u8 offset;
140 u8 size;
141};
142
143struct pinmux_drive_reg {
144 u32 reg;
145 const struct pinmux_drive_reg_field fields[8];
146};
147
148#define PINMUX_DRIVE_REG(name, r) \
149 .reg = r, \
150 .fields =
151
Geert Uytterhoevenbeaa34d2017-09-29 14:16:14 +0200152struct pinmux_bias_reg {
153 u32 puen; /* Pull-enable or pull-up control register */
154 u32 pud; /* Pull-up/down control register (optional) */
155 const u16 pins[32];
156};
157
158#define PINMUX_BIAS_REG(name1, r1, name2, r2) \
159 .puen = r1, \
160 .pud = r2, \
161 .pins =
162
Geert Uytterhoeven9e9bd062017-09-29 14:16:31 +0200163struct pinmux_ioctrl_reg {
164 u32 reg;
165};
166
Magnus Dammfae43392009-11-27 07:38:01 +0000167struct pinmux_data_reg {
Geert Uytterhoeven1f34de02015-03-12 11:09:16 +0100168 u32 reg;
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100169 u8 reg_width;
Laurent Pinchart533743d2013-07-15 13:03:20 +0200170 const u16 *enum_ids;
Magnus Dammfae43392009-11-27 07:38:01 +0000171};
172
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200173/*
174 * Describe a data register
175 * - name: Register name (unused, for documentation purposes only)
176 * - r: Physical register address
177 * - r_width: Width of the register (in bits)
178 * This macro must be followed by initialization data: For each register bit
179 * (from left to right, i.e. MSB to LSB), one enum ID must be specified.
180 */
Magnus Dammfae43392009-11-27 07:38:01 +0000181#define PINMUX_DATA_REG(name, r, r_width) \
182 .reg = r, .reg_width = r_width, \
Laurent Pinchart9aecff52013-12-16 20:25:14 +0100183 .enum_ids = (const u16 [r_width]) \
Magnus Dammfae43392009-11-27 07:38:01 +0000184
Magnus Dammad2a8e72011-09-28 16:50:58 +0900185struct pinmux_irq {
Laurent Pinchart6d5bddd2013-12-16 20:25:15 +0100186 const short *gpios;
Magnus Dammad2a8e72011-09-28 16:50:58 +0900187};
188
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200189/*
190 * Describe the mapping from GPIOs to a single IRQ
191 * - ids...: List of GPIOs that are mapped to the same IRQ
192 */
Laurent Pinchart4adeabd2015-09-22 10:08:13 +0300193#define PINMUX_IRQ(ids...) \
Laurent Pinchart0e26e8d2014-05-13 13:37:46 +0200194 { .gpios = (const short []) { ids, -1 } }
Magnus Dammad2a8e72011-09-28 16:50:58 +0900195
Magnus Dammfae43392009-11-27 07:38:01 +0000196struct pinmux_range {
Laurent Pinchart533743d2013-07-15 13:03:20 +0200197 u16 begin;
198 u16 end;
199 u16 force;
Magnus Dammfae43392009-11-27 07:38:01 +0000200};
201
Geert Uytterhoeven07d36d22016-06-10 11:02:55 +0200202struct sh_pfc_window {
203 phys_addr_t phys;
204 void __iomem *virt;
205 unsigned long size;
206};
207
208struct sh_pfc_pin_range;
209
210struct sh_pfc {
211 struct device *dev;
212 const struct sh_pfc_soc_info *info;
213 spinlock_t lock;
214
215 unsigned int num_windows;
216 struct sh_pfc_window *windows;
217 unsigned int num_irqs;
218 unsigned int *irqs;
219
220 struct sh_pfc_pin_range *ranges;
221 unsigned int nr_ranges;
222
223 unsigned int nr_gpio_pins;
224
225 struct sh_pfc_chip *gpio;
Geert Uytterhoeven88437972017-09-29 14:17:18 +0200226 u32 *saved_regs;
Geert Uytterhoeven07d36d22016-06-10 11:02:55 +0200227};
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100228
229struct sh_pfc_soc_operations {
Laurent Pinchart0c151062013-04-21 20:21:57 +0200230 int (*init)(struct sh_pfc *pfc);
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100231 unsigned int (*get_bias)(struct sh_pfc *pfc, unsigned int pin);
232 void (*set_bias)(struct sh_pfc *pfc, unsigned int pin,
233 unsigned int bias);
Wolfram Sang87753062016-06-06 18:08:25 +0200234 int (*pin_to_pocctrl)(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl);
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100235};
236
Laurent Pinchart19bb7fe32012-12-15 23:51:20 +0100237struct sh_pfc_soc_info {
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100238 const char *name;
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100239 const struct sh_pfc_soc_operations *ops;
240
Magnus Dammfae43392009-11-27 07:38:01 +0000241 struct pinmux_range input;
Magnus Dammfae43392009-11-27 07:38:01 +0000242 struct pinmux_range output;
Magnus Dammfae43392009-11-27 07:38:01 +0000243 struct pinmux_range function;
244
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100245 const struct sh_pfc_pin *pins;
Laurent Pinchartcaa5bac2012-11-29 12:24:51 +0100246 unsigned int nr_pins;
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +0100247 const struct sh_pfc_pin_group *groups;
248 unsigned int nr_groups;
249 const struct sh_pfc_function *functions;
250 unsigned int nr_functions;
251
Geert Uytterhoeven56f891b2015-08-04 15:55:19 +0200252#ifdef CONFIG_SUPERH
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100253 const struct pinmux_func *func_gpios;
Laurent Pincharta373ed02012-11-29 13:24:07 +0100254 unsigned int nr_func_gpios;
Geert Uytterhoeven56f891b2015-08-04 15:55:19 +0200255#endif
Laurent Pinchartd7a7ca52012-11-28 17:51:00 +0100256
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100257 const struct pinmux_cfg_reg *cfg_regs;
Laurent Pinchart3caa7d82016-03-23 16:06:00 +0200258 const struct pinmux_drive_reg *drive_regs;
Geert Uytterhoevenbeaa34d2017-09-29 14:16:14 +0200259 const struct pinmux_bias_reg *bias_regs;
Geert Uytterhoeven9e9bd062017-09-29 14:16:31 +0200260 const struct pinmux_ioctrl_reg *ioctrl_regs;
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100261 const struct pinmux_data_reg *data_regs;
Magnus Dammfae43392009-11-27 07:38:01 +0000262
Geert Uytterhoevenb8b47d62015-09-21 16:27:23 +0200263 const u16 *pinmux_data;
264 unsigned int pinmux_data_size;
Magnus Dammfae43392009-11-27 07:38:01 +0000265
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100266 const struct pinmux_irq *gpio_irq;
Magnus Dammad2a8e72011-09-28 16:50:58 +0900267 unsigned int gpio_irq_size;
268
Geert Uytterhoeven1f34de02015-03-12 11:09:16 +0100269 u32 unlock_reg;
Magnus Dammfae43392009-11-27 07:38:01 +0000270};
271
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200272extern const struct sh_pfc_soc_info emev2_pinmux_info;
273extern const struct sh_pfc_soc_info r8a73a4_pinmux_info;
274extern const struct sh_pfc_soc_info r8a7740_pinmux_info;
Sergei Shtylyov8df62702017-04-20 21:46:08 +0300275extern const struct sh_pfc_soc_info r8a7743_pinmux_info;
Sergei Shtylyovc8bac702017-04-28 21:52:35 +0300276extern const struct sh_pfc_soc_info r8a7745_pinmux_info;
Biju Das73dacc32018-04-24 12:03:08 +0100277extern const struct sh_pfc_soc_info r8a77470_pinmux_info;
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200278extern const struct sh_pfc_soc_info r8a7778_pinmux_info;
279extern const struct sh_pfc_soc_info r8a7779_pinmux_info;
280extern const struct sh_pfc_soc_info r8a7790_pinmux_info;
281extern const struct sh_pfc_soc_info r8a7791_pinmux_info;
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300282extern const struct sh_pfc_soc_info r8a7792_pinmux_info;
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200283extern const struct sh_pfc_soc_info r8a7793_pinmux_info;
284extern const struct sh_pfc_soc_info r8a7794_pinmux_info;
285extern const struct sh_pfc_soc_info r8a7795_pinmux_info;
Geert Uytterhoevenb205914c2016-10-03 14:49:57 +0200286extern const struct sh_pfc_soc_info r8a7795es1_pinmux_info;
Takeshi Kiharaf9aece72016-08-18 15:12:32 +0200287extern const struct sh_pfc_soc_info r8a7796_pinmux_info;
Jacopo Mondi490e6872018-02-20 16:12:07 +0100288extern const struct sh_pfc_soc_info r8a77965_pinmux_info;
Sergei Shtylyovb92ac662017-11-10 20:59:01 +0300289extern const struct sh_pfc_soc_info r8a77970_pinmux_info;
Sergei Shtylyovf5912522018-03-08 22:14:32 +0300290extern const struct sh_pfc_soc_info r8a77980_pinmux_info;
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900291extern const struct sh_pfc_soc_info r8a77990_pinmux_info;
Takeshi Kihara794a6712017-08-09 21:19:41 +0900292extern const struct sh_pfc_soc_info r8a77995_pinmux_info;
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200293extern const struct sh_pfc_soc_info sh7203_pinmux_info;
294extern const struct sh_pfc_soc_info sh7264_pinmux_info;
295extern const struct sh_pfc_soc_info sh7269_pinmux_info;
296extern const struct sh_pfc_soc_info sh73a0_pinmux_info;
297extern const struct sh_pfc_soc_info sh7720_pinmux_info;
298extern const struct sh_pfc_soc_info sh7722_pinmux_info;
299extern const struct sh_pfc_soc_info sh7723_pinmux_info;
300extern const struct sh_pfc_soc_info sh7724_pinmux_info;
301extern const struct sh_pfc_soc_info sh7734_pinmux_info;
302extern const struct sh_pfc_soc_info sh7757_pinmux_info;
303extern const struct sh_pfc_soc_info sh7785_pinmux_info;
304extern const struct sh_pfc_soc_info sh7786_pinmux_info;
305extern const struct sh_pfc_soc_info shx3_pinmux_info;
306
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200307/* -----------------------------------------------------------------------------
308 * Helper macros to create pin and port lists
309 */
310
311/*
Geert Uytterhoevenb8b47d62015-09-21 16:27:23 +0200312 * sh_pfc_soc_info pinmux_data array macros
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200313 */
314
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200315/*
316 * Describe generic pinmux data
317 * - data_or_mark: *_DATA or *_MARK enum ID
318 * - ids...: List of enum IDs to associate with data_or_mark
319 */
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200320#define PINMUX_DATA(data_or_mark, ids...) data_or_mark, ids, 0
321
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200322/*
323 * Describe a pinmux configuration without GPIO function that needs
324 * configuration in a Peripheral Function Select Register (IPSR)
325 * - ipsr: IPSR field (unused, for documentation purposes only)
326 * - fn: Function name, referring to a field in the IPSR
327 */
328#define PINMUX_IPSR_NOGP(ipsr, fn) \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200329 PINMUX_DATA(fn##_MARK, FN_##fn)
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200330
331/*
332 * Describe a pinmux configuration with GPIO function that needs configuration
333 * in both a Peripheral Function Select Register (IPSR) and in a
334 * GPIO/Peripheral Function Select Register (GPSR)
335 * - ipsr: IPSR field
336 * - fn: Function name, also referring to the IPSR field
337 */
Geert Uytterhoevene01678e2015-11-30 13:34:47 +0100338#define PINMUX_IPSR_GPSR(ipsr, fn) \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200339 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr)
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200340
341/*
342 * Describe a pinmux configuration without GPIO function that needs
343 * configuration in a Peripheral Function Select Register (IPSR), and where the
344 * pinmux function has a representation in a Module Select Register (MOD_SEL).
345 * - ipsr: IPSR field (unused, for documentation purposes only)
346 * - fn: Function name, also referring to the IPSR field
347 * - msel: Module selector
348 */
349#define PINMUX_IPSR_NOGM(ipsr, fn, msel) \
350 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##msel)
351
352/*
353 * Describe a pinmux configuration with GPIO function where the pinmux function
354 * has no representation in a Peripheral Function Select Register (IPSR), but
355 * instead solely depends on a group selection.
356 * - gpsr: GPSR field
357 * - fn: Function name, also referring to the GPSR field
358 * - gsel: Group selector
359 */
360#define PINMUX_IPSR_NOFN(gpsr, fn, gsel) \
361 PINMUX_DATA(fn##_MARK, FN_##gpsr, FN_##gsel)
362
363/*
364 * Describe a pinmux configuration with GPIO function that needs configuration
365 * in both a Peripheral Function Select Register (IPSR) and a GPIO/Peripheral
366 * Function Select Register (GPSR), and where the pinmux function has a
367 * representation in a Module Select Register (MOD_SEL).
368 * - ipsr: IPSR field
369 * - fn: Function name, also referring to the IPSR field
370 * - msel: Module selector
371 */
372#define PINMUX_IPSR_MSEL(ipsr, fn, msel) \
Kuninori Morimoto93d21852016-03-16 00:48:11 +0000373 PINMUX_DATA(fn##_MARK, FN_##msel, FN_##fn, FN_##ipsr)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200374
375/*
Geert Uytterhoevendcd803b2015-10-20 19:33:00 +0200376 * Describe a pinmux configuration for a single-function pin with GPIO
377 * capability.
378 * - fn: Function name
379 */
380#define PINMUX_SINGLE(fn) \
381 PINMUX_DATA(fn##_MARK, FN_##fn)
382
383/*
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200384 * GP port style (32 ports banks)
385 */
386
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300387#define PORT_GP_CFG_1(bank, pin, fn, sfx, cfg) \
388 fn(bank, pin, GP_##bank##_##pin, sfx, cfg)
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200389#define PORT_GP_1(bank, pin, fn, sfx) PORT_GP_CFG_1(bank, pin, fn, sfx, 0)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200390
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300391#define PORT_GP_CFG_4(bank, fn, sfx, cfg) \
392 PORT_GP_CFG_1(bank, 0, fn, sfx, cfg), \
393 PORT_GP_CFG_1(bank, 1, fn, sfx, cfg), \
394 PORT_GP_CFG_1(bank, 2, fn, sfx, cfg), \
395 PORT_GP_CFG_1(bank, 3, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900396#define PORT_GP_4(bank, fn, sfx) PORT_GP_CFG_4(bank, fn, sfx, 0)
397
Sergei Shtylyov5a0e6982017-11-10 20:59:00 +0300398#define PORT_GP_CFG_6(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300399 PORT_GP_CFG_4(bank, fn, sfx, cfg), \
400 PORT_GP_CFG_1(bank, 4, fn, sfx, cfg), \
Sergei Shtylyov5a0e6982017-11-10 20:59:00 +0300401 PORT_GP_CFG_1(bank, 5, fn, sfx, cfg)
402#define PORT_GP_6(bank, fn, sfx) PORT_GP_CFG_6(bank, fn, sfx, 0)
403
404#define PORT_GP_CFG_8(bank, fn, sfx, cfg) \
405 PORT_GP_CFG_6(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300406 PORT_GP_CFG_1(bank, 6, fn, sfx, cfg), \
407 PORT_GP_CFG_1(bank, 7, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900408#define PORT_GP_8(bank, fn, sfx) PORT_GP_CFG_8(bank, fn, sfx, 0)
409
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300410#define PORT_GP_CFG_9(bank, fn, sfx, cfg) \
411 PORT_GP_CFG_8(bank, fn, sfx, cfg), \
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900412 PORT_GP_CFG_1(bank, 8, fn, sfx, cfg)
413#define PORT_GP_9(bank, fn, sfx) PORT_GP_CFG_9(bank, fn, sfx, 0)
414
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900415#define PORT_GP_CFG_10(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300416 PORT_GP_CFG_9(bank, fn, sfx, cfg), \
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900417 PORT_GP_CFG_1(bank, 9, fn, sfx, cfg)
418#define PORT_GP_10(bank, fn, sfx) PORT_GP_CFG_10(bank, fn, sfx, 0)
419
Takeshi Kiharaec96db52018-05-11 12:22:22 +0900420#define PORT_GP_CFG_11(bank, fn, sfx, cfg) \
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900421 PORT_GP_CFG_10(bank, fn, sfx, cfg), \
Takeshi Kiharaec96db52018-05-11 12:22:22 +0900422 PORT_GP_CFG_1(bank, 10, fn, sfx, cfg)
423#define PORT_GP_11(bank, fn, sfx) PORT_GP_CFG_11(bank, fn, sfx, 0)
424
425#define PORT_GP_CFG_12(bank, fn, sfx, cfg) \
426 PORT_GP_CFG_11(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300427 PORT_GP_CFG_1(bank, 11, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900428#define PORT_GP_12(bank, fn, sfx) PORT_GP_CFG_12(bank, fn, sfx, 0)
429
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300430#define PORT_GP_CFG_14(bank, fn, sfx, cfg) \
431 PORT_GP_CFG_12(bank, fn, sfx, cfg), \
432 PORT_GP_CFG_1(bank, 12, fn, sfx, cfg), \
433 PORT_GP_CFG_1(bank, 13, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900434#define PORT_GP_14(bank, fn, sfx) PORT_GP_CFG_14(bank, fn, sfx, 0)
435
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300436#define PORT_GP_CFG_15(bank, fn, sfx, cfg) \
437 PORT_GP_CFG_14(bank, fn, sfx, cfg), \
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900438 PORT_GP_CFG_1(bank, 14, fn, sfx, cfg)
439#define PORT_GP_15(bank, fn, sfx) PORT_GP_CFG_15(bank, fn, sfx, 0)
440
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300441#define PORT_GP_CFG_16(bank, fn, sfx, cfg) \
442 PORT_GP_CFG_15(bank, fn, sfx, cfg), \
443 PORT_GP_CFG_1(bank, 15, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900444#define PORT_GP_16(bank, fn, sfx) PORT_GP_CFG_16(bank, fn, sfx, 0)
445
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300446#define PORT_GP_CFG_17(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300447 PORT_GP_CFG_16(bank, fn, sfx, cfg), \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300448 PORT_GP_CFG_1(bank, 16, fn, sfx, cfg)
449#define PORT_GP_17(bank, fn, sfx) PORT_GP_CFG_17(bank, fn, sfx, 0)
450
451#define PORT_GP_CFG_18(bank, fn, sfx, cfg) \
452 PORT_GP_CFG_17(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300453 PORT_GP_CFG_1(bank, 17, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900454#define PORT_GP_18(bank, fn, sfx) PORT_GP_CFG_18(bank, fn, sfx, 0)
455
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900456#define PORT_GP_CFG_20(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300457 PORT_GP_CFG_18(bank, fn, sfx, cfg), \
458 PORT_GP_CFG_1(bank, 18, fn, sfx, cfg), \
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900459 PORT_GP_CFG_1(bank, 19, fn, sfx, cfg)
460#define PORT_GP_20(bank, fn, sfx) PORT_GP_CFG_20(bank, fn, sfx, 0)
461
462#define PORT_GP_CFG_21(bank, fn, sfx, cfg) \
463 PORT_GP_CFG_20(bank, fn, sfx, cfg), \
464 PORT_GP_CFG_1(bank, 20, fn, sfx, cfg)
465#define PORT_GP_21(bank, fn, sfx) PORT_GP_CFG_21(bank, fn, sfx, 0)
466
Sergei Shtylyov5a0e6982017-11-10 20:59:00 +0300467#define PORT_GP_CFG_22(bank, fn, sfx, cfg) \
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900468 PORT_GP_CFG_21(bank, fn, sfx, cfg), \
Sergei Shtylyov5a0e6982017-11-10 20:59:00 +0300469 PORT_GP_CFG_1(bank, 21, fn, sfx, cfg)
470#define PORT_GP_22(bank, fn, sfx) PORT_GP_CFG_22(bank, fn, sfx, 0)
471
472#define PORT_GP_CFG_23(bank, fn, sfx, cfg) \
473 PORT_GP_CFG_22(bank, fn, sfx, cfg), \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300474 PORT_GP_CFG_1(bank, 22, fn, sfx, cfg)
475#define PORT_GP_23(bank, fn, sfx) PORT_GP_CFG_23(bank, fn, sfx, 0)
476
Simon Horman9a6caa12016-09-12 09:36:33 +0200477#define PORT_GP_CFG_24(bank, fn, sfx, cfg) \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300478 PORT_GP_CFG_23(bank, fn, sfx, cfg), \
Simon Horman9a6caa12016-09-12 09:36:33 +0200479 PORT_GP_CFG_1(bank, 23, fn, sfx, cfg)
480#define PORT_GP_24(bank, fn, sfx) PORT_GP_CFG_24(bank, fn, sfx, 0)
481
Sergei Shtylyovc21a3e32018-03-08 22:12:47 +0300482#define PORT_GP_CFG_25(bank, fn, sfx, cfg) \
Simon Horman9a6caa12016-09-12 09:36:33 +0200483 PORT_GP_CFG_24(bank, fn, sfx, cfg), \
Sergei Shtylyovc21a3e32018-03-08 22:12:47 +0300484 PORT_GP_CFG_1(bank, 24, fn, sfx, cfg)
485#define PORT_GP_25(bank, fn, sfx) PORT_GP_CFG_25(bank, fn, sfx, 0)
486
487#define PORT_GP_CFG_26(bank, fn, sfx, cfg) \
488 PORT_GP_CFG_25(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300489 PORT_GP_CFG_1(bank, 25, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900490#define PORT_GP_26(bank, fn, sfx) PORT_GP_CFG_26(bank, fn, sfx, 0)
491
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300492#define PORT_GP_CFG_28(bank, fn, sfx, cfg) \
493 PORT_GP_CFG_26(bank, fn, sfx, cfg), \
494 PORT_GP_CFG_1(bank, 26, fn, sfx, cfg), \
495 PORT_GP_CFG_1(bank, 27, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900496#define PORT_GP_28(bank, fn, sfx) PORT_GP_CFG_28(bank, fn, sfx, 0)
497
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300498#define PORT_GP_CFG_29(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300499 PORT_GP_CFG_28(bank, fn, sfx, cfg), \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300500 PORT_GP_CFG_1(bank, 28, fn, sfx, cfg)
501#define PORT_GP_29(bank, fn, sfx) PORT_GP_CFG_29(bank, fn, sfx, 0)
502
503#define PORT_GP_CFG_30(bank, fn, sfx, cfg) \
504 PORT_GP_CFG_29(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300505 PORT_GP_CFG_1(bank, 29, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900506#define PORT_GP_30(bank, fn, sfx) PORT_GP_CFG_30(bank, fn, sfx, 0)
507
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300508#define PORT_GP_CFG_32(bank, fn, sfx, cfg) \
509 PORT_GP_CFG_30(bank, fn, sfx, cfg), \
510 PORT_GP_CFG_1(bank, 30, fn, sfx, cfg), \
511 PORT_GP_CFG_1(bank, 31, fn, sfx, cfg)
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200512#define PORT_GP_32(bank, fn, sfx) PORT_GP_CFG_32(bank, fn, sfx, 0)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200513
514#define PORT_GP_32_REV(bank, fn, sfx) \
515 PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \
516 PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \
517 PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \
518 PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \
519 PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \
520 PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \
521 PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \
522 PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \
523 PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \
524 PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \
525 PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \
526 PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \
527 PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \
528 PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \
529 PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \
530 PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx)
531
532/* GP_ALL(suffix) - Expand to a list of GP_#_#_suffix */
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200533#define _GP_ALL(bank, pin, name, sfx, cfg) name##_##sfx
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200534#define GP_ALL(str) CPU_ALL_PORT(_GP_ALL, str)
535
536/* PINMUX_GPIO_GP_ALL - Expand to a list of sh_pfc_pin entries */
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200537#define _GP_GPIO(bank, _pin, _name, sfx, cfg) \
Sergei Shtylyov61bb3ae2015-06-26 01:40:56 +0300538 { \
Laurent Pinchart96898962013-02-14 00:59:49 +0100539 .pin = (bank * 32) + _pin, \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200540 .name = __stringify(_name), \
541 .enum_id = _name##_DATA, \
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200542 .configs = cfg, \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200543 }
544#define PINMUX_GPIO_GP_ALL() CPU_ALL_PORT(_GP_GPIO, unused)
545
546/* PINMUX_DATA_GP_ALL - Expand to a list of name_DATA, name_FN marks */
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200547#define _GP_DATA(bank, pin, name, sfx, cfg) PINMUX_DATA(name##_DATA, name##_FN)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200548#define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_GP_DATA, unused)
549
550/*
551 * PORT style (linear pin space)
552 */
553
Laurent Pinchart3ce0d7e2013-02-14 00:41:57 +0100554#define PORT_1(pn, fn, pfx, sfx) fn(pn, pfx, sfx)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800555
Laurent Pinchart16b915e2013-02-14 00:24:32 +0100556#define PORT_10(pn, fn, pfx, sfx) \
557 PORT_1(pn, fn, pfx##0, sfx), PORT_1(pn+1, fn, pfx##1, sfx), \
558 PORT_1(pn+2, fn, pfx##2, sfx), PORT_1(pn+3, fn, pfx##3, sfx), \
559 PORT_1(pn+4, fn, pfx##4, sfx), PORT_1(pn+5, fn, pfx##5, sfx), \
560 PORT_1(pn+6, fn, pfx##6, sfx), PORT_1(pn+7, fn, pfx##7, sfx), \
561 PORT_1(pn+8, fn, pfx##8, sfx), PORT_1(pn+9, fn, pfx##9, sfx)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800562
Laurent Pinchart16b915e2013-02-14 00:24:32 +0100563#define PORT_90(pn, fn, pfx, sfx) \
564 PORT_10(pn+10, fn, pfx##1, sfx), PORT_10(pn+20, fn, pfx##2, sfx), \
565 PORT_10(pn+30, fn, pfx##3, sfx), PORT_10(pn+40, fn, pfx##4, sfx), \
566 PORT_10(pn+50, fn, pfx##5, sfx), PORT_10(pn+60, fn, pfx##6, sfx), \
567 PORT_10(pn+70, fn, pfx##7, sfx), PORT_10(pn+80, fn, pfx##8, sfx), \
568 PORT_10(pn+90, fn, pfx##9, sfx)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800569
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200570/* PORT_ALL(suffix) - Expand to a list of PORT_#_suffix */
Laurent Pinchart3ce0d7e2013-02-14 00:41:57 +0100571#define _PORT_ALL(pn, pfx, sfx) pfx##_##sfx
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200572#define PORT_ALL(str) CPU_ALL_PORT(_PORT_ALL, PORT, str)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800573
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200574/* PINMUX_GPIO - Expand to a sh_pfc_pin entry */
Laurent Pinchart96898962013-02-14 00:59:49 +0100575#define PINMUX_GPIO(_pin) \
576 [GPIO_##_pin] = { \
577 .pin = (u16)-1, \
Laurent Pinchart8620f392013-11-26 02:45:34 +0100578 .name = __stringify(GPIO_##_pin), \
Laurent Pinchart96898962013-02-14 00:59:49 +0100579 .enum_id = _pin##_DATA, \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200580 }
Kuninori Morimotobd8d0cba2011-11-10 18:45:23 -0800581
Laurent Pinchartdf020272013-07-15 17:42:48 +0200582/* SH_PFC_PIN_CFG - Expand to a sh_pfc_pin entry (named PORT#) with config */
Laurent Pinchart96898962013-02-14 00:59:49 +0100583#define SH_PFC_PIN_CFG(_pin, cfgs) \
Laurent Pinchartdf020272013-07-15 17:42:48 +0200584 { \
Laurent Pinchart96898962013-02-14 00:59:49 +0100585 .pin = _pin, \
586 .name = __stringify(PORT##_pin), \
587 .enum_id = PORT##_pin##_DATA, \
Laurent Pinchartdf020272013-07-15 17:42:48 +0200588 .configs = cfgs, \
589 }
590
Laurent Pinchart4f82e3e2013-07-15 21:10:54 +0200591/* SH_PFC_PIN_NAMED - Expand to a sh_pfc_pin entry with the given name */
592#define SH_PFC_PIN_NAMED(row, col, _name) \
593 { \
594 .pin = PIN_NUMBER(row, col), \
595 .name = __stringify(PIN_##_name), \
596 .configs = SH_PFC_PIN_CFG_NO_GPIO, \
597 }
598
Niklas Söderlund1ce56ae2016-11-12 17:04:29 +0100599/* SH_PFC_PIN_NAMED_CFG - Expand to a sh_pfc_pin entry with the given name */
600#define SH_PFC_PIN_NAMED_CFG(row, col, _name, cfgs) \
601 { \
602 .pin = PIN_NUMBER(row, col), \
603 .name = __stringify(PIN_##_name), \
604 .configs = SH_PFC_PIN_CFG_NO_GPIO | cfgs, \
605 }
606
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200607/* PINMUX_DATA_ALL - Expand to a list of PORT_name_DATA, PORT_name_FN0,
608 * PORT_name_OUT, PORT_name_IN marks
609 */
Laurent Pinchart3ce0d7e2013-02-14 00:41:57 +0100610#define _PORT_DATA(pn, pfx, sfx) \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200611 PINMUX_DATA(PORT##pfx##_DATA, PORT##pfx##_FN0, \
612 PORT##pfx##_OUT, PORT##pfx##_IN)
613#define PINMUX_DATA_ALL() CPU_ALL_PORT(_PORT_DATA, , unused)
614
615/* GPIO_FN(name) - Expand to a sh_pfc_pin entry for a function GPIO */
616#define PINMUX_GPIO_FN(gpio, base, data_or_mark) \
617 [gpio - (base)] = { \
618 .name = __stringify(gpio), \
619 .enum_id = data_or_mark, \
620 }
621#define GPIO_FN(str) \
622 PINMUX_GPIO_FN(GPIO_FN_##str, PINMUX_FN_BASE, str##_MARK)
623
624/*
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200625 * PORTnCR helper macro for SH-Mobile/R-Mobile
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200626 */
Kuninori Morimoto9b491392011-11-10 18:45:43 -0800627#define PORTCR(nr, reg) \
628 { \
Geert Uytterhoeven05c5f262015-02-27 18:38:02 +0100629 PINMUX_CFG_REG_VAR("PORT" nr "CR", reg, 8, 2, 2, 1, 3) {\
630 /* PULMD[1:0], handled by .set_bias() */ \
631 0, 0, 0, 0, \
632 /* IE and OE */ \
633 0, PORT##nr##_OUT, PORT##nr##_IN, 0, \
634 /* SEC, not supported */ \
635 0, 0, \
636 /* PTMD[2:0] */ \
637 PORT##nr##_FN0, PORT##nr##_FN1, \
638 PORT##nr##_FN2, PORT##nr##_FN3, \
639 PORT##nr##_FN4, PORT##nr##_FN5, \
640 PORT##nr##_FN6, PORT##nr##_FN7 \
641 } \
Kuninori Morimoto9b491392011-11-10 18:45:43 -0800642 }
Kuninori Morimotobd8d0cba2011-11-10 18:45:23 -0800643
Geert Uytterhoeven69af7752015-09-25 10:55:44 +0200644/*
645 * GPIO number helper macro for R-Car
646 */
647#define RCAR_GP_PIN(bank, pin) (((bank) * 32) + (pin))
648
Magnus Dammfae43392009-11-27 07:38:01 +0000649#endif /* __SH_PFC_H */