Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mm/proc-v7.S |
| 3 | * |
| 4 | * Copyright (C) 2001 Deep Blue Solutions Ltd. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * This is the "shell" of the ARMv7 processor support. |
| 11 | */ |
Tim Abbott | 991da17 | 2009-04-27 14:02:22 -0400 | [diff] [blame] | 12 | #include <linux/init.h> |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 13 | #include <linux/linkage.h> |
| 14 | #include <asm/assembler.h> |
| 15 | #include <asm/asm-offsets.h> |
Russell King | 5ec9407 | 2008-09-07 19:15:31 +0100 | [diff] [blame] | 16 | #include <asm/hwcap.h> |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 17 | #include <asm/pgtable-hwdef.h> |
| 18 | #include <asm/pgtable.h> |
| 19 | |
| 20 | #include "proc-macros.S" |
| 21 | |
Catalin Marinas | 8d2cd3a | 2011-11-22 17:30:28 +0000 | [diff] [blame^] | 22 | #include "proc-v7-2level.S" |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 23 | |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 24 | ENTRY(cpu_v7_proc_init) |
| 25 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 26 | ENDPROC(cpu_v7_proc_init) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 27 | |
| 28 | ENTRY(cpu_v7_proc_fin) |
Tony Lindgren | 1f667c6 | 2010-01-19 17:01:33 +0100 | [diff] [blame] | 29 | mrc p15, 0, r0, c1, c0, 0 @ ctrl register |
| 30 | bic r0, r0, #0x1000 @ ...i............ |
| 31 | bic r0, r0, #0x0006 @ .............ca. |
| 32 | mcr p15, 0, r0, c1, c0, 0 @ disable caches |
Russell King | 9ca03a2 | 2010-07-26 12:22:12 +0100 | [diff] [blame] | 33 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 34 | ENDPROC(cpu_v7_proc_fin) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 35 | |
| 36 | /* |
| 37 | * cpu_v7_reset(loc) |
| 38 | * |
| 39 | * Perform a soft reset of the system. Put the CPU into the |
| 40 | * same state as it would be if it had been reset, and branch |
| 41 | * to what would be the reset vector. |
| 42 | * |
| 43 | * - loc - location to jump to for soft reset |
Will Deacon | f4daf06 | 2011-06-06 12:27:34 +0100 | [diff] [blame] | 44 | * |
| 45 | * This code must be executed using a flat identity mapping with |
| 46 | * caches disabled. |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 47 | */ |
| 48 | .align 5 |
Will Deacon | 1a4baaf | 2011-11-15 13:25:04 +0000 | [diff] [blame] | 49 | .pushsection .idmap.text, "ax" |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 50 | ENTRY(cpu_v7_reset) |
Will Deacon | f4daf06 | 2011-06-06 12:27:34 +0100 | [diff] [blame] | 51 | mrc p15, 0, r1, c1, c0, 0 @ ctrl register |
| 52 | bic r1, r1, #0x1 @ ...............m |
Will Deacon | 0f81bb6 | 2011-08-26 16:34:51 +0100 | [diff] [blame] | 53 | THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions) |
Will Deacon | f4daf06 | 2011-06-06 12:27:34 +0100 | [diff] [blame] | 54 | mcr p15, 0, r1, c1, c0, 0 @ disable MMU |
| 55 | isb |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 56 | mov pc, r0 |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 57 | ENDPROC(cpu_v7_reset) |
Will Deacon | 1a4baaf | 2011-11-15 13:25:04 +0000 | [diff] [blame] | 58 | .popsection |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 59 | |
| 60 | /* |
| 61 | * cpu_v7_do_idle() |
| 62 | * |
| 63 | * Idle the processor (eg, wait for interrupt). |
| 64 | * |
| 65 | * IRQs are already disabled. |
| 66 | */ |
| 67 | ENTRY(cpu_v7_do_idle) |
Catalin Marinas | 8553cb6 | 2008-11-10 14:14:11 +0000 | [diff] [blame] | 68 | dsb @ WFI may enter a low-power mode |
Catalin Marinas | 000b502 | 2008-10-03 11:09:10 +0100 | [diff] [blame] | 69 | wfi |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 70 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 71 | ENDPROC(cpu_v7_do_idle) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 72 | |
| 73 | ENTRY(cpu_v7_dcache_clean_area) |
| 74 | #ifndef TLB_CAN_READ_FROM_L1_CACHE |
| 75 | dcache_line_size r2, r3 |
| 76 | 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry |
| 77 | add r0, r0, r2 |
| 78 | subs r1, r1, r2 |
| 79 | bhi 1b |
| 80 | dsb |
| 81 | #endif |
| 82 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 83 | ENDPROC(cpu_v7_dcache_clean_area) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 84 | |
Dave Martin | 78a8f3c | 2011-06-23 17:26:19 +0100 | [diff] [blame] | 85 | string cpu_v7_name, "ARMv7 Processor" |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 86 | .align |
| 87 | |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 88 | /* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */ |
| 89 | .globl cpu_v7_suspend_size |
Russell King | 1aede68 | 2011-08-28 10:30:34 +0100 | [diff] [blame] | 90 | .equ cpu_v7_suspend_size, 4 * 7 |
Arnd Bergmann | 15e0d9e | 2011-10-01 21:09:39 +0200 | [diff] [blame] | 91 | #ifdef CONFIG_ARM_CPU_SUSPEND |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 92 | ENTRY(cpu_v7_do_suspend) |
Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 93 | stmfd sp!, {r4 - r10, lr} |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 94 | mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID |
Russell King | 1aede68 | 2011-08-28 10:30:34 +0100 | [diff] [blame] | 95 | mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID |
| 96 | stmia r0!, {r4 - r5} |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 97 | mrc p15, 0, r6, c3, c0, 0 @ Domain ID |
Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 98 | mrc p15, 0, r7, c2, c0, 1 @ TTB 1 |
| 99 | mrc p15, 0, r8, c1, c0, 0 @ Control register |
| 100 | mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register |
| 101 | mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control |
| 102 | stmia r0, {r6 - r10} |
| 103 | ldmfd sp!, {r4 - r10, pc} |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 104 | ENDPROC(cpu_v7_do_suspend) |
| 105 | |
| 106 | ENTRY(cpu_v7_do_resume) |
| 107 | mov ip, #0 |
| 108 | mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs |
| 109 | mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache |
Russell King | 1aede68 | 2011-08-28 10:30:34 +0100 | [diff] [blame] | 110 | mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID |
| 111 | ldmia r0!, {r4 - r5} |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 112 | mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID |
Russell King | 1aede68 | 2011-08-28 10:30:34 +0100 | [diff] [blame] | 113 | mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID |
Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 114 | ldmia r0, {r6 - r10} |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 115 | mcr p15, 0, r6, c3, c0, 0 @ Domain ID |
Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 116 | ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP) |
| 117 | ALT_UP(orr r1, r1, #TTB_FLAGS_UP) |
| 118 | mcr p15, 0, r1, c2, c0, 0 @ TTB 0 |
| 119 | mcr p15, 0, r7, c2, c0, 1 @ TTB 1 |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 120 | mcr p15, 0, ip, c2, c0, 2 @ TTB control register |
Russell King | 2590415 | 2011-08-26 22:44:59 +0100 | [diff] [blame] | 121 | mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register |
Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 122 | teq r4, r9 @ Is it already set? |
| 123 | mcrne p15, 0, r9, c1, c0, 1 @ No, so write it |
| 124 | mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 125 | ldr r4, =PRRR @ PRRR |
| 126 | ldr r5, =NMRR @ NMRR |
| 127 | mcr p15, 0, r4, c10, c2, 0 @ write PRRR |
| 128 | mcr p15, 0, r5, c10, c2, 1 @ write NMRR |
| 129 | isb |
Russell King | f35235a | 2011-08-27 00:37:38 +0100 | [diff] [blame] | 130 | dsb |
Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 131 | mov r0, r8 @ control register |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 132 | b cpu_resume_mmu |
| 133 | ENDPROC(cpu_v7_do_resume) |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 134 | #endif |
| 135 | |
Russell King | 5085f3f | 2010-10-01 15:37:05 +0100 | [diff] [blame] | 136 | __CPUINIT |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 137 | |
| 138 | /* |
| 139 | * __v7_setup |
| 140 | * |
| 141 | * Initialise TLB, Caches, and MMU state ready to switch the MMU |
| 142 | * on. Return in r0 the new CP15 C1 control register setting. |
| 143 | * |
| 144 | * We automatically detect if we have a Harvard cache, and use the |
| 145 | * Harvard cache control instructions insead of the unified cache |
| 146 | * control instructions. |
| 147 | * |
| 148 | * This should be able to cover all ARMv7 cores. |
| 149 | * |
| 150 | * It is assumed that: |
| 151 | * - cache type register is implemented |
| 152 | */ |
Pawel Moll | 15eb169 | 2011-05-20 14:39:29 +0100 | [diff] [blame] | 153 | __v7_ca5mp_setup: |
Daniel Walker | 14eff18 | 2010-09-17 16:42:10 +0100 | [diff] [blame] | 154 | __v7_ca9mp_setup: |
Will Deacon | 7665d9d | 2011-01-12 17:10:45 +0000 | [diff] [blame] | 155 | mov r10, #(1 << 0) @ TLB ops broadcasting |
| 156 | b 1f |
| 157 | __v7_ca15mp_setup: |
| 158 | mov r10, #0 |
| 159 | 1: |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 160 | #ifdef CONFIG_SMP |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 161 | ALT_SMP(mrc p15, 0, r0, c1, c0, 1) |
| 162 | ALT_UP(mov r0, #(1 << 6)) @ fake it for UP |
Tony Thompson | 1b3a02eb | 2009-11-04 12:16:38 +0000 | [diff] [blame] | 163 | tst r0, #(1 << 6) @ SMP/nAMP mode enabled? |
Will Deacon | 7665d9d | 2011-01-12 17:10:45 +0000 | [diff] [blame] | 164 | orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode |
| 165 | orreq r0, r0, r10 @ Enable CPU-specific SMP bits |
| 166 | mcreq p15, 0, r0, c1, c0, 1 |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 167 | #endif |
Daniel Walker | 14eff18 | 2010-09-17 16:42:10 +0100 | [diff] [blame] | 168 | __v7_setup: |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 169 | adr r12, __v7_setup_stack @ the local stack |
| 170 | stmia r12, {r0-r5, r7, r9, r11, lr} |
| 171 | bl v7_flush_dcache_all |
| 172 | ldmia r12, {r0-r5, r7, r9, r11, lr} |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 173 | |
| 174 | mrc p15, 0, r0, c0, c0, 0 @ read main ID register |
| 175 | and r10, r0, #0xff000000 @ ARM? |
| 176 | teq r10, #0x41000000 |
Will Deacon | 9f05027 | 2010-09-14 09:51:43 +0100 | [diff] [blame] | 177 | bne 3f |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 178 | and r5, r0, #0x00f00000 @ variant |
| 179 | and r6, r0, #0x0000000f @ revision |
Will Deacon | 6491848 | 2010-09-14 09:50:03 +0100 | [diff] [blame] | 180 | orr r6, r6, r5, lsr #20-4 @ combine variant and revision |
| 181 | ubfx r0, r0, #4, #12 @ primary part number |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 182 | |
Will Deacon | 6491848 | 2010-09-14 09:50:03 +0100 | [diff] [blame] | 183 | /* Cortex-A8 Errata */ |
| 184 | ldr r10, =0x00000c08 @ Cortex-A8 primary part number |
| 185 | teq r0, r10 |
| 186 | bne 2f |
Catalin Marinas | 7ce236fc | 2009-04-30 17:06:09 +0100 | [diff] [blame] | 187 | #ifdef CONFIG_ARM_ERRATA_430973 |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 188 | teq r5, #0x00100000 @ only present in r1p* |
| 189 | mrceq p15, 0, r10, c1, c0, 1 @ read aux control register |
| 190 | orreq r10, r10, #(1 << 6) @ set IBE to 1 |
| 191 | mcreq p15, 0, r10, c1, c0, 1 @ write aux control register |
Catalin Marinas | 7ce236fc | 2009-04-30 17:06:09 +0100 | [diff] [blame] | 192 | #endif |
Catalin Marinas | 855c551 | 2009-04-30 17:06:15 +0100 | [diff] [blame] | 193 | #ifdef CONFIG_ARM_ERRATA_458693 |
Will Deacon | 6491848 | 2010-09-14 09:50:03 +0100 | [diff] [blame] | 194 | teq r6, #0x20 @ only present in r2p0 |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 195 | mrceq p15, 0, r10, c1, c0, 1 @ read aux control register |
| 196 | orreq r10, r10, #(1 << 5) @ set L1NEON to 1 |
| 197 | orreq r10, r10, #(1 << 9) @ set PLDNOP to 1 |
| 198 | mcreq p15, 0, r10, c1, c0, 1 @ write aux control register |
Catalin Marinas | 855c551 | 2009-04-30 17:06:15 +0100 | [diff] [blame] | 199 | #endif |
Catalin Marinas | 0516e46 | 2009-04-30 17:06:20 +0100 | [diff] [blame] | 200 | #ifdef CONFIG_ARM_ERRATA_460075 |
Will Deacon | 6491848 | 2010-09-14 09:50:03 +0100 | [diff] [blame] | 201 | teq r6, #0x20 @ only present in r2p0 |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 202 | mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register |
| 203 | tsteq r10, #1 << 22 |
| 204 | orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit |
| 205 | mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register |
Catalin Marinas | 0516e46 | 2009-04-30 17:06:20 +0100 | [diff] [blame] | 206 | #endif |
Will Deacon | 9f05027 | 2010-09-14 09:51:43 +0100 | [diff] [blame] | 207 | b 3f |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 208 | |
Will Deacon | 9f05027 | 2010-09-14 09:51:43 +0100 | [diff] [blame] | 209 | /* Cortex-A9 Errata */ |
| 210 | 2: ldr r10, =0x00000c09 @ Cortex-A9 primary part number |
| 211 | teq r0, r10 |
| 212 | bne 3f |
| 213 | #ifdef CONFIG_ARM_ERRATA_742230 |
| 214 | cmp r6, #0x22 @ only present up to r2p2 |
| 215 | mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register |
| 216 | orrle r10, r10, #1 << 4 @ set bit #4 |
| 217 | mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register |
| 218 | #endif |
Will Deacon | a672e99 | 2010-09-14 09:53:02 +0100 | [diff] [blame] | 219 | #ifdef CONFIG_ARM_ERRATA_742231 |
| 220 | teq r6, #0x20 @ present in r2p0 |
| 221 | teqne r6, #0x21 @ present in r2p1 |
| 222 | teqne r6, #0x22 @ present in r2p2 |
| 223 | mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register |
| 224 | orreq r10, r10, #1 << 12 @ set bit #12 |
| 225 | orreq r10, r10, #1 << 22 @ set bit #22 |
| 226 | mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register |
| 227 | #endif |
Will Deacon | 475d92f | 2010-09-28 14:02:02 +0100 | [diff] [blame] | 228 | #ifdef CONFIG_ARM_ERRATA_743622 |
| 229 | teq r6, #0x20 @ present in r2p0 |
| 230 | teqne r6, #0x21 @ present in r2p1 |
| 231 | teqne r6, #0x22 @ present in r2p2 |
| 232 | mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register |
| 233 | orreq r10, r10, #1 << 6 @ set bit #6 |
| 234 | mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register |
| 235 | #endif |
Will Deacon | 9a27c27 | 2011-02-18 16:36:35 +0100 | [diff] [blame] | 236 | #ifdef CONFIG_ARM_ERRATA_751472 |
| 237 | cmp r6, #0x30 @ present prior to r3p0 |
| 238 | mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register |
| 239 | orrlt r10, r10, #1 << 11 @ set bit #11 |
| 240 | mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register |
| 241 | #endif |
Will Deacon | 9f05027 | 2010-09-14 09:51:43 +0100 | [diff] [blame] | 242 | |
| 243 | 3: mov r10, #0 |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 244 | #ifdef HARVARD_CACHE |
| 245 | mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate |
| 246 | #endif |
| 247 | dsb |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 248 | #ifdef CONFIG_MMU |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 249 | mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs |
Catalin Marinas | 8d2cd3a | 2011-11-22 17:30:28 +0000 | [diff] [blame^] | 250 | v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 251 | ldr r5, =PRRR @ PRRR |
| 252 | ldr r6, =NMRR @ NMRR |
Russell King | 3f69c0c | 2008-09-15 17:23:10 +0100 | [diff] [blame] | 253 | mcr p15, 0, r5, c10, c2, 0 @ write PRRR |
| 254 | mcr p15, 0, r6, c10, c2, 1 @ write NMRR |
Catalin Marinas | bdaaaec | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 255 | #endif |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 256 | adr r5, v7_crval |
| 257 | ldmia r5, {r5, r6} |
Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 258 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
| 259 | orr r6, r6, #1 << 25 @ big-endian page tables |
| 260 | #endif |
Leif Lindholm | 64d2dc3 | 2010-09-16 18:00:47 +0100 | [diff] [blame] | 261 | #ifdef CONFIG_SWP_EMULATE |
| 262 | orr r5, r5, #(1 << 10) @ set SW bit in "clear" |
| 263 | bic r6, r6, #(1 << 10) @ clear it in "mmuset" |
| 264 | #endif |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 265 | mrc p15, 0, r0, c1, c0, 0 @ read control register |
| 266 | bic r0, r0, r5 @ clear bits them |
| 267 | orr r0, r0, r6 @ set them |
Catalin Marinas | 347c8b7 | 2009-07-24 12:32:56 +0100 | [diff] [blame] | 268 | THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 269 | mov pc, lr @ return to head.S:__ret |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 270 | ENDPROC(__v7_setup) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 271 | |
Catalin Marinas | 8d2cd3a | 2011-11-22 17:30:28 +0000 | [diff] [blame^] | 272 | .align 2 |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 273 | __v7_setup_stack: |
| 274 | .space 4 * 11 @ 11 registers |
| 275 | |
Russell King | 5085f3f | 2010-10-01 15:37:05 +0100 | [diff] [blame] | 276 | __INITDATA |
| 277 | |
Dave Martin | 78a8f3c | 2011-06-23 17:26:19 +0100 | [diff] [blame] | 278 | @ define struct processor (see <asm/proc-fns.h> and proc-macros.S) |
| 279 | define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1 |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 280 | |
Russell King | 5085f3f | 2010-10-01 15:37:05 +0100 | [diff] [blame] | 281 | .section ".rodata" |
| 282 | |
Dave Martin | 78a8f3c | 2011-06-23 17:26:19 +0100 | [diff] [blame] | 283 | string cpu_arch_name, "armv7" |
| 284 | string cpu_elf_name, "v7" |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 285 | .align |
| 286 | |
| 287 | .section ".proc.info.init", #alloc, #execinstr |
| 288 | |
Pawel Moll | dc939cd | 2011-05-20 14:39:28 +0100 | [diff] [blame] | 289 | /* |
| 290 | * Standard v7 proc info content |
| 291 | */ |
| 292 | .macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0 |
| 293 | ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \ |
| 294 | PMD_FLAGS_SMP | \mm_mmuflags) |
| 295 | ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \ |
| 296 | PMD_FLAGS_UP | \mm_mmuflags) |
| 297 | .long PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_AP_WRITE | \ |
| 298 | PMD_SECT_AP_READ | \io_mmuflags |
| 299 | W(b) \initfunc |
Daniel Walker | 14eff18 | 2010-09-17 16:42:10 +0100 | [diff] [blame] | 300 | .long cpu_arch_name |
| 301 | .long cpu_elf_name |
Pawel Moll | dc939cd | 2011-05-20 14:39:28 +0100 | [diff] [blame] | 302 | .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \ |
| 303 | HWCAP_EDSP | HWCAP_TLS | \hwcaps |
Daniel Walker | 14eff18 | 2010-09-17 16:42:10 +0100 | [diff] [blame] | 304 | .long cpu_v7_name |
| 305 | .long v7_processor_functions |
| 306 | .long v7wbi_tlb_fns |
| 307 | .long v6_user_fns |
| 308 | .long v7_cache_fns |
Pawel Moll | dc939cd | 2011-05-20 14:39:28 +0100 | [diff] [blame] | 309 | .endm |
| 310 | |
| 311 | /* |
Pawel Moll | 15eb169 | 2011-05-20 14:39:29 +0100 | [diff] [blame] | 312 | * ARM Ltd. Cortex A5 processor. |
| 313 | */ |
| 314 | .type __v7_ca5mp_proc_info, #object |
| 315 | __v7_ca5mp_proc_info: |
| 316 | .long 0x410fc050 |
| 317 | .long 0xff0ffff0 |
| 318 | __v7_proc __v7_ca5mp_setup |
| 319 | .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info |
| 320 | |
| 321 | /* |
Pawel Moll | dc939cd | 2011-05-20 14:39:28 +0100 | [diff] [blame] | 322 | * ARM Ltd. Cortex A9 processor. |
| 323 | */ |
| 324 | .type __v7_ca9mp_proc_info, #object |
| 325 | __v7_ca9mp_proc_info: |
| 326 | .long 0x410fc090 |
| 327 | .long 0xff0ffff0 |
| 328 | __v7_proc __v7_ca9mp_setup |
Daniel Walker | 14eff18 | 2010-09-17 16:42:10 +0100 | [diff] [blame] | 329 | .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info |
| 330 | |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 331 | /* |
Will Deacon | 7665d9d | 2011-01-12 17:10:45 +0000 | [diff] [blame] | 332 | * ARM Ltd. Cortex A15 processor. |
| 333 | */ |
| 334 | .type __v7_ca15mp_proc_info, #object |
| 335 | __v7_ca15mp_proc_info: |
| 336 | .long 0x410fc0f0 |
| 337 | .long 0xff0ffff0 |
| 338 | __v7_proc __v7_ca15mp_setup, hwcaps = HWCAP_IDIV |
| 339 | .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info |
| 340 | |
| 341 | /* |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 342 | * Match any ARMv7 processor core. |
| 343 | */ |
| 344 | .type __v7_proc_info, #object |
| 345 | __v7_proc_info: |
| 346 | .long 0x000f0000 @ Required ID value |
| 347 | .long 0x000f0000 @ Mask for ID |
Pawel Moll | dc939cd | 2011-05-20 14:39:28 +0100 | [diff] [blame] | 348 | __v7_proc __v7_setup |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 349 | .size __v7_proc_info, . - __v7_proc_info |