blob: ed1a4d115331b6735a2be52e3383d9b2a9cfea1d [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +000022#include "proc-v7-2level.S"
Jon Callan73b63ef2008-11-06 13:23:09 +000023
Catalin Marinasbbe88882007-05-08 22:27:46 +010024ENTRY(cpu_v7_proc_init)
25 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010026ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010027
28ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010029 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
30 bic r0, r0, #0x1000 @ ...i............
31 bic r0, r0, #0x0006 @ .............ca.
32 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010033 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010034ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010035
36/*
37 * cpu_v7_reset(loc)
38 *
39 * Perform a soft reset of the system. Put the CPU into the
40 * same state as it would be if it had been reset, and branch
41 * to what would be the reset vector.
42 *
43 * - loc - location to jump to for soft reset
Will Deaconf4daf062011-06-06 12:27:34 +010044 *
45 * This code must be executed using a flat identity mapping with
46 * caches disabled.
Catalin Marinasbbe88882007-05-08 22:27:46 +010047 */
48 .align 5
Will Deacon1a4baaf2011-11-15 13:25:04 +000049 .pushsection .idmap.text, "ax"
Catalin Marinasbbe88882007-05-08 22:27:46 +010050ENTRY(cpu_v7_reset)
Will Deaconf4daf062011-06-06 12:27:34 +010051 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
52 bic r1, r1, #0x1 @ ...............m
Will Deacon0f81bb62011-08-26 16:34:51 +010053 THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
Will Deaconf4daf062011-06-06 12:27:34 +010054 mcr p15, 0, r1, c1, c0, 0 @ disable MMU
55 isb
Catalin Marinasbbe88882007-05-08 22:27:46 +010056 mov pc, r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010057ENDPROC(cpu_v7_reset)
Will Deacon1a4baaf2011-11-15 13:25:04 +000058 .popsection
Catalin Marinasbbe88882007-05-08 22:27:46 +010059
60/*
61 * cpu_v7_do_idle()
62 *
63 * Idle the processor (eg, wait for interrupt).
64 *
65 * IRQs are already disabled.
66 */
67ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000068 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010069 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010070 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010071ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010072
73ENTRY(cpu_v7_dcache_clean_area)
74#ifndef TLB_CAN_READ_FROM_L1_CACHE
75 dcache_line_size r2, r3
761: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
77 add r0, r0, r2
78 subs r1, r1, r2
79 bhi 1b
80 dsb
81#endif
82 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010083ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010084
Dave Martin78a8f3c2011-06-23 17:26:19 +010085 string cpu_v7_name, "ARMv7 Processor"
Catalin Marinasbbe88882007-05-08 22:27:46 +010086 .align
87
Russell Kingf6b0fa02011-02-06 15:48:39 +000088/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
89.globl cpu_v7_suspend_size
Russell King1aede682011-08-28 10:30:34 +010090.equ cpu_v7_suspend_size, 4 * 7
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +020091#ifdef CONFIG_ARM_CPU_SUSPEND
Russell Kingf6b0fa02011-02-06 15:48:39 +000092ENTRY(cpu_v7_do_suspend)
Russell Kingde8e71c2011-08-27 22:39:09 +010093 stmfd sp!, {r4 - r10, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +000094 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +010095 mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
96 stmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +000097 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
Russell Kingde8e71c2011-08-27 22:39:09 +010098 mrc p15, 0, r7, c2, c0, 1 @ TTB 1
99 mrc p15, 0, r8, c1, c0, 0 @ Control register
100 mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
101 mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
102 stmia r0, {r6 - r10}
103 ldmfd sp!, {r4 - r10, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000104ENDPROC(cpu_v7_do_suspend)
105
106ENTRY(cpu_v7_do_resume)
107 mov ip, #0
108 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
109 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
Russell King1aede682011-08-28 10:30:34 +0100110 mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
111 ldmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000112 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100113 mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
Russell Kingde8e71c2011-08-27 22:39:09 +0100114 ldmia r0, {r6 - r10}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000115 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
Russell Kingde8e71c2011-08-27 22:39:09 +0100116 ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
117 ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
118 mcr p15, 0, r1, c2, c0, 0 @ TTB 0
119 mcr p15, 0, r7, c2, c0, 1 @ TTB 1
Russell Kingf6b0fa02011-02-06 15:48:39 +0000120 mcr p15, 0, ip, c2, c0, 2 @ TTB control register
Russell King25904152011-08-26 22:44:59 +0100121 mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
Russell Kingde8e71c2011-08-27 22:39:09 +0100122 teq r4, r9 @ Is it already set?
123 mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
124 mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
Russell Kingf6b0fa02011-02-06 15:48:39 +0000125 ldr r4, =PRRR @ PRRR
126 ldr r5, =NMRR @ NMRR
127 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
128 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
129 isb
Russell Kingf35235a2011-08-27 00:37:38 +0100130 dsb
Russell Kingde8e71c2011-08-27 22:39:09 +0100131 mov r0, r8 @ control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000132 b cpu_resume_mmu
133ENDPROC(cpu_v7_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000134#endif
135
Russell King5085f3f2010-10-01 15:37:05 +0100136 __CPUINIT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100137
138/*
139 * __v7_setup
140 *
141 * Initialise TLB, Caches, and MMU state ready to switch the MMU
142 * on. Return in r0 the new CP15 C1 control register setting.
143 *
144 * We automatically detect if we have a Harvard cache, and use the
145 * Harvard cache control instructions insead of the unified cache
146 * control instructions.
147 *
148 * This should be able to cover all ARMv7 cores.
149 *
150 * It is assumed that:
151 * - cache type register is implemented
152 */
Pawel Moll15eb1692011-05-20 14:39:29 +0100153__v7_ca5mp_setup:
Daniel Walker14eff182010-09-17 16:42:10 +0100154__v7_ca9mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000155 mov r10, #(1 << 0) @ TLB ops broadcasting
156 b 1f
157__v7_ca15mp_setup:
158 mov r10, #0
1591:
Jon Callan73b63ef2008-11-06 13:23:09 +0000160#ifdef CONFIG_SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100161 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
162 ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
Tony Thompson1b3a02eb2009-11-04 12:16:38 +0000163 tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
Will Deacon7665d9d2011-01-12 17:10:45 +0000164 orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
165 orreq r0, r0, r10 @ Enable CPU-specific SMP bits
166 mcreq p15, 0, r0, c1, c0, 1
Jon Callan73b63ef2008-11-06 13:23:09 +0000167#endif
Daniel Walker14eff182010-09-17 16:42:10 +0100168__v7_setup:
Catalin Marinasbbe88882007-05-08 22:27:46 +0100169 adr r12, __v7_setup_stack @ the local stack
170 stmia r12, {r0-r5, r7, r9, r11, lr}
171 bl v7_flush_dcache_all
172 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100173
174 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
175 and r10, r0, #0xff000000 @ ARM?
176 teq r10, #0x41000000
Will Deacon9f050272010-09-14 09:51:43 +0100177 bne 3f
Russell King1946d6e2009-06-01 12:50:33 +0100178 and r5, r0, #0x00f00000 @ variant
179 and r6, r0, #0x0000000f @ revision
Will Deacon64918482010-09-14 09:50:03 +0100180 orr r6, r6, r5, lsr #20-4 @ combine variant and revision
181 ubfx r0, r0, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100182
Will Deacon64918482010-09-14 09:50:03 +0100183 /* Cortex-A8 Errata */
184 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
185 teq r0, r10
186 bne 2f
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100187#ifdef CONFIG_ARM_ERRATA_430973
Russell King1946d6e2009-06-01 12:50:33 +0100188 teq r5, #0x00100000 @ only present in r1p*
189 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
190 orreq r10, r10, #(1 << 6) @ set IBE to 1
191 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100192#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100193#ifdef CONFIG_ARM_ERRATA_458693
Will Deacon64918482010-09-14 09:50:03 +0100194 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100195 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
196 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
197 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
198 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100199#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100200#ifdef CONFIG_ARM_ERRATA_460075
Will Deacon64918482010-09-14 09:50:03 +0100201 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100202 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
203 tsteq r10, #1 << 22
204 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
205 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100206#endif
Will Deacon9f050272010-09-14 09:51:43 +0100207 b 3f
Russell King1946d6e2009-06-01 12:50:33 +0100208
Will Deacon9f050272010-09-14 09:51:43 +0100209 /* Cortex-A9 Errata */
2102: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
211 teq r0, r10
212 bne 3f
213#ifdef CONFIG_ARM_ERRATA_742230
214 cmp r6, #0x22 @ only present up to r2p2
215 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
216 orrle r10, r10, #1 << 4 @ set bit #4
217 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
218#endif
Will Deacona672e992010-09-14 09:53:02 +0100219#ifdef CONFIG_ARM_ERRATA_742231
220 teq r6, #0x20 @ present in r2p0
221 teqne r6, #0x21 @ present in r2p1
222 teqne r6, #0x22 @ present in r2p2
223 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
224 orreq r10, r10, #1 << 12 @ set bit #12
225 orreq r10, r10, #1 << 22 @ set bit #22
226 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
227#endif
Will Deacon475d92f2010-09-28 14:02:02 +0100228#ifdef CONFIG_ARM_ERRATA_743622
229 teq r6, #0x20 @ present in r2p0
230 teqne r6, #0x21 @ present in r2p1
231 teqne r6, #0x22 @ present in r2p2
232 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
233 orreq r10, r10, #1 << 6 @ set bit #6
234 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
235#endif
Will Deacon9a27c272011-02-18 16:36:35 +0100236#ifdef CONFIG_ARM_ERRATA_751472
237 cmp r6, #0x30 @ present prior to r3p0
238 mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
239 orrlt r10, r10, #1 << 11 @ set bit #11
240 mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
241#endif
Will Deacon9f050272010-09-14 09:51:43 +0100242
2433: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100244#ifdef HARVARD_CACHE
245 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
246#endif
247 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100248#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100249 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000250 v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup
Russell Kingf6b0fa02011-02-06 15:48:39 +0000251 ldr r5, =PRRR @ PRRR
252 ldr r6, =NMRR @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100253 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
254 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100255#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100256 adr r5, v7_crval
257 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100258#ifdef CONFIG_CPU_ENDIAN_BE8
259 orr r6, r6, #1 << 25 @ big-endian page tables
260#endif
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100261#ifdef CONFIG_SWP_EMULATE
262 orr r5, r5, #(1 << 10) @ set SW bit in "clear"
263 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
264#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100265 mrc p15, 0, r0, c1, c0, 0 @ read control register
266 bic r0, r0, r5 @ clear bits them
267 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100268 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100269 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100270ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100271
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000272 .align 2
Catalin Marinasbbe88882007-05-08 22:27:46 +0100273__v7_setup_stack:
274 .space 4 * 11 @ 11 registers
275
Russell King5085f3f2010-10-01 15:37:05 +0100276 __INITDATA
277
Dave Martin78a8f3c2011-06-23 17:26:19 +0100278 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
279 define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Catalin Marinasbbe88882007-05-08 22:27:46 +0100280
Russell King5085f3f2010-10-01 15:37:05 +0100281 .section ".rodata"
282
Dave Martin78a8f3c2011-06-23 17:26:19 +0100283 string cpu_arch_name, "armv7"
284 string cpu_elf_name, "v7"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100285 .align
286
287 .section ".proc.info.init", #alloc, #execinstr
288
Pawel Molldc939cd2011-05-20 14:39:28 +0100289 /*
290 * Standard v7 proc info content
291 */
292.macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0
293 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
294 PMD_FLAGS_SMP | \mm_mmuflags)
295 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
296 PMD_FLAGS_UP | \mm_mmuflags)
297 .long PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_AP_WRITE | \
298 PMD_SECT_AP_READ | \io_mmuflags
299 W(b) \initfunc
Daniel Walker14eff182010-09-17 16:42:10 +0100300 .long cpu_arch_name
301 .long cpu_elf_name
Pawel Molldc939cd2011-05-20 14:39:28 +0100302 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
303 HWCAP_EDSP | HWCAP_TLS | \hwcaps
Daniel Walker14eff182010-09-17 16:42:10 +0100304 .long cpu_v7_name
305 .long v7_processor_functions
306 .long v7wbi_tlb_fns
307 .long v6_user_fns
308 .long v7_cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100309.endm
310
311 /*
Pawel Moll15eb1692011-05-20 14:39:29 +0100312 * ARM Ltd. Cortex A5 processor.
313 */
314 .type __v7_ca5mp_proc_info, #object
315__v7_ca5mp_proc_info:
316 .long 0x410fc050
317 .long 0xff0ffff0
318 __v7_proc __v7_ca5mp_setup
319 .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
320
321 /*
Pawel Molldc939cd2011-05-20 14:39:28 +0100322 * ARM Ltd. Cortex A9 processor.
323 */
324 .type __v7_ca9mp_proc_info, #object
325__v7_ca9mp_proc_info:
326 .long 0x410fc090
327 .long 0xff0ffff0
328 __v7_proc __v7_ca9mp_setup
Daniel Walker14eff182010-09-17 16:42:10 +0100329 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
330
Catalin Marinasbbe88882007-05-08 22:27:46 +0100331 /*
Will Deacon7665d9d2011-01-12 17:10:45 +0000332 * ARM Ltd. Cortex A15 processor.
333 */
334 .type __v7_ca15mp_proc_info, #object
335__v7_ca15mp_proc_info:
336 .long 0x410fc0f0
337 .long 0xff0ffff0
338 __v7_proc __v7_ca15mp_setup, hwcaps = HWCAP_IDIV
339 .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
340
341 /*
Catalin Marinasbbe88882007-05-08 22:27:46 +0100342 * Match any ARMv7 processor core.
343 */
344 .type __v7_proc_info, #object
345__v7_proc_info:
346 .long 0x000f0000 @ Required ID value
347 .long 0x000f0000 @ Mask for ID
Pawel Molldc939cd2011-05-20 14:39:28 +0100348 __v7_proc __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100349 .size __v7_proc_info, . - __v7_proc_info