blob: a5a37f47b32086301c3c3aeef8c944a7616b3e8d [file] [log] [blame]
Andrew Lunn406a4362019-04-27 19:32:56 +02001// SPDX-License-Identifier: GPL-2.0+
Lennert Buytenhek2e16a772008-10-07 13:46:22 +00002/*
3 * net/dsa/mv88e6060.c - Driver for Marvell 88e6060 switch chips
Lennert Buytenheke84665c2009-03-20 09:52:09 +00004 * Copyright (c) 2008-2009 Marvell Semiconductor
Lennert Buytenhek2e16a772008-10-07 13:46:22 +00005 */
6
Barry Grussling19b2f972013-01-08 16:05:54 +00007#include <linux/delay.h>
Vivien Didelot56c3ff92017-10-13 14:18:07 -04008#include <linux/etherdevice.h>
Barry Grussling19b2f972013-01-08 16:05:54 +00009#include <linux/jiffies.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000010#include <linux/list.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000011#include <linux/module.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000012#include <linux/netdevice.h>
13#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000014#include <net/dsa.h>
Neil Armstrong6a4b2982015-11-10 16:51:36 +010015#include "mv88e6060.h"
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000016
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +020017static int reg_read(struct mv88e6060_priv *priv, int addr, int reg)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000018{
Andrew Lunna77d43f2016-04-13 02:40:42 +020019 return mdiobus_read_nested(priv->bus, priv->sw_addr + addr, reg);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000020}
21
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +020022static int reg_write(struct mv88e6060_priv *priv, int addr, int reg, u16 val)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000023{
Andrew Lunna77d43f2016-04-13 02:40:42 +020024 return mdiobus_write_nested(priv->bus, priv->sw_addr + addr, reg, val);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000025}
26
Vivien Didelot0209d142016-04-17 13:23:55 -040027static const char *mv88e6060_get_name(struct mii_bus *bus, int sw_addr)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000028{
29 int ret;
30
Neil Armstrong6a4b2982015-11-10 16:51:36 +010031 ret = mdiobus_read(bus, sw_addr + REG_PORT(0), PORT_SWITCH_ID);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000032 if (ret >= 0) {
Neil Armstrong6a4b2982015-11-10 16:51:36 +010033 if (ret == PORT_SWITCH_ID_6060)
Guenter Roeck3de6aa4c2014-10-29 10:44:54 -070034 return "Marvell 88E6060 (A0)";
Neil Armstrong6a4b2982015-11-10 16:51:36 +010035 if (ret == PORT_SWITCH_ID_6060_R1 ||
36 ret == PORT_SWITCH_ID_6060_R2)
Guenter Roeck3de6aa4c2014-10-29 10:44:54 -070037 return "Marvell 88E6060 (B0)";
Neil Armstrong6a4b2982015-11-10 16:51:36 +010038 if ((ret & PORT_SWITCH_ID_6060_MASK) == PORT_SWITCH_ID_6060)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000039 return "Marvell 88E6060";
40 }
41
42 return NULL;
43}
44
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -080045static enum dsa_tag_protocol mv88e6060_get_tag_protocol(struct dsa_switch *ds,
46 int port)
Andrew Lunn7b314362016-08-22 16:01:01 +020047{
48 return DSA_TAG_PROTO_TRAILER;
49}
50
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +020051static int mv88e6060_switch_reset(struct mv88e6060_priv *priv)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000052{
53 int i;
54 int ret;
Barry Grussling19b2f972013-01-08 16:05:54 +000055 unsigned long timeout;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000056
Barry Grussling3675c8d2013-01-08 16:05:53 +000057 /* Set all ports to the disabled state. */
Neil Armstrong6a4b2982015-11-10 16:51:36 +010058 for (i = 0; i < MV88E6060_PORTS; i++) {
Andrew Lunn1ba22bf2019-04-27 19:32:59 +020059 ret = reg_read(priv, REG_PORT(i), PORT_CONTROL);
60 if (ret < 0)
61 return ret;
Andrew Lunnc4362c32019-04-27 19:32:58 +020062 ret = reg_write(priv, REG_PORT(i), PORT_CONTROL,
63 ret & ~PORT_CONTROL_STATE_MASK);
64 if (ret)
65 return ret;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000066 }
67
Barry Grussling3675c8d2013-01-08 16:05:53 +000068 /* Wait for transmit queues to drain. */
Barry Grussling19b2f972013-01-08 16:05:54 +000069 usleep_range(2000, 4000);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000070
Barry Grussling3675c8d2013-01-08 16:05:53 +000071 /* Reset the switch. */
Andrew Lunnc4362c32019-04-27 19:32:58 +020072 ret = reg_write(priv, REG_GLOBAL, GLOBAL_ATU_CONTROL,
73 GLOBAL_ATU_CONTROL_SWRESET |
74 GLOBAL_ATU_CONTROL_LEARNDIS);
75 if (ret)
76 return ret;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000077
Barry Grussling3675c8d2013-01-08 16:05:53 +000078 /* Wait up to one second for reset to complete. */
Barry Grussling19b2f972013-01-08 16:05:54 +000079 timeout = jiffies + 1 * HZ;
80 while (time_before(jiffies, timeout)) {
Andrew Lunn1ba22bf2019-04-27 19:32:59 +020081 ret = reg_read(priv, REG_GLOBAL, GLOBAL_STATUS);
82 if (ret < 0)
83 return ret;
84
Neil Armstrong6a4b2982015-11-10 16:51:36 +010085 if (ret & GLOBAL_STATUS_INIT_READY)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000086 break;
87
Barry Grussling19b2f972013-01-08 16:05:54 +000088 usleep_range(1000, 2000);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000089 }
Barry Grussling19b2f972013-01-08 16:05:54 +000090 if (time_after(jiffies, timeout))
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000091 return -ETIMEDOUT;
92
93 return 0;
94}
95
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +020096static int mv88e6060_setup_global(struct mv88e6060_priv *priv)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000097{
Andrew Lunnc4362c32019-04-27 19:32:58 +020098 int ret;
99
Barry Grussling3675c8d2013-01-08 16:05:53 +0000100 /* Disable discarding of frames with excessive collisions,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000101 * set the maximum frame size to 1536 bytes, and mask all
102 * interrupt sources.
103 */
Andrew Lunnc4362c32019-04-27 19:32:58 +0200104 ret = reg_write(priv, REG_GLOBAL, GLOBAL_CONTROL,
105 GLOBAL_CONTROL_MAX_FRAME_1536);
106 if (ret)
107 return ret;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000108
Anderson Luiz Alvesa7451562018-11-30 21:58:36 -0200109 /* Disable automatic address learning.
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000110 */
Andrew Lunnc4362c32019-04-27 19:32:58 +0200111 return reg_write(priv, REG_GLOBAL, GLOBAL_ATU_CONTROL,
112 GLOBAL_ATU_CONTROL_LEARNDIS);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000113}
114
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200115static int mv88e6060_setup_port(struct mv88e6060_priv *priv, int p)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000116{
117 int addr = REG_PORT(p);
Andrew Lunnc4362c32019-04-27 19:32:58 +0200118 int ret;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000119
Barry Grussling3675c8d2013-01-08 16:05:53 +0000120 /* Do not force flow control, disable Ingress and Egress
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000121 * Header tagging, disable VLAN tunneling, and set the port
122 * state to Forwarding. Additionally, if this is the CPU
123 * port, enable Ingress and Egress Trailer tagging mode.
124 */
Andrew Lunnc4362c32019-04-27 19:32:58 +0200125 ret = reg_write(priv, addr, PORT_CONTROL,
126 dsa_is_cpu_port(priv->ds, p) ?
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100127 PORT_CONTROL_TRAILER |
128 PORT_CONTROL_INGRESS_MODE |
129 PORT_CONTROL_STATE_FORWARDING :
130 PORT_CONTROL_STATE_FORWARDING);
Andrew Lunnc4362c32019-04-27 19:32:58 +0200131 if (ret)
132 return ret;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000133
Barry Grussling3675c8d2013-01-08 16:05:53 +0000134 /* Port based VLAN map: give each port its own address
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000135 * database, allow the CPU port to talk to each of the 'real'
136 * ports, and allow each of the 'real' ports to only talk to
137 * the CPU port.
138 */
Andrew Lunnc4362c32019-04-27 19:32:58 +0200139 ret = reg_write(priv, addr, PORT_VLAN_MAP,
140 ((p & 0xf) << PORT_VLAN_MAP_DBNUM_SHIFT) |
141 (dsa_is_cpu_port(priv->ds, p) ?
142 dsa_user_ports(priv->ds) :
143 BIT(dsa_to_port(priv->ds, p)->cpu_dp->index)));
144 if (ret)
145 return ret;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000146
Barry Grussling3675c8d2013-01-08 16:05:53 +0000147 /* Port Association Vector: when learning source addresses
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000148 * of packets, add the address to the address database using
149 * a port bitmap that has only the bit for this port set and
150 * the other bits clear.
151 */
Andrew Lunnc4362c32019-04-27 19:32:58 +0200152 return reg_write(priv, addr, PORT_ASSOC_VECTOR, BIT(p));
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000153}
154
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200155static int mv88e6060_setup_addr(struct mv88e6060_priv *priv)
Vivien Didelot56c3ff92017-10-13 14:18:07 -0400156{
157 u8 addr[ETH_ALEN];
Andrew Lunnc4362c32019-04-27 19:32:58 +0200158 int ret;
Vivien Didelot56c3ff92017-10-13 14:18:07 -0400159 u16 val;
160
161 eth_random_addr(addr);
162
163 val = addr[0] << 8 | addr[1];
164
165 /* The multicast bit is always transmitted as a zero, so the switch uses
166 * bit 8 for "DiffAddr", where 0 means all ports transmit the same SA.
167 */
168 val &= 0xfeff;
169
Andrew Lunnc4362c32019-04-27 19:32:58 +0200170 ret = reg_write(priv, REG_GLOBAL, GLOBAL_MAC_01, val);
171 if (ret)
172 return ret;
Vivien Didelot56c3ff92017-10-13 14:18:07 -0400173
Andrew Lunnc4362c32019-04-27 19:32:58 +0200174 ret = reg_write(priv, REG_GLOBAL, GLOBAL_MAC_23,
175 (addr[2] << 8) | addr[3]);
176 if (ret)
177 return ret;
178
179 return reg_write(priv, REG_GLOBAL, GLOBAL_MAC_45,
180 (addr[4] << 8) | addr[5]);
Vivien Didelot56c3ff92017-10-13 14:18:07 -0400181}
182
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000183static int mv88e6060_setup(struct dsa_switch *ds)
184{
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200185 struct mv88e6060_priv *priv = ds->priv;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000186 int ret;
Andrew Lunna77d43f2016-04-13 02:40:42 +0200187 int i;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000188
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200189 priv->ds = ds;
190
191 ret = mv88e6060_switch_reset(priv);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000192 if (ret < 0)
193 return ret;
194
195 /* @@@ initialise atu */
196
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200197 ret = mv88e6060_setup_global(priv);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000198 if (ret < 0)
199 return ret;
200
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200201 ret = mv88e6060_setup_addr(priv);
Vivien Didelot56c3ff92017-10-13 14:18:07 -0400202 if (ret < 0)
203 return ret;
204
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100205 for (i = 0; i < MV88E6060_PORTS; i++) {
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200206 ret = mv88e6060_setup_port(priv, i);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000207 if (ret < 0)
208 return ret;
209 }
210
211 return 0;
212}
213
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000214static int mv88e6060_port_to_phy_addr(int port)
215{
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100216 if (port >= 0 && port < MV88E6060_PORTS)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000217 return port;
218 return -1;
219}
220
221static int mv88e6060_phy_read(struct dsa_switch *ds, int port, int regnum)
222{
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200223 struct mv88e6060_priv *priv = ds->priv;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000224 int addr;
225
226 addr = mv88e6060_port_to_phy_addr(port);
227 if (addr == -1)
228 return 0xffff;
229
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200230 return reg_read(priv, addr, regnum);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000231}
232
233static int
234mv88e6060_phy_write(struct dsa_switch *ds, int port, int regnum, u16 val)
235{
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200236 struct mv88e6060_priv *priv = ds->priv;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000237 int addr;
238
239 addr = mv88e6060_port_to_phy_addr(port);
240 if (addr == -1)
241 return 0xffff;
242
Andrew Lunn3e8bc1b2019-04-27 19:32:57 +0200243 return reg_write(priv, addr, regnum, val);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000244}
245
Florian Fainellia82f67a2017-01-08 14:52:08 -0800246static const struct dsa_switch_ops mv88e6060_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +0200247 .get_tag_protocol = mv88e6060_get_tag_protocol,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000248 .setup = mv88e6060_setup,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000249 .phy_read = mv88e6060_phy_read,
250 .phy_write = mv88e6060_phy_write,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000251};
252
Andrew Lunn27761762019-04-28 02:56:21 +0200253static int mv88e6060_probe(struct mdio_device *mdiodev)
254{
255 struct device *dev = &mdiodev->dev;
256 struct mv88e6060_priv *priv;
257 struct dsa_switch *ds;
258 const char *name;
259
260 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
261 if (!priv)
262 return -ENOMEM;
263
264 priv->bus = mdiodev->bus;
265 priv->sw_addr = mdiodev->addr;
266
267 name = mv88e6060_get_name(priv->bus, priv->sw_addr);
268 if (!name)
269 return -ENODEV;
270
271 dev_info(dev, "switch %s detected\n", name);
272
Vivien Didelot7e99e3472019-10-21 16:51:30 -0400273 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
Andrew Lunn27761762019-04-28 02:56:21 +0200274 if (!ds)
275 return -ENOMEM;
276
Vivien Didelot7e99e3472019-10-21 16:51:30 -0400277 ds->dev = dev;
278 ds->num_ports = MV88E6060_PORTS;
Andrew Lunn27761762019-04-28 02:56:21 +0200279 ds->priv = priv;
280 ds->dev = dev;
281 ds->ops = &mv88e6060_switch_ops;
282
283 dev_set_drvdata(dev, ds);
284
285 return dsa_register_switch(ds);
286}
287
288static void mv88e6060_remove(struct mdio_device *mdiodev)
289{
290 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
291
292 dsa_unregister_switch(ds);
293}
294
295static const struct of_device_id mv88e6060_of_match[] = {
296 {
297 .compatible = "marvell,mv88e6060",
298 },
299 { /* sentinel */ },
300};
301
302static struct mdio_driver mv88e6060_driver = {
303 .probe = mv88e6060_probe,
304 .remove = mv88e6060_remove,
305 .mdiodrv.driver = {
306 .name = "mv88e6060",
307 .of_match_table = mv88e6060_of_match,
308 },
309};
310
Andrew Lunn2f8e7ec2019-04-28 02:56:22 +0200311mdio_module_driver(mv88e6060_driver);
Ben Hutchings3d825ed2011-11-25 14:37:16 +0000312
313MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
314MODULE_DESCRIPTION("Driver for Marvell 88E6060 ethernet switch chip");
315MODULE_LICENSE("GPL");
316MODULE_ALIAS("platform:mv88e6060");