blob: c507c69029e31f9fe8715c384dab8f98114db7bb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020047#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080048#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050049#include <linux/clocksource.h>
50#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010051#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050052
Takashi Iwai27fe48d92011-09-28 17:16:09 +020053#ifdef CONFIG_X86
54/* for snoop control */
55#include <asm/pgtable.h>
Laura Abbott7f80f512017-05-08 15:58:35 -070056#include <asm/set_memory.h>
Guneshwor Singh50279d92016-08-04 15:46:03 +053057#include <asm/cpufeature.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Mengdong Lin98d8fc62015-05-19 22:29:30 +080061#include <sound/hdaudio.h>
62#include <sound/hda_i915.h>
Takashi Iwai91219472012-04-26 12:13:25 +020063#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020064#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020065#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include "hda_codec.h"
Dylan Reid05e84872014-02-28 15:41:22 -080067#include "hda_controller.h"
Imre Deak347de1f2015-01-08 17:54:15 +020068#include "hda_intel.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Libin Yang785d8c42015-05-12 09:43:22 +080070#define CREATE_TRACE_POINTS
71#include "hda_intel_trace.h"
72
Takashi Iwaib6050ef2014-06-26 16:50:16 +020073/* position fix mode */
74enum {
75 POS_FIX_AUTO,
76 POS_FIX_LPIB,
77 POS_FIX_POSBUF,
78 POS_FIX_VIACOMBO,
79 POS_FIX_COMBO,
Takashi Iwaif87e7f22017-03-29 08:46:00 +020080 POS_FIX_SKL,
Takashi Iwaib6050ef2014-06-26 16:50:16 +020081};
82
Takashi Iwai9a34af42014-06-26 17:19:20 +020083/* Defines for ATI HD Audio support in SB450 south bridge */
84#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
85#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
86
87/* Defines for Nvidia HDA support */
88#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
89#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
90#define NVIDIA_HDA_ISTRM_COH 0x4d
91#define NVIDIA_HDA_OSTRM_COH 0x4c
92#define NVIDIA_HDA_ENABLE_COHBIT 0x01
93
94/* Defines for Intel SCH HDA snoop control */
Libin Yang66394842016-01-29 20:39:09 +080095#define INTEL_HDA_CGCTL 0x48
96#define INTEL_HDA_CGCTL_MISCBDCGE (0x1 << 6)
Takashi Iwai9a34af42014-06-26 17:19:20 +020097#define INTEL_SCH_HDA_DEVC 0x78
98#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
99
100/* Define IN stream 0 FIFO size offset in VIA controller */
101#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
102/* Define VIA HD Audio Device ID*/
103#define VIA_HDAC_DEVICE_ID 0x3288
104
Takashi Iwai33124922014-06-26 17:28:06 +0200105/* max number of SDs */
106/* ICH, ATI and VIA have 4 playback and 4 capture */
107#define ICH6_NUM_CAPTURE 4
108#define ICH6_NUM_PLAYBACK 4
109
110/* ULI has 6 playback and 5 capture */
111#define ULI_NUM_CAPTURE 5
112#define ULI_NUM_PLAYBACK 6
113
114/* ATI HDMI may have up to 8 playbacks and 0 capture */
115#define ATIHDMI_NUM_CAPTURE 0
116#define ATIHDMI_NUM_PLAYBACK 8
117
118/* TERA has 4 playback and 3 capture */
119#define TERA_NUM_CAPTURE 3
120#define TERA_NUM_PLAYBACK 4
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100123static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
124static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +1030125static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100126static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +0200127static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +0200128static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100129static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100130static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +0200131static int jackpoll_ms[SNDRV_CARDS];
Takashi Iwai41438f12017-01-12 17:13:21 +0100132static int single_cmd = -1;
Takashi Iwai716238552009-09-28 13:14:04 +0200133static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200134#ifdef CONFIG_SND_HDA_PATCH_LOADER
135static char *patch[SNDRV_CARDS];
136#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100137#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200138static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100139 CONFIG_SND_HDA_INPUT_BEEP_MODE};
140#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100142module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100144module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100146module_param_array(enable, bool, NULL, 0444);
147MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
148module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100150module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +0200151MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaif87e7f22017-03-29 08:46:00 +0200152 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+).");
Takashi Iwai555e2192008-06-10 17:53:34 +0200153module_param_array(bdl_pos_adj, int, NULL, 0644);
154MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +0100155module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100156MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100157module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100158MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200159module_param_array(jackpoll_ms, int, NULL, 0444);
160MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai41438f12017-01-12 17:13:21 +0100161module_param(single_cmd, bint, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200162MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
163 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100164module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100165MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200166#ifdef CONFIG_SND_HDA_PATCH_LOADER
167module_param_array(patch, charp, NULL, 0444);
168MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
169#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100170#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200171module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100172MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200173 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100174#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100175
Takashi Iwai83012a72012-08-24 18:38:08 +0200176#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200177static int param_set_xint(const char *val, const struct kernel_param *kp);
Luis R. Rodriguez9c278472015-05-27 11:09:38 +0930178static const struct kernel_param_ops param_ops_xint = {
Takashi Iwai65fcd412012-08-14 17:13:32 +0200179 .set = param_set_xint,
180 .get = param_get_int,
181};
182#define param_check_xint param_check_int
183
Takashi Iwai40088dc42018-03-12 13:55:48 +0100184static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200185module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100186MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
187 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Takashi Iwai40088dc42018-03-12 13:55:48 +0100189static bool pm_blacklist = true;
190module_param(pm_blacklist, bool, 0644);
191MODULE_PARM_DESC(pm_blacklist, "Enable power-management blacklist");
192
Takashi Iwaidee1b662007-08-13 16:10:30 +0200193/* reset the HD-audio controller in power save mode.
194 * this may give more power-saving, but will take longer time to
195 * wake up.
196 */
Takashi Iwai8fc24422013-04-04 15:35:24 +0200197static bool power_save_controller = 1;
198module_param(power_save_controller, bool, 0644);
Takashi Iwaidee1b662007-08-13 16:10:30 +0200199MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Dylan Reide62a42a2014-02-28 15:41:19 -0800200#else
Takashi Iwaibb573922015-02-20 09:26:04 +0100201#define power_save 0
Takashi Iwai83012a72012-08-24 18:38:08 +0200202#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200203
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100204static int align_buffer_size = -1;
205module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500206MODULE_PARM_DESC(align_buffer_size,
207 "Force buffer and period sizes to be multiple of 128 bytes.");
208
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200209#ifdef CONFIG_X86
Takashi Iwai7c732012014-11-25 12:54:16 +0100210static int hda_snoop = -1;
211module_param_named(snoop, hda_snoop, bint, 0444);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200212MODULE_PARM_DESC(snoop, "Enable/disable snooping");
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200213#else
214#define hda_snoop true
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200215#endif
216
217
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218MODULE_LICENSE("GPL");
219MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
220 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700221 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200222 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100223 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100224 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100225 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700226 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800227 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700228 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800229 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700230 "{Intel, LPT_LP},"
James Ralston4eeca492013-11-04 09:27:45 -0800231 "{Intel, WPT_LP},"
James Ralstonc8b00fd2014-10-13 15:22:03 -0700232 "{Intel, SPT},"
Devin Rylesb4565912014-11-07 18:02:47 -0500233 "{Intel, SPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800234 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700235 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100236 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200237 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200238 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200239 "{ATI, RS600},"
Felix Kuehling5b15c95f2006-10-16 12:49:47 +0200240 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200241 "{ATI, RS780},"
242 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100243 "{ATI, RV630},"
244 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100245 "{ATI, RV670},"
246 "{ATI, RV635},"
247 "{ATI, RV620},"
248 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200249 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200250 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200251 "{SiS, SIS966},"
252 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253MODULE_DESCRIPTION("Intel HDA driver");
254
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200255#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
Takashi Iwaif8f1bec2014-02-06 18:14:03 +0100256#if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200257#define SUPPORT_VGA_SWITCHEROO
258#endif
259#endif
260
261
Takashi Iwaicb53c622007-08-10 17:21:45 +0200262/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200265/* driver types */
266enum {
267 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800268 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100269 AZX_DRIVER_SCH,
Takashi Iwaia4b47932017-06-14 07:26:00 +0200270 AZX_DRIVER_SKL,
Takashi Iwaifab12852013-11-05 17:54:05 +0100271 AZX_DRIVER_HDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200272 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200273 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800274 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200275 AZX_DRIVER_VIA,
276 AZX_DRIVER_SIS,
277 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200278 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200279 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200280 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200281 AZX_DRIVER_CTHDA,
Takashi Iwaic563f472014-08-06 14:27:42 +0200282 AZX_DRIVER_CMEDIA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100283 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200284 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200285};
286
Takashi Iwai37e661e2014-11-25 11:28:07 +0100287#define azx_get_snoop_type(chip) \
288 (((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
289#define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)
290
Takashi Iwaib42b4af2014-12-03 09:47:20 +0100291/* quirks for old Intel chipsets */
292#define AZX_DCAPS_INTEL_ICH \
Takashi Iwai103884a2014-12-03 09:56:20 +0100293 (AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
Takashi Iwaib42b4af2014-12-03 09:47:20 +0100294
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100295/* quirks for Intel PCH */
Takashi Iwai66032492015-12-01 16:49:35 +0100296#define AZX_DCAPS_INTEL_PCH_BASE \
Takashi Iwai103884a2014-12-03 09:56:20 +0100297 (AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
Takashi Iwaibcb337d2015-12-17 08:31:45 +0100298 AZX_DCAPS_SNOOP_TYPE(SCH))
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100299
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200300/* PCH up to IVB; no runtime PM; bind with i915 gfx */
Takashi Iwai66032492015-12-01 16:49:35 +0100301#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200302 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
Takashi Iwai9477c582011-05-25 09:11:37 +0200303
Takashi Iwai55913112015-12-10 13:03:29 +0100304/* PCH for HSW/BDW; with runtime PM */
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200305/* no i915 binding for this as HSW/BDW has another controller for HDMI */
Takashi Iwai66032492015-12-01 16:49:35 +0100306#define AZX_DCAPS_INTEL_PCH \
307 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
308
309/* HSW HDMI */
Takashi Iwai33499a12013-11-05 17:34:46 +0100310#define AZX_DCAPS_INTEL_HASWELL \
Takashi Iwai103884a2014-12-03 09:56:20 +0100311 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200312 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
313 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
Takashi Iwai33499a12013-11-05 17:34:46 +0100314
Libin Yang54a04052014-06-09 15:28:59 +0800315/* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
316#define AZX_DCAPS_INTEL_BROADWELL \
Takashi Iwai103884a2014-12-03 09:56:20 +0100317 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200318 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
319 AZX_DCAPS_I915_POWERWELL | AZX_DCAPS_SNOOP_TYPE(SCH))
Libin Yang54a04052014-06-09 15:28:59 +0800320
Mengdong Lin40cc2392015-04-21 13:12:23 +0800321#define AZX_DCAPS_INTEL_BAYTRAIL \
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200322 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT |\
323 AZX_DCAPS_I915_POWERWELL)
Mengdong Lin40cc2392015-04-21 13:12:23 +0800324
Libin Yang2d846c72015-04-07 20:32:20 +0800325#define AZX_DCAPS_INTEL_BRASWELL \
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200326 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
327 AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL)
Libin Yang2d846c72015-04-07 20:32:20 +0800328
Libin Yangd6795822014-12-19 08:44:31 +0800329#define AZX_DCAPS_INTEL_SKYLAKE \
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200330 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
331 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
Libin Yang2d846c72015-04-07 20:32:20 +0800332 AZX_DCAPS_I915_POWERWELL)
Libin Yangd6795822014-12-19 08:44:31 +0800333
Lu, Hanc87693d2015-11-19 23:25:12 +0800334#define AZX_DCAPS_INTEL_BROXTON \
Takashi Iwaidba9b7b2017-06-29 16:18:12 +0200335 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
336 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT |\
Lu, Hanc87693d2015-11-19 23:25:12 +0800337 AZX_DCAPS_I915_POWERWELL)
338
Takashi Iwai9477c582011-05-25 09:11:37 +0200339/* quirks for ATI SB / AMD Hudson */
340#define AZX_DCAPS_PRESET_ATI_SB \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100341 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\
342 AZX_DCAPS_SNOOP_TYPE(ATI))
Takashi Iwai9477c582011-05-25 09:11:37 +0200343
344/* quirks for ATI/AMD HDMI */
345#define AZX_DCAPS_PRESET_ATI_HDMI \
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +1100346 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\
347 AZX_DCAPS_NO_MSI64)
Takashi Iwai9477c582011-05-25 09:11:37 +0200348
Takashi Iwai37e661e2014-11-25 11:28:07 +0100349/* quirks for ATI HDMI with snoop off */
350#define AZX_DCAPS_PRESET_ATI_HDMI_NS \
351 (AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)
352
Takashi Iwai9477c582011-05-25 09:11:37 +0200353/* quirks for Nvidia */
354#define AZX_DCAPS_PRESET_NVIDIA \
Ard Biesheuvel3ab75112016-10-17 17:23:59 +0100355 (AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100356 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
Takashi Iwai9477c582011-05-25 09:11:37 +0200357
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200358#define AZX_DCAPS_PRESET_CTHDA \
Takashi Iwai37e661e2014-11-25 11:28:07 +0100359 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
Takashi Iwaicadd16e2015-10-27 14:21:51 +0100360 AZX_DCAPS_NO_64BIT |\
Takashi Iwai37e661e2014-11-25 11:28:07 +0100361 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200362
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200363/*
Lukas Wunner2b760d82015-09-04 20:49:36 +0200364 * vga_switcheroo support
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200365 */
366#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200367#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
368#else
369#define use_vga_switcheroo(chip) 0
370#endif
371
Libin Yang03b135c2015-06-03 09:30:15 +0800372#define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
373 ((pci)->device == 0x0c0c) || \
374 ((pci)->device == 0x0d0c) || \
375 ((pci)->device == 0x160c))
376
Takashi Iwai7e31a012016-02-22 15:18:13 +0100377#define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
Takashi Iwaia8d7bde2018-03-21 10:06:13 +0100378#define IS_CFL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa348)
Lu, Han7c23b7c2015-12-07 15:59:13 +0800379
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100380static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200381 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800382 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100383 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwaia4b47932017-06-14 07:26:00 +0200384 [AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
Takashi Iwaifab12852013-11-05 17:54:05 +0100385 [AZX_DRIVER_HDMI] = "HDA Intel HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200386 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200387 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800388 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200389 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
390 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200391 [AZX_DRIVER_ULI] = "HDA ULI M5461",
392 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200393 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200394 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200395 [AZX_DRIVER_CTHDA] = "HDA Creative",
Takashi Iwaic563f472014-08-06 14:27:42 +0200396 [AZX_DRIVER_CMEDIA] = "HDA C-Media",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100397 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200398};
399
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200400#ifdef CONFIG_X86
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100401static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200402{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100403 int pages;
404
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200405 if (azx_snoop(chip))
406 return;
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100407 if (!dmab || !dmab->area || !dmab->bytes)
408 return;
409
410#ifdef CONFIG_SND_DMA_SGBUF
411 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
412 struct snd_sg_buf *sgbuf = dmab->private_data;
Takashi Iwai3b70bdb2014-10-29 16:13:05 +0100413 if (chip->driver_type == AZX_DRIVER_CMEDIA)
414 return; /* deal with only CORB/RIRB buffers */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200415 if (on)
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100416 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200417 else
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100418 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
419 return;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200420 }
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100421#endif
422
423 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
424 if (on)
425 set_memory_wc((unsigned long)dmab->area, pages);
426 else
427 set_memory_wb((unsigned long)dmab->area, pages);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200428}
429
430static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
431 bool on)
432{
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100433 __mark_pages_wc(chip, buf, on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200434}
435static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100436 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200437{
438 if (azx_dev->wc_marked != on) {
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100439 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200440 azx_dev->wc_marked = on;
441 }
442}
443#else
444/* NOP for other archs */
445static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
446 bool on)
447{
448}
449static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai9ddf1ae2013-01-29 18:07:22 +0100450 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200451{
452}
453#endif
454
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200455static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100456
Takashi Iwaicb53c622007-08-10 17:21:45 +0200457/*
458 * initialize the PCI registers
459 */
460/* update bits in a PCI register byte */
461static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
462 unsigned char mask, unsigned char val)
463{
464 unsigned char data;
465
466 pci_read_config_byte(pci, reg, &data);
467 data &= ~mask;
468 data |= (val & mask);
469 pci_write_config_byte(pci, reg, data);
470}
471
472static void azx_init_pci(struct azx *chip)
473{
Takashi Iwai37e661e2014-11-25 11:28:07 +0100474 int snoop_type = azx_get_snoop_type(chip);
475
Takashi Iwaicb53c622007-08-10 17:21:45 +0200476 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
477 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
478 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +0100479 * codecs.
480 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +0200481 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -0700482 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100483 dev_dbg(chip->card->dev, "Clearing TCSEL\n");
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +0200484 update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +0200485 }
Takashi Iwaicb53c622007-08-10 17:21:45 +0200486
Takashi Iwai9477c582011-05-25 09:11:37 +0200487 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
488 * we need to enable snoop.
489 */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100490 if (snoop_type == AZX_SNOOP_TYPE_ATI) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100491 dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
492 azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +0200493 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200494 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
495 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +0200496 }
497
498 /* For NVIDIA HDA, enable snoop */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100499 if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100500 dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
501 azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +0200502 update_pci_byte(chip->pci,
503 NVIDIA_HDA_TRANSREG_ADDR,
504 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700505 update_pci_byte(chip->pci,
506 NVIDIA_HDA_ISTRM_COH,
507 0x01, NVIDIA_HDA_ENABLE_COHBIT);
508 update_pci_byte(chip->pci,
509 NVIDIA_HDA_OSTRM_COH,
510 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +0200511 }
512
513 /* Enable SCH/PCH snoop if needed */
Takashi Iwai37e661e2014-11-25 11:28:07 +0100514 if (snoop_type == AZX_SNOOP_TYPE_SCH) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200515 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100516 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200517 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
518 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
519 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
520 if (!azx_snoop(chip))
521 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
522 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100523 pci_read_config_word(chip->pci,
524 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100525 }
Takashi Iwai4e76a882014-02-25 12:21:03 +0100526 dev_dbg(chip->card->dev, "SCH snoop: %s\n",
527 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
528 "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +0200529 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530}
531
Lu, Han7c23b7c2015-12-07 15:59:13 +0800532/*
533 * In BXT-P A0, HD-Audio DMA requests is later than expected,
534 * and makes an audio stream sensitive to system latencies when
535 * 24/32 bits are playing.
536 * Adjusting threshold of DMA fifo to force the DMA request
537 * sooner to improve latency tolerance at the expense of power.
538 */
539static void bxt_reduce_dma_latency(struct azx *chip)
540{
541 u32 val;
542
Takashi Iwai70eafad2017-03-29 08:39:19 +0200543 val = azx_readl(chip, VS_EM4L);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800544 val &= (0x3 << 20);
Takashi Iwai70eafad2017-03-29 08:39:19 +0200545 azx_writel(chip, VS_EM4L, val);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800546}
547
Libin Yang1f9d3d92017-04-06 19:18:21 +0800548/*
549 * ML_LCAP bits:
550 * bit 0: 6 MHz Supported
551 * bit 1: 12 MHz Supported
552 * bit 2: 24 MHz Supported
553 * bit 3: 48 MHz Supported
554 * bit 4: 96 MHz Supported
555 * bit 5: 192 MHz Supported
556 */
557static int intel_get_lctl_scf(struct azx *chip)
558{
559 struct hdac_bus *bus = azx_bus(chip);
560 static int preferred_bits[] = { 2, 3, 1, 4, 5 };
561 u32 val, t;
562 int i;
563
564 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);
565
566 for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
567 t = preferred_bits[i];
568 if (val & (1 << t))
569 return t;
570 }
571
572 dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
573 return 0;
574}
575
576static int intel_ml_lctl_set_power(struct azx *chip, int state)
577{
578 struct hdac_bus *bus = azx_bus(chip);
579 u32 val;
580 int timeout;
581
582 /*
583 * the codecs are sharing the first link setting by default
584 * If other links are enabled for stream, they need similar fix
585 */
586 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
587 val &= ~AZX_MLCTL_SPA;
588 val |= state << AZX_MLCTL_SPA_SHIFT;
589 writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
590 /* wait for CPA */
591 timeout = 50;
592 while (timeout) {
593 if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
594 AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
595 return 0;
596 timeout--;
597 udelay(10);
598 }
599
600 return -1;
601}
602
603static void intel_init_lctl(struct azx *chip)
604{
605 struct hdac_bus *bus = azx_bus(chip);
606 u32 val;
607 int ret;
608
609 /* 0. check lctl register value is correct or not */
610 val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
611 /* if SCF is already set, let's use it */
612 if ((val & ML_LCTL_SCF_MASK) != 0)
613 return;
614
615 /*
616 * Before operating on SPA, CPA must match SPA.
617 * Any deviation may result in undefined behavior.
618 */
619 if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
620 ((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
621 return;
622
623 /* 1. turn link down: set SPA to 0 and wait CPA to 0 */
624 ret = intel_ml_lctl_set_power(chip, 0);
625 udelay(100);
626 if (ret)
627 goto set_spa;
628
629 /* 2. update SCF to select a properly audio clock*/
630 val &= ~ML_LCTL_SCF_MASK;
631 val |= intel_get_lctl_scf(chip);
632 writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
633
634set_spa:
635 /* 4. turn link up: set SPA to 1 and wait CPA to 1 */
636 intel_ml_lctl_set_power(chip, 1);
637 udelay(100);
638}
639
Lu, Han0a673522015-05-05 09:05:48 +0800640static void hda_intel_init_chip(struct azx *chip, bool full_reset)
641{
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800642 struct hdac_bus *bus = azx_bus(chip);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800643 struct pci_dev *pci = chip->pci;
Libin Yang66394842016-01-29 20:39:09 +0800644 u32 val;
Lu, Han0a673522015-05-05 09:05:48 +0800645
646 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800647 snd_hdac_set_codec_wakeup(bus, true);
Takashi Iwaia4b47932017-06-14 07:26:00 +0200648 if (chip->driver_type == AZX_DRIVER_SKL) {
Libin Yang66394842016-01-29 20:39:09 +0800649 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
650 val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
651 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
652 }
Lu, Han0a673522015-05-05 09:05:48 +0800653 azx_init_chip(chip, full_reset);
Takashi Iwaia4b47932017-06-14 07:26:00 +0200654 if (chip->driver_type == AZX_DRIVER_SKL) {
Libin Yang66394842016-01-29 20:39:09 +0800655 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
656 val = val | INTEL_HDA_CGCTL_MISCBDCGE;
657 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
658 }
Lu, Han0a673522015-05-05 09:05:48 +0800659 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800660 snd_hdac_set_codec_wakeup(bus, false);
Lu, Han7c23b7c2015-12-07 15:59:13 +0800661
662 /* reduce dma latency to avoid noise */
Takashi Iwai7e31a012016-02-22 15:18:13 +0100663 if (IS_BXT(pci))
Lu, Han7c23b7c2015-12-07 15:59:13 +0800664 bxt_reduce_dma_latency(chip);
Libin Yang1f9d3d92017-04-06 19:18:21 +0800665
666 if (bus->mlcap != NULL)
667 intel_init_lctl(chip);
Lu, Han0a673522015-05-05 09:05:48 +0800668}
669
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200670/* calculate runtime delay from LPIB */
671static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
672 unsigned int pos)
673{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200674 struct snd_pcm_substream *substream = azx_dev->core.substream;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200675 int stream = substream->stream;
676 unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
677 int delay;
678
679 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
680 delay = pos - lpib_pos;
681 else
682 delay = lpib_pos - pos;
683 if (delay < 0) {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200684 if (delay >= azx_dev->core.delay_negative_threshold)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200685 delay = 0;
686 else
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200687 delay += azx_dev->core.bufsize;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200688 }
689
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200690 if (delay >= azx_dev->core.period_bytes) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200691 dev_info(chip->card->dev,
692 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200693 delay, azx_dev->core.period_bytes);
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200694 delay = 0;
695 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
696 chip->get_delay[stream] = NULL;
697 }
698
699 return bytes_to_frames(substream->runtime, delay);
700}
701
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200702static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
703
Dylan Reid7ca954a2014-02-28 15:41:28 -0800704/* called from IRQ */
705static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
706{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200707 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Dylan Reid7ca954a2014-02-28 15:41:28 -0800708 int ok;
709
710 ok = azx_position_ok(chip, azx_dev);
711 if (ok == 1) {
712 azx_dev->irq_pending = 0;
713 return ok;
Takashi Iwai2f35c632015-02-27 22:43:26 +0100714 } else if (ok == 0) {
Dylan Reid7ca954a2014-02-28 15:41:28 -0800715 /* bogus IRQ, process it later */
716 azx_dev->irq_pending = 1;
Takashi Iwai2f35c632015-02-27 22:43:26 +0100717 schedule_work(&hda->irq_pending_work);
Dylan Reid7ca954a2014-02-28 15:41:28 -0800718 }
719 return 0;
720}
721
Mengdong Lin17eccb22015-04-29 17:43:29 +0800722/* Enable/disable i915 display power for the link */
723static int azx_intel_link_power(struct azx *chip, bool enable)
724{
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800725 struct hdac_bus *bus = azx_bus(chip);
Mengdong Lin17eccb22015-04-29 17:43:29 +0800726
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800727 return snd_hdac_display_power(bus, enable);
Mengdong Lin17eccb22015-04-29 17:43:29 +0800728}
729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730/*
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200731 * Check whether the current DMA position is acceptable for updating
732 * periods. Returns non-zero if it's OK.
733 *
734 * Many HD-audio controllers appear pretty inaccurate about
735 * the update-IRQ timing. The IRQ is issued before actually the
736 * data is processed. So, we need to process it afterwords in a
737 * workqueue.
738 */
739static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
740{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200741 struct snd_pcm_substream *substream = azx_dev->core.substream;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200742 int stream = substream->stream;
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200743 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200744 unsigned int pos;
745
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200746 wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
747 if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200748 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200749
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200750 if (chip->get_position[stream])
751 pos = chip->get_position[stream](chip, azx_dev);
752 else { /* use the position buffer as default */
753 pos = azx_get_pos_posbuf(chip, azx_dev);
754 if (!pos || pos == (u32)-1) {
755 dev_info(chip->card->dev,
756 "Invalid position buffer, using LPIB read method instead.\n");
757 chip->get_position[stream] = azx_get_pos_lpib;
Takashi Iwaiccc98862015-04-14 22:06:53 +0200758 if (chip->get_position[0] == azx_get_pos_lpib &&
759 chip->get_position[1] == azx_get_pos_lpib)
760 azx_bus(chip)->use_posbuf = false;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200761 pos = azx_get_pos_lpib(chip, azx_dev);
762 chip->get_delay[stream] = NULL;
763 } else {
764 chip->get_position[stream] = azx_get_pos_posbuf;
765 if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
766 chip->get_delay[stream] = azx_get_delay_from_lpib;
767 }
768 }
769
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200770 if (pos >= azx_dev->core.bufsize)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200771 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200772
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200773 if (WARN_ONCE(!azx_dev->core.period_bytes,
Takashi Iwaid6d8bf52010-02-12 18:17:06 +0100774 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +0200775 return -1; /* this shouldn't happen! */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200776 if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
777 pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +0200778 /* NG - it's below the first next period boundary */
Takashi Iwai4f0189b2015-12-10 16:44:08 +0100779 return chip->bdl_pos_adj ? 0 : -1;
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200780 azx_dev->core.start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200781 return 1; /* OK, it's fine */
782}
783
784/*
785 * The work for pending PCM period updates.
786 */
787static void azx_irq_pending_work(struct work_struct *work)
788{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200789 struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
790 struct azx *chip = &hda->chip;
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200791 struct hdac_bus *bus = azx_bus(chip);
792 struct hdac_stream *s;
793 int pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200794
Takashi Iwai9a34af42014-06-26 17:19:20 +0200795 if (!hda->irq_pending_warned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100796 dev_info(chip->card->dev,
797 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
798 chip->card->number);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200799 hda->irq_pending_warned = 1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200800 }
801
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200802 for (;;) {
803 pending = 0;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200804 spin_lock_irq(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200805 list_for_each_entry(s, &bus->stream_list, list) {
806 struct azx_dev *azx_dev = stream_to_azx_dev(s);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200807 if (!azx_dev->irq_pending ||
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200808 !s->substream ||
809 !s->running)
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200810 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200811 ok = azx_position_ok(chip, azx_dev);
812 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200813 azx_dev->irq_pending = 0;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200814 spin_unlock(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200815 snd_pcm_period_elapsed(s->substream);
Takashi Iwaia41d1222015-04-14 22:13:18 +0200816 spin_lock(&bus->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200817 } else if (ok < 0) {
818 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200819 } else
820 pending++;
821 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200822 spin_unlock_irq(&bus->reg_lock);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200823 if (!pending)
824 return;
Takashi Iwai08af4952010-08-03 14:39:04 +0200825 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200826 }
827}
828
829/* clear irq_pending flags and assure no on-going workq */
830static void azx_clear_irq_pending(struct azx *chip)
831{
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200832 struct hdac_bus *bus = azx_bus(chip);
833 struct hdac_stream *s;
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200834
Takashi Iwaia41d1222015-04-14 22:13:18 +0200835 spin_lock_irq(&bus->reg_lock);
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200836 list_for_each_entry(s, &bus->stream_list, list) {
837 struct azx_dev *azx_dev = stream_to_azx_dev(s);
838 azx_dev->irq_pending = 0;
839 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200840 spin_unlock_irq(&bus->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841}
842
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200843static int azx_acquire_irq(struct azx *chip, int do_disconnect)
844{
Takashi Iwaia41d1222015-04-14 22:13:18 +0200845 struct hdac_bus *bus = azx_bus(chip);
846
Takashi Iwai437a5a42006-11-21 12:14:23 +0100847 if (request_irq(chip->pci->irq, azx_interrupt,
848 chip->msi ? 0 : IRQF_SHARED,
Heiner Kallweitde653602015-12-22 19:09:05 +0100849 chip->card->irq_descr, chip)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100850 dev_err(chip->card->dev,
851 "unable to grab IRQ %d, disabling device\n",
852 chip->pci->irq);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200853 if (do_disconnect)
854 snd_card_disconnect(chip->card);
855 return -1;
856 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200857 bus->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +0100858 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200859 return 0;
860}
861
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200862/* get the current DMA position with correction on VIA chips */
863static unsigned int azx_via_get_position(struct azx *chip,
864 struct azx_dev *azx_dev)
865{
866 unsigned int link_pos, mini_pos, bound_pos;
867 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
868 unsigned int fifo_size;
869
Takashi Iwai1604eee2015-04-16 12:14:17 +0200870 link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200871 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200872 /* Playback, no problem using link position */
873 return link_pos;
874 }
875
876 /* Capture */
877 /* For new chipset,
878 * use mod to get the DMA position just like old chipset
879 */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200880 mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
881 mod_dma_pos %= azx_dev->core.period_bytes;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200882
883 /* azx_dev->fifo_size can't get FIFO size of in stream.
884 * Get from base address + offset.
885 */
Takashi Iwaia41d1222015-04-14 22:13:18 +0200886 fifo_size = readw(azx_bus(chip)->remap_addr +
887 VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200888
889 if (azx_dev->insufficient) {
890 /* Link position never gather than FIFO size */
891 if (link_pos <= fifo_size)
892 return 0;
893
894 azx_dev->insufficient = 0;
895 }
896
897 if (link_pos <= fifo_size)
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200898 mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200899 else
900 mini_pos = link_pos - fifo_size;
901
902 /* Find nearest previous boudary */
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200903 mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
904 mod_link_pos = link_pos % azx_dev->core.period_bytes;
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200905 if (mod_link_pos >= fifo_size)
906 bound_pos = link_pos - mod_link_pos;
907 else if (mod_dma_pos >= mod_mini_pos)
908 bound_pos = mini_pos - mod_mini_pos;
909 else {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200910 bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
911 if (bound_pos >= azx_dev->core.bufsize)
Takashi Iwaib6050ef2014-06-26 16:50:16 +0200912 bound_pos = 0;
913 }
914
915 /* Calculate real DMA position we want */
916 return bound_pos + mod_dma_pos;
917}
918
Takashi Iwaif87e7f22017-03-29 08:46:00 +0200919static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
920 struct azx_dev *azx_dev)
921{
922 return _snd_hdac_chip_readl(azx_bus(chip),
923 AZX_REG_VS_SDXDPIB_XBASE +
924 (AZX_REG_VS_SDXDPIB_XINTERVAL *
925 azx_dev->core.index));
926}
927
928/* get the current DMA position with correction on SKL+ chips */
929static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
930{
931 /* DPIB register gives a more accurate position for playback */
932 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
933 return azx_skl_get_dpib_pos(chip, azx_dev);
934
935 /* For capture, we need to read posbuf, but it requires a delay
936 * for the possible boundary overlap; the read of DPIB fetches the
937 * actual posbuf
938 */
939 udelay(20);
940 azx_skl_get_dpib_pos(chip, azx_dev);
941 return azx_get_pos_posbuf(chip, azx_dev);
942}
943
Takashi Iwai83012a72012-08-24 18:38:08 +0200944#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200945static DEFINE_MUTEX(card_list_lock);
946static LIST_HEAD(card_list);
947
948static void azx_add_card_list(struct azx *chip)
949{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200950 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200951 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200952 list_add(&hda->list, &card_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200953 mutex_unlock(&card_list_lock);
954}
955
956static void azx_del_card_list(struct azx *chip)
957{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200958 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200959 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200960 list_del_init(&hda->list);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200961 mutex_unlock(&card_list_lock);
962}
963
964/* trigger power-save check at writing parameter */
965static int param_set_xint(const char *val, const struct kernel_param *kp)
966{
Takashi Iwai9a34af42014-06-26 17:19:20 +0200967 struct hda_intel *hda;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200968 struct azx *chip;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200969 int prev = power_save;
970 int ret = param_set_int(val, kp);
971
972 if (ret || prev == power_save)
973 return ret;
974
975 mutex_lock(&card_list_lock);
Takashi Iwai9a34af42014-06-26 17:19:20 +0200976 list_for_each_entry(hda, &card_list, list) {
977 chip = &hda->chip;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200978 if (!hda->probe_continued || chip->disabled)
Takashi Iwai65fcd412012-08-14 17:13:32 +0200979 continue;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200980 snd_hda_set_power_save(&chip->bus, power_save * 1000);
Takashi Iwai65fcd412012-08-14 17:13:32 +0200981 }
982 mutex_unlock(&card_list_lock);
983 return 0;
984}
985#else
986#define azx_add_card_list(chip) /* NOP */
987#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +0200988#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +0100989
Takashi Iwai7ccbde52012-08-14 18:10:09 +0200990#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +0100991/*
992 * power management
993 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200994static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995{
Takashi Iwai68cb2b52012-07-02 15:20:37 +0200996 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +0200997 struct azx *chip;
998 struct hda_intel *hda;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200999 struct hdac_bus *bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001001 if (!card)
1002 return 0;
1003
1004 chip = card->private_data;
1005 hda = container_of(chip, struct hda_intel, chip);
U. Artie Eoff342e8442015-07-28 13:29:56 -07001006 if (chip->disabled || hda->init_failed || !chip->running)
Takashi Iwaic5c21522012-12-04 17:01:25 +01001007 return 0;
1008
Takashi Iwaia41d1222015-04-14 22:13:18 +02001009 bus = azx_bus(chip);
Takashi Iwai421a1252005-11-17 16:11:09 +01001010 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001011 azx_clear_irq_pending(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001012 azx_stop_chip(chip);
Mengdong Lin7295b262013-06-25 05:58:49 -04001013 azx_enter_link_reset(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001014 if (bus->irq >= 0) {
1015 free_irq(bus->irq, chip);
1016 bus->irq = -1;
Takashi Iwai30b35392006-10-11 18:52:53 +02001017 }
Mengdong Lina07187c2014-06-26 18:45:16 +08001018
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001019 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001020 pci_disable_msi(chip->pci);
Takashi Iwaidba9b7b2017-06-29 16:18:12 +02001021 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin795614d2015-04-29 17:43:36 +08001022 && hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001023 snd_hdac_display_power(bus, false);
Libin Yang785d8c42015-05-12 09:43:22 +08001024
1025 trace_azx_suspend(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 return 0;
1027}
1028
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001029static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001031 struct pci_dev *pci = to_pci_dev(dev);
1032 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001033 struct azx *chip;
1034 struct hda_intel *hda;
Takashi Iwaia52ff342016-08-04 22:38:36 +02001035 struct hdac_bus *bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001037 if (!card)
1038 return 0;
1039
1040 chip = card->private_data;
1041 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia52ff342016-08-04 22:38:36 +02001042 bus = azx_bus(chip);
U. Artie Eoff342e8442015-07-28 13:29:56 -07001043 if (chip->disabled || hda->init_failed || !chip->running)
Takashi Iwaic5c21522012-12-04 17:01:25 +01001044 return 0;
1045
Takashi Iwaia52ff342016-08-04 22:38:36 +02001046 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
1047 snd_hdac_display_power(bus, true);
1048 if (hda->need_i915_power)
1049 snd_hdac_i915_set_bclk(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001050 }
Takashi Iwaia52ff342016-08-04 22:38:36 +02001051
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001052 if (chip->msi)
1053 if (pci_enable_msi(pci) < 0)
1054 chip->msi = 0;
1055 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001056 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001057 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001058
Lu, Han0a673522015-05-05 09:05:48 +08001059 hda_intel_init_chip(chip, true);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001060
Takashi Iwaia52ff342016-08-04 22:38:36 +02001061 /* power down again for link-controlled chips */
1062 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
1063 !hda->need_i915_power)
1064 snd_hdac_display_power(bus, false);
1065
Takashi Iwai421a1252005-11-17 16:11:09 +01001066 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Libin Yang785d8c42015-05-12 09:43:22 +08001067
1068 trace_azx_resume(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 return 0;
1070}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001071#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
1072
Xiong Zhang3e6db332015-12-18 13:29:18 +08001073#ifdef CONFIG_PM_SLEEP
1074/* put codec down to D3 at hibernation for Intel SKL+;
1075 * otherwise BIOS may still access the codec and screw up the driver
1076 */
Xiong Zhang3e6db332015-12-18 13:29:18 +08001077static int azx_freeze_noirq(struct device *dev)
1078{
Takashi Iwaia4b47932017-06-14 07:26:00 +02001079 struct snd_card *card = dev_get_drvdata(dev);
1080 struct azx *chip = card->private_data;
Xiong Zhang3e6db332015-12-18 13:29:18 +08001081 struct pci_dev *pci = to_pci_dev(dev);
1082
Takashi Iwaia4b47932017-06-14 07:26:00 +02001083 if (chip->driver_type == AZX_DRIVER_SKL)
Xiong Zhang3e6db332015-12-18 13:29:18 +08001084 pci_set_power_state(pci, PCI_D3hot);
1085
1086 return 0;
1087}
1088
1089static int azx_thaw_noirq(struct device *dev)
1090{
Takashi Iwaia4b47932017-06-14 07:26:00 +02001091 struct snd_card *card = dev_get_drvdata(dev);
1092 struct azx *chip = card->private_data;
Xiong Zhang3e6db332015-12-18 13:29:18 +08001093 struct pci_dev *pci = to_pci_dev(dev);
1094
Takashi Iwaia4b47932017-06-14 07:26:00 +02001095 if (chip->driver_type == AZX_DRIVER_SKL)
Xiong Zhang3e6db332015-12-18 13:29:18 +08001096 pci_set_power_state(pci, PCI_D0);
1097
1098 return 0;
1099}
1100#endif /* CONFIG_PM_SLEEP */
1101
Rafael J. Wysocki641d3342014-12-13 00:42:18 +01001102#ifdef CONFIG_PM
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001103static int azx_runtime_suspend(struct device *dev)
1104{
1105 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001106 struct azx *chip;
1107 struct hda_intel *hda;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001108
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001109 if (!card)
1110 return 0;
1111
1112 chip = card->private_data;
1113 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001114 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001115 return 0;
1116
Takashi Iwai364aa712015-02-19 16:51:17 +01001117 if (!azx_has_pm_runtime(chip))
Dave Airlie246efa42013-07-29 15:19:29 +10001118 return 0;
1119
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001120 /* enable controller wake up event */
1121 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
1122 STATESTS_INT_MASK);
1123
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001124 azx_stop_chip(chip);
Takashi Iwai873ce8a2013-11-26 11:58:40 +01001125 azx_enter_link_reset(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001126 azx_clear_irq_pending(chip);
Takashi Iwaidba9b7b2017-06-29 16:18:12 +02001127 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin795614d2015-04-29 17:43:36 +08001128 && hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001129 snd_hdac_display_power(azx_bus(chip), false);
Mengdong Line4d9e512014-07-03 17:02:23 +08001130
Libin Yang785d8c42015-05-12 09:43:22 +08001131 trace_azx_runtime_suspend(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001132 return 0;
1133}
1134
1135static int azx_runtime_resume(struct device *dev)
1136{
1137 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001138 struct azx *chip;
1139 struct hda_intel *hda;
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001140 struct hdac_bus *bus;
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001141 struct hda_codec *codec;
1142 int status;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001143
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001144 if (!card)
1145 return 0;
1146
1147 chip = card->private_data;
1148 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia52ff342016-08-04 22:38:36 +02001149 bus = azx_bus(chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001150 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001151 return 0;
1152
Takashi Iwai364aa712015-02-19 16:51:17 +01001153 if (!azx_has_pm_runtime(chip))
Dave Airlie246efa42013-07-29 15:19:29 +10001154 return 0;
1155
David Henningsson033ea342015-07-16 10:39:24 +02001156 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Takashi Iwaia52ff342016-08-04 22:38:36 +02001157 snd_hdac_display_power(bus, true);
1158 if (hda->need_i915_power)
Takashi Iwaibb03ed22016-04-21 16:39:17 +02001159 snd_hdac_i915_set_bclk(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001160 }
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001161
1162 /* Read STATESTS before controller reset */
1163 status = azx_readw(chip, STATESTS);
1164
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001165 azx_init_pci(chip);
Lu, Han0a673522015-05-05 09:05:48 +08001166 hda_intel_init_chip(chip, true);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001167
Takashi Iwaia41d1222015-04-14 22:13:18 +02001168 if (status) {
1169 list_for_each_codec(codec, &chip->bus)
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001170 if (status & (1 << codec->addr))
Takashi Iwai2f35c632015-02-27 22:43:26 +01001171 schedule_delayed_work(&codec->jackpoll_work,
1172 codec->jackpoll_interval);
Wang Xingchao7d4f6062013-07-25 23:34:46 -04001173 }
1174
1175 /* disable controller Wake Up event*/
1176 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
1177 ~STATESTS_INT_MASK);
1178
Takashi Iwaia52ff342016-08-04 22:38:36 +02001179 /* power down again for link-controlled chips */
1180 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) &&
1181 !hda->need_i915_power)
1182 snd_hdac_display_power(bus, false);
1183
Libin Yang785d8c42015-05-12 09:43:22 +08001184 trace_azx_runtime_resume(chip);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001185 return 0;
1186}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001187
1188static int azx_runtime_idle(struct device *dev)
1189{
1190 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001191 struct azx *chip;
1192 struct hda_intel *hda;
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001193
Takashi Iwai2d9772e2014-07-16 16:31:04 +02001194 if (!card)
1195 return 0;
1196
1197 chip = card->private_data;
1198 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai1618e842014-07-15 15:27:19 +02001199 if (chip->disabled || hda->init_failed)
Dave Airlie246efa42013-07-29 15:19:29 +10001200 return 0;
1201
Takashi Iwai55ed9cd2015-02-19 17:35:32 +01001202 if (!power_save_controller || !azx_has_pm_runtime(chip) ||
U. Artie Eoff342e8442015-07-28 13:29:56 -07001203 azx_bus(chip)->codec_powered || !chip->running)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001204 return -EBUSY;
1205
1206 return 0;
1207}
1208
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001209static const struct dev_pm_ops azx_pm = {
1210 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Xiong Zhang3e6db332015-12-18 13:29:18 +08001211#ifdef CONFIG_PM_SLEEP
1212 .freeze_noirq = azx_freeze_noirq,
1213 .thaw_noirq = azx_thaw_noirq,
1214#endif
Takashi Iwai6eb827d2012-12-12 11:50:12 +01001215 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001216};
1217
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001218#define AZX_PM_OPS &azx_pm
1219#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02001220#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001221#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222
1223
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001224static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001225
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001226#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05001227static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001228
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001229static void azx_vs_set_state(struct pci_dev *pci,
1230 enum vga_switcheroo_state state)
1231{
1232 struct snd_card *card = pci_get_drvdata(pci);
1233 struct azx *chip = card->private_data;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001234 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001235 bool disabled;
1236
Takashi Iwai9a34af42014-06-26 17:19:20 +02001237 wait_for_completion(&hda->probe_wait);
1238 if (hda->init_failed)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001239 return;
1240
1241 disabled = (state == VGA_SWITCHEROO_OFF);
1242 if (chip->disabled == disabled)
1243 return;
1244
Takashi Iwaia41d1222015-04-14 22:13:18 +02001245 if (!hda->probe_continued) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001246 chip->disabled = disabled;
1247 if (!disabled) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001248 dev_info(chip->card->dev,
1249 "Start delayed initialization\n");
Takashi Iwai5c906802013-05-30 22:07:09 +08001250 if (azx_probe_continue(chip) < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001251 dev_err(chip->card->dev, "initialization error\n");
Takashi Iwai9a34af42014-06-26 17:19:20 +02001252 hda->init_failed = true;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001253 }
1254 }
1255 } else {
Lukas Wunner2b760d82015-09-04 20:49:36 +02001256 dev_info(chip->card->dev, "%s via vga_switcheroo\n",
Takashi Iwai4e76a882014-02-25 12:21:03 +01001257 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001258 if (disabled) {
Dylan Reid89287562014-02-28 15:41:15 -08001259 pm_runtime_put_sync_suspend(card->dev);
1260 azx_suspend(card->dev);
Lukas Wunner2b760d82015-09-04 20:49:36 +02001261 /* when we get suspended by vga_switcheroo we end up in D3cold,
Dave Airlie246efa42013-07-29 15:19:29 +10001262 * however we have no ACPI handle, so pci/acpi can't put us there,
1263 * put ourselves there */
1264 pci->current_state = PCI_D3cold;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001265 chip->disabled = true;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001266 if (snd_hda_lock_devices(&chip->bus))
Takashi Iwai4e76a882014-02-25 12:21:03 +01001267 dev_warn(chip->card->dev,
1268 "Cannot lock devices!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001269 } else {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001270 snd_hda_unlock_devices(&chip->bus);
Dylan Reid89287562014-02-28 15:41:15 -08001271 pm_runtime_get_noresume(card->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001272 chip->disabled = false;
Dylan Reid89287562014-02-28 15:41:15 -08001273 azx_resume(card->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001274 }
1275 }
1276}
1277
1278static bool azx_vs_can_switch(struct pci_dev *pci)
1279{
1280 struct snd_card *card = pci_get_drvdata(pci);
1281 struct azx *chip = card->private_data;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001282 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001283
Takashi Iwai9a34af42014-06-26 17:19:20 +02001284 wait_for_completion(&hda->probe_wait);
1285 if (hda->init_failed)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001286 return false;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001287 if (chip->disabled || !hda->probe_continued)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001288 return true;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001289 if (snd_hda_lock_devices(&chip->bus))
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001290 return false;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001291 snd_hda_unlock_devices(&chip->bus);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001292 return true;
1293}
1294
Bill Pembertone23e7a12012-12-06 12:35:10 -05001295static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001296{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001297 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001298 struct pci_dev *p = get_bound_vga(chip->pci);
1299 if (p) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001300 dev_info(chip->card->dev,
Lukas Wunner2b760d82015-09-04 20:49:36 +02001301 "Handle vga_switcheroo audio client\n");
Takashi Iwai9a34af42014-06-26 17:19:20 +02001302 hda->use_vga_switcheroo = 1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001303 pci_dev_put(p);
1304 }
1305}
1306
1307static const struct vga_switcheroo_client_ops azx_vs_ops = {
1308 .set_gpu_state = azx_vs_set_state,
1309 .can_switch = azx_vs_can_switch,
1310};
1311
Bill Pembertone23e7a12012-12-06 12:35:10 -05001312static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001313{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001314 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwai128960a2012-10-12 17:28:18 +02001315 int err;
1316
Takashi Iwai9a34af42014-06-26 17:19:20 +02001317 if (!hda->use_vga_switcheroo)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001318 return 0;
1319 /* FIXME: currently only handling DIS controller
1320 * is there any machine with two switchable HDMI audio controllers?
1321 */
Takashi Iwai128960a2012-10-12 17:28:18 +02001322 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Lukas Wunner21b45672015-08-27 16:43:43 +02001323 VGA_SWITCHEROO_DIS);
Takashi Iwai128960a2012-10-12 17:28:18 +02001324 if (err < 0)
1325 return err;
Takashi Iwai9a34af42014-06-26 17:19:20 +02001326 hda->vga_switcheroo_registered = 1;
Dave Airlie246efa42013-07-29 15:19:29 +10001327
1328 /* register as an optimus hdmi audio power domain */
Dylan Reid89287562014-02-28 15:41:15 -08001329 vga_switcheroo_init_domain_pm_optimus_hdmi_audio(chip->card->dev,
Takashi Iwai9a34af42014-06-26 17:19:20 +02001330 &hda->hdmi_pm_domain);
Takashi Iwai128960a2012-10-12 17:28:18 +02001331 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001332}
1333#else
1334#define init_vga_switcheroo(chip) /* NOP */
1335#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001336#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001337#endif /* SUPPORT_VGA_SWITCHER */
1338
Takashi Iwai0cbf0092008-10-29 16:18:25 +01001339/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 * destructor
1341 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001342static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343{
Wang Xingchaoc67e2222013-05-30 22:07:08 +08001344 struct pci_dev *pci = chip->pci;
Mengdong Lina07187c2014-06-26 18:45:16 +08001345 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001346 struct hdac_bus *bus = azx_bus(chip);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001347
Takashi Iwai364aa712015-02-19 16:51:17 +01001348 if (azx_has_pm_runtime(chip) && chip->running)
Wang Xingchaoc67e2222013-05-30 22:07:08 +08001349 pm_runtime_get_noresume(&pci->dev);
1350
Takashi Iwai65fcd412012-08-14 17:13:32 +02001351 azx_del_card_list(chip);
1352
Takashi Iwai9a34af42014-06-26 17:19:20 +02001353 hda->init_failed = 1; /* to be sure */
1354 complete_all(&hda->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01001355
Takashi Iwai9a34af42014-06-26 17:19:20 +02001356 if (use_vga_switcheroo(hda)) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001357 if (chip->disabled && hda->probe_continued)
1358 snd_hda_unlock_devices(&chip->bus);
Peter Wuab58d8c2016-07-11 19:51:06 +02001359 if (hda->vga_switcheroo_registered) {
Takashi Iwai128960a2012-10-12 17:28:18 +02001360 vga_switcheroo_unregister_client(chip->pci);
Peter Wuab58d8c2016-07-11 19:51:06 +02001361 vga_switcheroo_fini_domain_pm_ops(chip->card->dev);
1362 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001363 }
1364
Takashi Iwaia41d1222015-04-14 22:13:18 +02001365 if (bus->chip_init) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001366 azx_clear_irq_pending(chip);
Takashi Iwai7833c3f2015-04-14 18:13:13 +02001367 azx_stop_all_streams(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001368 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369 }
1370
Takashi Iwaia41d1222015-04-14 22:13:18 +02001371 if (bus->irq >= 0)
1372 free_irq(bus->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001373 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001374 pci_disable_msi(chip->pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001375 iounmap(bus->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376
Dylan Reid67908992014-02-28 15:41:23 -08001377 azx_free_stream_pages(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001378 azx_free_streams(chip);
1379 snd_hdac_bus_exit(bus);
1380
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001381 if (chip->region_requested)
1382 pci_release_regions(chip->pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001383
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 pci_disable_device(chip->pci);
Takashi Iwai4918cda2012-08-09 12:33:28 +02001385#ifdef CONFIG_SND_HDA_PATCH_LOADER
Markus Elfringf0acd282014-11-17 10:44:33 +01001386 release_firmware(chip->fw);
Takashi Iwai4918cda2012-08-09 12:33:28 +02001387#endif
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001388
Wang Xingchao99a20082013-05-30 22:07:10 +08001389 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
Mengdong Lin795614d2015-04-29 17:43:36 +08001390 if (hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08001391 snd_hdac_display_power(bus, false);
Wang Xingchao99a20082013-05-30 22:07:10 +08001392 }
Takashi Iwaifc182822017-07-04 16:04:38 +02001393 if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
Takashi Iwaifcc88d92017-06-28 12:54:53 +02001394 snd_hdac_i915_exit(bus);
Mengdong Lina07187c2014-06-26 18:45:16 +08001395 kfree(hda);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
1397 return 0;
1398}
1399
Takashi Iwaia41d1222015-04-14 22:13:18 +02001400static int azx_dev_disconnect(struct snd_device *device)
1401{
1402 struct azx *chip = device->device_data;
1403
1404 chip->bus.shutdown = 1;
1405 return 0;
1406}
1407
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001408static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409{
1410 return azx_free(device->device_data);
1411}
1412
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001413#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414/*
Lukas Wunner2b760d82015-09-04 20:49:36 +02001415 * Check of disabled HDMI controller by vga_switcheroo
Takashi Iwai91219472012-04-26 12:13:25 +02001416 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001417static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02001418{
1419 struct pci_dev *p;
1420
1421 /* check only discrete GPU */
1422 switch (pci->vendor) {
1423 case PCI_VENDOR_ID_ATI:
1424 case PCI_VENDOR_ID_AMD:
1425 case PCI_VENDOR_ID_NVIDIA:
1426 if (pci->devfn == 1) {
1427 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
1428 pci->bus->number, 0);
1429 if (p) {
1430 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
1431 return p;
1432 pci_dev_put(p);
1433 }
1434 }
1435 break;
1436 }
1437 return NULL;
1438}
1439
Bill Pembertone23e7a12012-12-06 12:35:10 -05001440static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02001441{
1442 bool vga_inactive = false;
1443 struct pci_dev *p = get_bound_vga(pci);
1444
1445 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02001446 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02001447 vga_inactive = true;
1448 pci_dev_put(p);
1449 }
1450 return vga_inactive;
1451}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02001452#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02001453
1454/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001455 * white/black-listing for position_fix
1456 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001457static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001458 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
1459 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01001460 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001461 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04001462 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04001463 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04001464 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01001465 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04001466 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04001467 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01001468 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02001469 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04001470 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04001471 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01001472 {}
1473};
1474
Bill Pembertone23e7a12012-12-06 12:35:10 -05001475static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01001476{
1477 const struct snd_pci_quirk *q;
1478
Takashi Iwaic673ba12009-03-17 07:49:14 +01001479 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02001480 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01001481 case POS_FIX_LPIB:
1482 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02001483 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01001484 case POS_FIX_COMBO:
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001485 case POS_FIX_SKL:
Takashi Iwaic673ba12009-03-17 07:49:14 +01001486 return fix;
1487 }
1488
Takashi Iwaic673ba12009-03-17 07:49:14 +01001489 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1490 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001491 dev_info(chip->card->dev,
1492 "position_fix set to %d for device %04x:%04x\n",
1493 q->value, q->subvendor, q->subdevice);
Takashi Iwaic673ba12009-03-17 07:49:14 +01001494 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01001495 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02001496
1497 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai26f05712015-12-17 08:29:53 +01001498 if (chip->driver_type == AZX_DRIVER_VIA) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001499 dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02001500 return POS_FIX_VIACOMBO;
1501 }
Takashi Iwai9477c582011-05-25 09:11:37 +02001502 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001503 dev_dbg(chip->card->dev, "Using LPIB position fix\n");
Takashi Iwai9477c582011-05-25 09:11:37 +02001504 return POS_FIX_LPIB;
1505 }
Takashi Iwaia4b47932017-06-14 07:26:00 +02001506 if (chip->driver_type == AZX_DRIVER_SKL) {
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001507 dev_dbg(chip->card->dev, "Using SKL position fix\n");
1508 return POS_FIX_SKL;
1509 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01001510 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01001511}
1512
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001513static void assign_position_fix(struct azx *chip, int fix)
1514{
1515 static azx_get_pos_callback_t callbacks[] = {
1516 [POS_FIX_AUTO] = NULL,
1517 [POS_FIX_LPIB] = azx_get_pos_lpib,
1518 [POS_FIX_POSBUF] = azx_get_pos_posbuf,
1519 [POS_FIX_VIACOMBO] = azx_via_get_position,
1520 [POS_FIX_COMBO] = azx_get_pos_lpib,
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001521 [POS_FIX_SKL] = azx_get_pos_skl,
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001522 };
1523
1524 chip->get_position[0] = chip->get_position[1] = callbacks[fix];
1525
1526 /* combo mode uses LPIB only for playback */
1527 if (fix == POS_FIX_COMBO)
1528 chip->get_position[1] = NULL;
1529
Takashi Iwaif87e7f22017-03-29 08:46:00 +02001530 if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001531 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
1532 chip->get_delay[0] = chip->get_delay[1] =
1533 azx_get_delay_from_lpib;
1534 }
1535
1536}
1537
Takashi Iwai3372a152007-02-01 15:46:50 +01001538/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001539 * black-lists for probe_mask
1540 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001541static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02001542 /* Thinkpad often breaks the controller communication when accessing
1543 * to the non-working (or non-existing) modem codec slot.
1544 */
1545 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1546 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1547 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01001548 /* broken BIOS */
1549 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01001550 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
1551 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01001552 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03001553 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01001554 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02001555 /* WinFast VP200 H (Teradici) user reported broken communication */
1556 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02001557 {}
1558};
1559
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001560#define AZX_FORCE_CODEC_MASK 0x100
1561
Bill Pembertone23e7a12012-12-06 12:35:10 -05001562static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001563{
1564 const struct snd_pci_quirk *q;
1565
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001566 chip->codec_probe_mask = probe_mask[dev];
1567 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001568 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1569 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001570 dev_info(chip->card->dev,
1571 "probe_mask set to 0x%x for device %04x:%04x\n",
1572 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001573 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001574 }
1575 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001576
1577 /* check forced option */
1578 if (chip->codec_probe_mask != -1 &&
1579 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001580 azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001581 dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
Takashi Iwaia41d1222015-04-14 22:13:18 +02001582 (int)azx_bus(chip)->codec_mask);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001583 }
Takashi Iwai669ba272007-08-17 09:17:36 +02001584}
1585
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001586/*
Takashi Iwai716238552009-09-28 13:14:04 +02001587 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001588 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001589static struct snd_pci_quirk msi_black_list[] = {
David Henningsson693e0cb2013-12-12 09:52:03 +01001590 SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
1591 SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
1592 SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
1593 SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
Takashi Iwai9dc83982009-12-22 08:15:01 +01001594 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01001595 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01001596 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Takashi Iwai83f72152013-09-09 10:20:48 +02001597 SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
Michele Ballabio4193d132010-03-06 21:06:46 +01001598 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02001599 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001600 {}
1601};
1602
Bill Pembertone23e7a12012-12-06 12:35:10 -05001603static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001604{
1605 const struct snd_pci_quirk *q;
1606
Takashi Iwai716238552009-09-28 13:14:04 +02001607 if (enable_msi >= 0) {
1608 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001609 return;
Takashi Iwai716238552009-09-28 13:14:04 +02001610 }
1611 chip->msi = 1; /* enable MSI as default */
1612 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001613 if (q) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001614 dev_info(chip->card->dev,
1615 "msi for device %04x:%04x set to %d\n",
1616 q->subvendor, q->subdevice, q->value);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001617 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01001618 return;
1619 }
1620
1621 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02001622 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001623 dev_info(chip->card->dev, "Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01001624 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001625 }
1626}
1627
Takashi Iwaia1585d72011-12-14 09:27:04 +01001628/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001629static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01001630{
Takashi Iwai7c732012014-11-25 12:54:16 +01001631 int snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001632
Takashi Iwai7c732012014-11-25 12:54:16 +01001633 if (snoop >= 0) {
1634 dev_info(chip->card->dev, "Force to %s mode by module option\n",
1635 snoop ? "snoop" : "non-snoop");
1636 chip->snoop = snoop;
1637 return;
1638 }
1639
1640 snoop = true;
Takashi Iwai37e661e2014-11-25 11:28:07 +01001641 if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
1642 chip->driver_type == AZX_DRIVER_VIA) {
Takashi Iwaia1585d72011-12-14 09:27:04 +01001643 /* force to non-snoop mode for a new VIA controller
1644 * when BIOS is set
1645 */
Takashi Iwai7c732012014-11-25 12:54:16 +01001646 u8 val;
1647 pci_read_config_byte(chip->pci, 0x42, &val);
1648 if (!(val & 0x80) && chip->pci->revision == 0x30)
1649 snoop = false;
Takashi Iwaia1585d72011-12-14 09:27:04 +01001650 }
1651
Takashi Iwai37e661e2014-11-25 11:28:07 +01001652 if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
1653 snoop = false;
1654
Takashi Iwai7c732012014-11-25 12:54:16 +01001655 chip->snoop = snoop;
1656 if (!snoop)
1657 dev_info(chip->card->dev, "Force to non-snoop mode\n");
Takashi Iwaia1585d72011-12-14 09:27:04 +01001658}
Takashi Iwai669ba272007-08-17 09:17:36 +02001659
Wang Xingchao99a20082013-05-30 22:07:10 +08001660static void azx_probe_work(struct work_struct *work)
1661{
Takashi Iwai9a34af42014-06-26 17:19:20 +02001662 struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
1663 azx_probe_continue(&hda->chip);
Wang Xingchao99a20082013-05-30 22:07:10 +08001664}
Wang Xingchao99a20082013-05-30 22:07:10 +08001665
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001666static int default_bdl_pos_adj(struct azx *chip)
1667{
Takashi Iwai2cf721d2015-12-10 16:49:36 +01001668 /* some exceptions: Atoms seem problematic with value 1 */
1669 if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
1670 switch (chip->pci->device) {
1671 case 0x0f04: /* Baytrail */
1672 case 0x2284: /* Braswell */
1673 return 32;
1674 }
1675 }
1676
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001677 switch (chip->driver_type) {
1678 case AZX_DRIVER_ICH:
1679 case AZX_DRIVER_PCH:
1680 return 1;
1681 default:
1682 return 32;
1683 }
1684}
1685
Takashi Iwai669ba272007-08-17 09:17:36 +02001686/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 * constructor
1688 */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001689static const struct hdac_io_ops pci_hda_io_ops;
1690static const struct hda_controller_ops pci_hda_ops;
1691
Bill Pembertone23e7a12012-12-06 12:35:10 -05001692static int azx_create(struct snd_card *card, struct pci_dev *pci,
1693 int dev, unsigned int driver_caps,
1694 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001696 static struct snd_device_ops ops = {
Takashi Iwaia41d1222015-04-14 22:13:18 +02001697 .dev_disconnect = azx_dev_disconnect,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698 .dev_free = azx_dev_free,
1699 };
Mengdong Lina07187c2014-06-26 18:45:16 +08001700 struct hda_intel *hda;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001701 struct azx *chip;
1702 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703
1704 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01001705
Pavel Machek927fc862006-08-31 17:03:43 +02001706 err = pci_enable_device(pci);
1707 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 return err;
1709
Mengdong Lina07187c2014-06-26 18:45:16 +08001710 hda = kzalloc(sizeof(*hda), GFP_KERNEL);
1711 if (!hda) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712 pci_disable_device(pci);
1713 return -ENOMEM;
1714 }
1715
Mengdong Lina07187c2014-06-26 18:45:16 +08001716 chip = &hda->chip;
Ingo Molnar62932df2006-01-16 16:34:20 +01001717 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718 chip->card = card;
1719 chip->pci = pci;
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02001720 chip->ops = &pci_hda_ops;
Takashi Iwai9477c582011-05-25 09:11:37 +02001721 chip->driver_caps = driver_caps;
1722 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02001723 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02001724 chip->dev_index = dev;
Dylan Reid749ee282014-02-28 15:41:18 -08001725 chip->jackpoll_ms = jackpoll_ms;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001726 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai9a34af42014-06-26 17:19:20 +02001727 INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
1728 INIT_LIST_HEAD(&hda->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001729 init_vga_switcheroo(chip);
Takashi Iwai9a34af42014-06-26 17:19:20 +02001730 init_completion(&hda->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731
Takashi Iwaib6050ef2014-06-26 16:50:16 +02001732 assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01001733
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001734 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01001735
Takashi Iwai41438f12017-01-12 17:13:21 +01001736 if (single_cmd < 0) /* allow fallback to single_cmd at errors */
1737 chip->fallback_to_single_cmd = 1;
1738 else /* explicitly set to single_cmd or not */
1739 chip->single_cmd = single_cmd;
1740
Takashi Iwaia1585d72011-12-14 09:27:04 +01001741 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02001742
Takashi Iwai4f0189b2015-12-10 16:44:08 +01001743 if (bdl_pos_adj[dev] < 0)
1744 chip->bdl_pos_adj = default_bdl_pos_adj(chip);
1745 else
1746 chip->bdl_pos_adj = bdl_pos_adj[dev];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02001747
Takashi Iwaia8d7bde2018-03-21 10:06:13 +01001748 /* Workaround for a communication error on CFL (bko#199007) */
1749 if (IS_CFL(pci))
1750 chip->polling_mode = 1;
1751
Takashi Iwaia41d1222015-04-14 22:13:18 +02001752 err = azx_bus_init(chip, model[dev], &pci_hda_io_ops);
1753 if (err < 0) {
1754 kfree(hda);
1755 pci_disable_device(pci);
1756 return err;
1757 }
1758
Takashi Iwai7d9a1802015-12-17 08:23:39 +01001759 if (chip->driver_type == AZX_DRIVER_NVIDIA) {
1760 dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
1761 chip->bus.needs_damn_long_delay = 1;
1762 }
1763
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001764 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1765 if (err < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001766 dev_err(card->dev, "Error creating device [card]!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001767 azx_free(chip);
1768 return err;
1769 }
1770
Wang Xingchao99a20082013-05-30 22:07:10 +08001771 /* continue probing in work context as may trigger request module */
Takashi Iwai9a34af42014-06-26 17:19:20 +02001772 INIT_WORK(&hda->probe_work, azx_probe_work);
Wang Xingchao99a20082013-05-30 22:07:10 +08001773
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001774 *rchip = chip;
Wang Xingchao99a20082013-05-30 22:07:10 +08001775
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001776 return 0;
1777}
1778
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001779static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001780{
1781 int dev = chip->dev_index;
1782 struct pci_dev *pci = chip->pci;
1783 struct snd_card *card = chip->card;
Takashi Iwaia41d1222015-04-14 22:13:18 +02001784 struct hdac_bus *bus = azx_bus(chip);
Dylan Reid67908992014-02-28 15:41:23 -08001785 int err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001786 unsigned short gcap;
Takashi Iwai413cbf42014-10-01 10:30:53 +02001787 unsigned int dma_bits = 64;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001788
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001789#if BITS_PER_LONG != 64
1790 /* Fix up base address on ULI M5461 */
1791 if (chip->driver_type == AZX_DRIVER_ULI) {
1792 u16 tmp3;
1793 pci_read_config_word(pci, 0x40, &tmp3);
1794 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1795 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1796 }
1797#endif
1798
Pavel Machek927fc862006-08-31 17:03:43 +02001799 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001800 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001802 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803
Takashi Iwaia41d1222015-04-14 22:13:18 +02001804 bus->addr = pci_resource_start(pci, 0);
1805 bus->remap_addr = pci_ioremap_bar(pci, 0);
1806 if (bus->remap_addr == NULL) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001807 dev_err(card->dev, "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001808 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809 }
1810
Takashi Iwaia4b47932017-06-14 07:26:00 +02001811 if (chip->driver_type == AZX_DRIVER_SKL)
Guneshwor Singh50279d92016-08-04 15:46:03 +05301812 snd_hdac_bus_parse_capabilities(bus);
1813
1814 /*
1815 * Some Intel CPUs has always running timer (ART) feature and
1816 * controller may have Global time sync reporting capability, so
1817 * check both of these before declaring synchronized time reporting
1818 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
1819 */
1820 chip->gts_present = false;
1821
1822#ifdef CONFIG_X86
1823 if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
1824 chip->gts_present = true;
1825#endif
1826
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +11001827 if (chip->msi) {
1828 if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
1829 dev_dbg(card->dev, "Disabling 64bit MSI\n");
1830 pci->no_64bit_msi = true;
1831 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001832 if (pci_enable_msi(pci) < 0)
1833 chip->msi = 0;
Benjamin Herrenschmidtdb79afa2014-11-24 14:17:08 +11001834 }
Stephen Hemminger7376d012006-08-21 19:17:46 +02001835
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001836 if (azx_acquire_irq(chip, 0) < 0)
1837 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838
1839 pci_set_master(pci);
Takashi Iwaia41d1222015-04-14 22:13:18 +02001840 synchronize_irq(bus->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841
Tobin Davisbcd72002008-01-15 11:23:55 +01001842 gcap = azx_readw(chip, GCAP);
Takashi Iwai4e76a882014-02-25 12:21:03 +01001843 dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01001844
Takashi Iwai413cbf42014-10-01 10:30:53 +02001845 /* AMD devices support 40 or 48bit DMA, take the safe one */
1846 if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
1847 dma_bits = 40;
1848
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001849 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02001850 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001851 struct pci_dev *p_smbus;
Takashi Iwai413cbf42014-10-01 10:30:53 +02001852 dma_bits = 40;
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001853 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
1854 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
1855 NULL);
1856 if (p_smbus) {
1857 if (p_smbus->revision < 0x30)
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001858 gcap &= ~AZX_GCAP_64OK;
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08001859 pci_dev_put(p_smbus);
1860 }
1861 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01001862
Ard Biesheuvel3ab75112016-10-17 17:23:59 +01001863 /* NVidia hardware normally only supports up to 40 bits of DMA */
1864 if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
1865 dma_bits = 40;
1866
Takashi Iwai9477c582011-05-25 09:11:37 +02001867 /* disable 64bit DMA address on some devices */
1868 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001869 dev_dbg(card->dev, "Disabling 64bit DMA\n");
Takashi Iwaifb1d8ac2014-06-26 17:54:37 +02001870 gcap &= ~AZX_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02001871 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01001872
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001873 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001874 if (align_buffer_size >= 0)
1875 chip->align_buffer_size = !!align_buffer_size;
1876 else {
Takashi Iwai103884a2014-12-03 09:56:20 +01001877 if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001878 chip->align_buffer_size = 0;
Takashi Iwai7bfe0592012-01-23 17:53:39 +01001879 else
1880 chip->align_buffer_size = 1;
1881 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001882
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001883 /* allow 64bit DMA address if supported by H/W */
Takashi Iwai413cbf42014-10-01 10:30:53 +02001884 if (!(gcap & AZX_GCAP_64OK))
1885 dma_bits = 32;
Quentin Lambert412b9792015-04-15 16:10:17 +02001886 if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
1887 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
Takashi Iwai413cbf42014-10-01 10:30:53 +02001888 } else {
Quentin Lambert412b9792015-04-15 16:10:17 +02001889 dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
1890 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01001891 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001892
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001893 /* read number of streams from GCAP register instead of using
1894 * hardcoded value
1895 */
1896 chip->capture_streams = (gcap >> 8) & 0x0f;
1897 chip->playback_streams = (gcap >> 12) & 0x0f;
1898 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01001899 /* gcap didn't give any info, switching to old method */
1900
1901 switch (chip->driver_type) {
1902 case AZX_DRIVER_ULI:
1903 chip->playback_streams = ULI_NUM_PLAYBACK;
1904 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001905 break;
1906 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08001907 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01001908 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1909 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001910 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01001911 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01001912 default:
1913 chip->playback_streams = ICH6_NUM_PLAYBACK;
1914 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001915 break;
1916 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001917 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001918 chip->capture_index_offset = 0;
1919 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001920 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001921
Jaroslav Kyseladf56c3d2017-02-15 17:09:43 +01001922 /* sanity check for the SDxCTL.STRM field overflow */
1923 if (chip->num_streams > 15 &&
1924 (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
1925 dev_warn(chip->card->dev, "number of I/O streams is %d, "
1926 "forcing separate stream tags", chip->num_streams);
1927 chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
1928 }
1929
Takashi Iwaia41d1222015-04-14 22:13:18 +02001930 /* initialize streams */
1931 err = azx_init_streams(chip);
Dylan Reid67908992014-02-28 15:41:23 -08001932 if (err < 0)
1933 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934
1935 err = azx_alloc_stream_pages(chip);
1936 if (err < 0)
1937 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001940 azx_init_pci(chip);
Mengdong Line4d9e512014-07-03 17:02:23 +08001941
Takashi Iwaibb03ed22016-04-21 16:39:17 +02001942 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
1943 snd_hdac_i915_set_bclk(bus);
Mengdong Line4d9e512014-07-03 17:02:23 +08001944
Lu, Han0a673522015-05-05 09:05:48 +08001945 hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946
1947 /* codec detection */
Takashi Iwaia41d1222015-04-14 22:13:18 +02001948 if (!azx_bus(chip)->codec_mask) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001949 dev_err(card->dev, "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001950 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951 }
1952
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001953 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02001954 strlcpy(card->shortname, driver_short_names[chip->driver_type],
1955 sizeof(card->shortname));
1956 snprintf(card->longname, sizeof(card->longname),
1957 "%s at 0x%lx irq %i",
Takashi Iwaia41d1222015-04-14 22:13:18 +02001958 card->shortname, bus->addr, bus->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001959
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961}
1962
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02001963#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001964/* callback from request_firmware_nowait() */
1965static void azx_firmware_cb(const struct firmware *fw, void *context)
1966{
1967 struct snd_card *card = context;
1968 struct azx *chip = card->private_data;
1969 struct pci_dev *pci = chip->pci;
1970
1971 if (!fw) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001972 dev_err(card->dev, "Cannot load firmware, aborting\n");
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001973 goto error;
1974 }
1975
1976 chip->fw = fw;
1977 if (!chip->disabled) {
1978 /* continue probing */
1979 if (azx_probe_continue(chip))
1980 goto error;
1981 }
1982 return; /* OK */
1983
1984 error:
1985 snd_card_free(card);
1986 pci_set_drvdata(pci, NULL);
1987}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02001988#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02001989
Dylan Reid40830812014-02-28 15:41:13 -08001990/*
1991 * HDA controller ops.
1992 */
1993
1994/* PCI register access. */
Dylan Reiddb291e32014-03-02 20:44:01 -08001995static void pci_azx_writel(u32 value, u32 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08001996{
1997 writel(value, addr);
1998}
1999
Dylan Reiddb291e32014-03-02 20:44:01 -08002000static u32 pci_azx_readl(u32 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002001{
2002 return readl(addr);
2003}
2004
Dylan Reiddb291e32014-03-02 20:44:01 -08002005static void pci_azx_writew(u16 value, u16 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002006{
2007 writew(value, addr);
2008}
2009
Dylan Reiddb291e32014-03-02 20:44:01 -08002010static u16 pci_azx_readw(u16 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002011{
2012 return readw(addr);
2013}
2014
Dylan Reiddb291e32014-03-02 20:44:01 -08002015static void pci_azx_writeb(u8 value, u8 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002016{
2017 writeb(value, addr);
2018}
2019
Dylan Reiddb291e32014-03-02 20:44:01 -08002020static u8 pci_azx_readb(u8 __iomem *addr)
Dylan Reid40830812014-02-28 15:41:13 -08002021{
2022 return readb(addr);
2023}
2024
Dylan Reidf46ea602014-02-28 15:41:16 -08002025static int disable_msi_reset_irq(struct azx *chip)
2026{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002027 struct hdac_bus *bus = azx_bus(chip);
Dylan Reidf46ea602014-02-28 15:41:16 -08002028 int err;
2029
Takashi Iwaia41d1222015-04-14 22:13:18 +02002030 free_irq(bus->irq, chip);
2031 bus->irq = -1;
Dylan Reidf46ea602014-02-28 15:41:16 -08002032 pci_disable_msi(chip->pci);
2033 chip->msi = 0;
2034 err = azx_acquire_irq(chip, 1);
2035 if (err < 0)
2036 return err;
2037
2038 return 0;
2039}
2040
Dylan Reidb419b352014-02-28 15:41:20 -08002041/* DMA page allocation helpers. */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002042static int dma_alloc_pages(struct hdac_bus *bus,
Dylan Reidb419b352014-02-28 15:41:20 -08002043 int type,
2044 size_t size,
2045 struct snd_dma_buffer *buf)
2046{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002047 struct azx *chip = bus_to_azx(bus);
Dylan Reidb419b352014-02-28 15:41:20 -08002048 int err;
2049
2050 err = snd_dma_alloc_pages(type,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002051 bus->dev,
Dylan Reidb419b352014-02-28 15:41:20 -08002052 size, buf);
2053 if (err < 0)
2054 return err;
2055 mark_pages_wc(chip, buf, true);
2056 return 0;
2057}
2058
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002059static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
Dylan Reidb419b352014-02-28 15:41:20 -08002060{
Takashi Iwaia41d1222015-04-14 22:13:18 +02002061 struct azx *chip = bus_to_azx(bus);
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002062
Dylan Reidb419b352014-02-28 15:41:20 -08002063 mark_pages_wc(chip, buf, false);
2064 snd_dma_free_pages(buf);
2065}
2066
2067static int substream_alloc_pages(struct azx *chip,
2068 struct snd_pcm_substream *substream,
2069 size_t size)
2070{
2071 struct azx_dev *azx_dev = get_azx_dev(substream);
2072 int ret;
2073
2074 mark_runtime_wc(chip, azx_dev, substream, false);
Dylan Reidb419b352014-02-28 15:41:20 -08002075 ret = snd_pcm_lib_malloc_pages(substream, size);
2076 if (ret < 0)
2077 return ret;
2078 mark_runtime_wc(chip, azx_dev, substream, true);
2079 return 0;
2080}
2081
2082static int substream_free_pages(struct azx *chip,
2083 struct snd_pcm_substream *substream)
2084{
2085 struct azx_dev *azx_dev = get_azx_dev(substream);
2086 mark_runtime_wc(chip, azx_dev, substream, false);
2087 return snd_pcm_lib_free_pages(substream);
2088}
2089
Dylan Reid8769b272014-02-28 15:41:21 -08002090static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
2091 struct vm_area_struct *area)
2092{
2093#ifdef CONFIG_X86
2094 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2095 struct azx *chip = apcm->chip;
Takashi Iwai3b70bdb2014-10-29 16:13:05 +01002096 if (!azx_snoop(chip) && chip->driver_type != AZX_DRIVER_CMEDIA)
Dylan Reid8769b272014-02-28 15:41:21 -08002097 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2098#endif
2099}
2100
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002101static const struct hdac_io_ops pci_hda_io_ops = {
Dylan Reid778bde62014-03-02 20:44:00 -08002102 .reg_writel = pci_azx_writel,
2103 .reg_readl = pci_azx_readl,
2104 .reg_writew = pci_azx_writew,
2105 .reg_readw = pci_azx_readw,
2106 .reg_writeb = pci_azx_writeb,
2107 .reg_readb = pci_azx_readb,
Dylan Reidb419b352014-02-28 15:41:20 -08002108 .dma_alloc_pages = dma_alloc_pages,
2109 .dma_free_pages = dma_free_pages,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002110};
2111
2112static const struct hda_controller_ops pci_hda_ops = {
2113 .disable_msi_reset_irq = disable_msi_reset_irq,
Dylan Reidb419b352014-02-28 15:41:20 -08002114 .substream_alloc_pages = substream_alloc_pages,
2115 .substream_free_pages = substream_free_pages,
Dylan Reid8769b272014-02-28 15:41:21 -08002116 .pcm_mmap_prepare = pcm_mmap_prepare,
Dylan Reid7ca954a2014-02-28 15:41:28 -08002117 .position_check = azx_position_check,
Mengdong Lin17eccb22015-04-29 17:43:29 +08002118 .link_power = azx_intel_link_power,
Dylan Reid40830812014-02-28 15:41:13 -08002119};
2120
Bill Pembertone23e7a12012-12-06 12:35:10 -05002121static int azx_probe(struct pci_dev *pci,
2122 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002124 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002125 struct snd_card *card;
Takashi Iwai9a34af42014-06-26 17:19:20 +02002126 struct hda_intel *hda;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002127 struct azx *chip;
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002128 bool schedule_probe;
Pavel Machek927fc862006-08-31 17:03:43 +02002129 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002131 if (dev >= SNDRV_CARDS)
2132 return -ENODEV;
2133 if (!enable[dev]) {
2134 dev++;
2135 return -ENOENT;
2136 }
2137
Takashi Iwai60c57722014-01-29 14:20:19 +01002138 err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
2139 0, &card);
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002140 if (err < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002141 dev_err(&pci->dev, "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002142 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 }
2144
Takashi Iwaia43ff5b2015-04-14 17:26:00 +02002145 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002146 if (err < 0)
2147 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002148 card->private_data = chip;
Takashi Iwai9a34af42014-06-26 17:19:20 +02002149 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002150
2151 pci_set_drvdata(pci, card);
2152
2153 err = register_vga_switcheroo(chip);
2154 if (err < 0) {
Lukas Wunner2b760d82015-09-04 20:49:36 +02002155 dev_err(card->dev, "Error registering vga_switcheroo client\n");
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002156 goto out_free;
2157 }
2158
2159 if (check_hdmi_disabled(pci)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002160 dev_info(card->dev, "VGA controller is disabled\n");
2161 dev_info(card->dev, "Delaying initialization\n");
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002162 chip->disabled = true;
2163 }
2164
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002165 schedule_probe = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166
Takashi Iwai4918cda2012-08-09 12:33:28 +02002167#ifdef CONFIG_SND_HDA_PATCH_LOADER
2168 if (patch[dev] && *patch[dev]) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01002169 dev_info(card->dev, "Applying patch firmware '%s'\n",
2170 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02002171 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
2172 &pci->dev, GFP_KERNEL, card,
2173 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002174 if (err < 0)
2175 goto out_free;
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002176 schedule_probe = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02002177 }
2178#endif /* CONFIG_SND_HDA_PATCH_LOADER */
2179
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002180#ifndef CONFIG_SND_HDA_I915
Takashi Iwai6ee8eeb2015-12-09 07:13:48 +01002181 if (CONTROLLER_IN_GPU(pci))
2182 dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
Wang Xingchao99a20082013-05-30 22:07:10 +08002183#endif
Wang Xingchao99a20082013-05-30 22:07:10 +08002184
Takashi Iwaiaad730d2013-12-02 13:33:57 +01002185 if (schedule_probe)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002186 schedule_work(&hda->probe_work);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002187
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002188 dev++;
Takashi Iwai88d071f2013-12-02 11:12:28 +01002189 if (chip->disabled)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002190 complete_all(&hda->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002191 return 0;
2192
2193out_free:
2194 snd_card_free(card);
2195 return err;
2196}
2197
Hans de Goede1ba8f9d2018-02-22 14:20:35 +01002198#ifdef CONFIG_PM
2199/* On some boards setting power_save to a non 0 value leads to clicking /
2200 * popping sounds when ever we enter/leave powersaving mode. Ideally we would
2201 * figure out how to avoid these sounds, but that is not always feasible.
2202 * So we keep a list of devices where we disable powersaving as its known
2203 * to causes problems on these devices.
2204 */
2205static struct snd_pci_quirk power_save_blacklist[] = {
2206 /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2207 SND_PCI_QUIRK(0x1849, 0x0c0c, "Asrock B85M-ITX", 0),
2208 /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2209 SND_PCI_QUIRK(0x1043, 0x8733, "Asus Prime X370-Pro", 0),
2210 /* https://bugzilla.kernel.org/show_bug.cgi?id=198611 */
2211 SND_PCI_QUIRK(0x17aa, 0x2227, "Lenovo X1 Carbon 3rd Gen", 0),
2212 {}
2213};
2214#endif /* CONFIG_PM */
2215
Dylan Reide62a42a2014-02-28 15:41:19 -08002216/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
2217static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
2218 [AZX_DRIVER_NVIDIA] = 8,
2219 [AZX_DRIVER_TERA] = 1,
2220};
2221
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01002222static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002223{
Takashi Iwai9a34af42014-06-26 17:19:20 +02002224 struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002225 struct hdac_bus *bus = azx_bus(chip);
Wang Xingchaoc67e2222013-05-30 22:07:08 +08002226 struct pci_dev *pci = chip->pci;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002227 int dev = chip->dev_index;
Hans de Goede1ba8f9d2018-02-22 14:20:35 +01002228 int val;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002229 int err;
2230
Takashi Iwaia41d1222015-04-14 22:13:18 +02002231 hda->probe_continued = 1;
Mengdong Lin795614d2015-04-29 17:43:36 +08002232
Takashi Iwaifcc88d92017-06-28 12:54:53 +02002233 /* bind with i915 if needed */
Takashi Iwaidba9b7b2017-06-29 16:18:12 +02002234 if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002235 err = snd_hdac_i915_init(bus);
Takashi Iwai535115b2015-06-12 07:53:58 +02002236 if (err < 0) {
2237 /* if the controller is bound only with HDMI/DP
2238 * (for HSW and BDW), we need to abort the probe;
2239 * for other chips, still continue probing as other
2240 * codecs can be on the same link.
2241 */
Takashi Iwaibed2e982016-01-20 15:00:26 +01002242 if (CONTROLLER_IN_GPU(pci)) {
2243 dev_err(chip->card->dev,
2244 "HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
Takashi Iwai535115b2015-06-12 07:53:58 +02002245 goto out_free;
Takashi Iwaifcc88d92017-06-28 12:54:53 +02002246 } else {
2247 /* don't bother any longer */
Takashi Iwaidba9b7b2017-06-29 16:18:12 +02002248 chip->driver_caps &=
2249 ~(AZX_DCAPS_I915_COMPONENT | AZX_DCAPS_I915_POWERWELL);
Takashi Iwaifcc88d92017-06-28 12:54:53 +02002250 }
Takashi Iwai535115b2015-06-12 07:53:58 +02002251 }
Takashi Iwaifcc88d92017-06-28 12:54:53 +02002252 }
2253
2254 /* Request display power well for the HDA controller or codec. For
2255 * Haswell/Broadwell, both the display HDA controller and codec need
2256 * this power. For other platforms, like Baytrail/Braswell, only the
2257 * display codec needs the power and it can be released after probe.
2258 */
2259 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) {
2260 /* HSW/BDW controllers need this power */
2261 if (CONTROLLER_IN_GPU(pci))
2262 hda->need_i915_power = 1;
Mengdong Lin795614d2015-04-29 17:43:36 +08002263
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002264 err = snd_hdac_display_power(bus, true);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02002265 if (err < 0) {
2266 dev_err(chip->card->dev,
2267 "Cannot turn on display power on i915\n");
Mengdong Lin795614d2015-04-29 17:43:36 +08002268 goto i915_power_fail;
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02002269 }
Wang Xingchao99a20082013-05-30 22:07:10 +08002270 }
2271
Takashi Iwai5c906802013-05-30 22:07:09 +08002272 err = azx_first_init(chip);
2273 if (err < 0)
2274 goto out_free;
2275
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002276#ifdef CONFIG_SND_HDA_INPUT_BEEP
2277 chip->beep_mode = beep_mode[dev];
2278#endif
2279
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280 /* create codec instances */
Takashi Iwai96d2bd62015-02-19 18:12:22 +01002281 err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
2282 if (err < 0)
2283 goto out_free;
2284
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002285#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02002286 if (chip->fw) {
Takashi Iwaia41d1222015-04-14 22:13:18 +02002287 err = snd_hda_load_patch(&chip->bus, chip->fw->size,
Takashi Iwai4918cda2012-08-09 12:33:28 +02002288 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002289 if (err < 0)
2290 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01002291#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02002292 release_firmware(chip->fw); /* no longer needed */
2293 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01002294#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002295 }
2296#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002297 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002298 err = azx_codec_configure(chip);
2299 if (err < 0)
2300 goto out_free;
2301 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002303 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002304 if (err < 0)
2305 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306
Takashi Iwaicb53c622007-08-10 17:21:45 +02002307 chip->running = 1;
Takashi Iwai65fcd412012-08-14 17:13:32 +02002308 azx_add_card_list(chip);
Hans de Goede1ba8f9d2018-02-22 14:20:35 +01002309
2310 val = power_save;
2311#ifdef CONFIG_PM
Takashi Iwai40088dc42018-03-12 13:55:48 +01002312 if (pm_blacklist) {
Hans de Goede1ba8f9d2018-02-22 14:20:35 +01002313 const struct snd_pci_quirk *q;
2314
Hans de Goede1ba8f9d2018-02-22 14:20:35 +01002315 q = snd_pci_quirk_lookup(chip->pci, power_save_blacklist);
2316 if (q && val) {
2317 dev_info(chip->card->dev, "device %04x:%04x is on the power_save blacklist, forcing power_save to 0\n",
2318 q->subvendor, q->subdevice);
2319 val = 0;
2320 }
2321 }
2322#endif /* CONFIG_PM */
2323 snd_hda_set_power_save(&chip->bus, val * 1000);
Takashi Iwai364aa712015-02-19 16:51:17 +01002324 if (azx_has_pm_runtime(chip) || hda->use_vga_switcheroo)
Ville Syrjälä30ff5952016-02-26 19:39:57 +02002325 pm_runtime_put_autosuspend(&pci->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002327out_free:
Takashi Iwaidba9b7b2017-06-29 16:18:12 +02002328 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL)
Mengdong Lin795614d2015-04-29 17:43:36 +08002329 && !hda->need_i915_power)
Mengdong Lin98d8fc62015-05-19 22:29:30 +08002330 snd_hdac_display_power(bus, false);
Mengdong Lin795614d2015-04-29 17:43:36 +08002331
2332i915_power_fail:
Takashi Iwai88d071f2013-12-02 11:12:28 +01002333 if (err < 0)
Takashi Iwai9a34af42014-06-26 17:19:20 +02002334 hda->init_failed = 1;
2335 complete_all(&hda->probe_wait);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002336 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337}
2338
Bill Pembertone23e7a12012-12-06 12:35:10 -05002339static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340{
Takashi Iwai91219472012-04-26 12:13:25 +02002341 struct snd_card *card = pci_get_drvdata(pci);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002342 struct azx *chip;
2343 struct hda_intel *hda;
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002344
Takashi Iwai991f86d2016-01-20 17:19:02 +01002345 if (card) {
Takashi Iwai0b8c8212016-02-15 16:37:24 +01002346 /* cancel the pending probing work */
Takashi Iwai991f86d2016-01-20 17:19:02 +01002347 chip = card->private_data;
2348 hda = container_of(chip, struct hda_intel, chip);
Takashi Iwaiab949d52017-01-02 11:37:04 +01002349 /* FIXME: below is an ugly workaround.
2350 * Both device_release_driver() and driver_probe_device()
2351 * take *both* the device's and its parent's lock before
2352 * calling the remove() and probe() callbacks. The codec
2353 * probe takes the locks of both the codec itself and its
2354 * parent, i.e. the PCI controller dev. Meanwhile, when
2355 * the PCI controller is unbound, it takes its lock, too
2356 * ==> ouch, a deadlock!
2357 * As a workaround, we unlock temporarily here the controller
2358 * device during cancel_work_sync() call.
2359 */
2360 device_unlock(&pci->dev);
Takashi Iwai0b8c8212016-02-15 16:37:24 +01002361 cancel_work_sync(&hda->probe_work);
Takashi Iwaiab949d52017-01-02 11:37:04 +01002362 device_lock(&pci->dev);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002363
Takashi Iwai91219472012-04-26 12:13:25 +02002364 snd_card_free(card);
Takashi Iwai991f86d2016-01-20 17:19:02 +01002365 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002366}
2367
Takashi Iwaib2a0baf2015-03-05 17:21:32 +01002368static void azx_shutdown(struct pci_dev *pci)
2369{
2370 struct snd_card *card = pci_get_drvdata(pci);
2371 struct azx *chip;
2372
2373 if (!card)
2374 return;
2375 chip = card->private_data;
2376 if (chip && chip->running)
2377 azx_stop_chip(chip);
2378}
2379
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380/* PCI IDs */
Benoit Taine6f51f6c2014-05-22 17:08:54 +02002381static const struct pci_device_id azx_ids[] = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002382 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02002383 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01002384 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07002385 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02002386 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01002387 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07002388 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02002389 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaide5d0ad2015-02-25 07:53:31 +01002390 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08002391 /* Lynx Point */
2392 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002393 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Takashi Iwai77f078002014-05-23 09:02:44 +02002394 /* 9 Series */
2395 { PCI_DEVICE(0x8086, 0x8ca0),
2396 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston884b0882013-02-08 17:29:40 -08002397 /* Wellsburg */
2398 { PCI_DEVICE(0x8086, 0x8d20),
2399 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2400 { PCI_DEVICE(0x8086, 0x8d21),
2401 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Alexandra Yates5cf92c82015-11-04 15:56:09 -08002402 /* Lewisburg */
2403 { PCI_DEVICE(0x8086, 0xa1f0),
Jaroslav Kyselae7480b32017-02-15 17:09:42 +01002404 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
Alexandra Yates5cf92c82015-11-04 15:56:09 -08002405 { PCI_DEVICE(0x8086, 0xa270),
Jaroslav Kyselae7480b32017-02-15 17:09:42 +01002406 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
James Ralston144dad92012-08-09 09:38:59 -07002407 /* Lynx Point-LP */
2408 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002409 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07002410 /* Lynx Point-LP */
2411 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002412 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston4eeca492013-11-04 09:27:45 -08002413 /* Wildcat Point-LP */
2414 { PCI_DEVICE(0x8086, 0x9ca0),
2415 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralstonc8b00fd2014-10-13 15:22:03 -07002416 /* Sunrise Point */
2417 { PCI_DEVICE(0x8086, 0xa170),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002418 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
Devin Rylesb4565912014-11-07 18:02:47 -05002419 /* Sunrise Point-LP */
2420 { PCI_DEVICE(0x8086, 0x9d70),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002421 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul35639a0e2016-06-09 11:32:14 +05302422 /* Kabylake */
2423 { PCI_DEVICE(0x8086, 0xa171),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002424 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul35639a0e2016-06-09 11:32:14 +05302425 /* Kabylake-LP */
2426 { PCI_DEVICE(0x8086, 0x9d71),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002427 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
Vinod Koul68581072016-06-29 10:27:52 +05302428 /* Kabylake-H */
2429 { PCI_DEVICE(0x8086, 0xa2f0),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002430 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
Megha Deye79b0002017-06-14 09:51:56 +05302431 /* Coffelake */
2432 { PCI_DEVICE(0x8086, 0xa348),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002433 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
Guneshwor Singh2357f6f2017-08-05 14:05:46 +05302434 /* Cannonlake */
2435 { PCI_DEVICE(0x8086, 0x9dc8),
2436 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
Lu, Hanc87693d2015-11-19 23:25:12 +08002437 /* Broxton-P(Apollolake) */
2438 { PCI_DEVICE(0x8086, 0x5a98),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002439 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
Lu, Han9859a972016-04-20 10:08:43 +08002440 /* Broxton-T */
2441 { PCI_DEVICE(0x8086, 0x1a98),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002442 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
Vinod Koul44b46d72017-02-25 04:12:40 +05302443 /* Gemini-Lake */
2444 { PCI_DEVICE(0x8086, 0x3198),
Takashi Iwaia4b47932017-06-14 07:26:00 +02002445 .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08002446 /* Haswell */
Wang Xingchao4a7c5162013-02-01 22:42:19 +08002447 { PCI_DEVICE(0x8086, 0x0a0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002448 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08002449 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002450 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Wang Xingchaod279fae2012-09-17 13:10:23 +08002451 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwaifab12852013-11-05 17:54:05 +01002452 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
Mengdong Lin862d7612014-01-08 15:55:14 -05002453 /* Broadwell */
2454 { PCI_DEVICE(0x8086, 0x160c),
Libin Yang54a04052014-06-09 15:28:59 +08002455 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05002456 /* 5 Series/3400 */
2457 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2c1350f2013-02-14 09:44:55 +01002458 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
Takashi Iwaif748abc2013-01-29 10:12:23 +01002459 /* Poulsbo */
Takashi Iwai9477c582011-05-25 09:11:37 +02002460 { PCI_DEVICE(0x8086, 0x811b),
Takashi Iwai66032492015-12-01 16:49:35 +01002461 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
Takashi Iwaif748abc2013-01-29 10:12:23 +01002462 /* Oaktrail */
Li Peng09904b92011-12-28 15:17:26 +00002463 { PCI_DEVICE(0x8086, 0x080a),
Takashi Iwai66032492015-12-01 16:49:35 +01002464 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
Chew, Chiau Eee44007e2013-05-16 15:36:12 +08002465 /* BayTrail */
2466 { PCI_DEVICE(0x8086, 0x0f04),
Mengdong Lin40cc2392015-04-21 13:12:23 +08002467 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
Libin Yangf31b2ff2014-08-04 09:22:44 +08002468 /* Braswell */
2469 { PCI_DEVICE(0x8086, 0x2284),
Libin Yang2d846c72015-04-07 20:32:20 +08002470 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002471 /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002472 { PCI_DEVICE(0x8086, 0x2668),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002473 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2474 /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002475 { PCI_DEVICE(0x8086, 0x27d8),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002476 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2477 /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002478 { PCI_DEVICE(0x8086, 0x269a),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002479 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2480 /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002481 { PCI_DEVICE(0x8086, 0x284b),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002482 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2483 /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002484 { PCI_DEVICE(0x8086, 0x293e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002485 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2486 /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002487 { PCI_DEVICE(0x8086, 0x293f),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002488 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2489 /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002490 { PCI_DEVICE(0x8086, 0x3a3e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002491 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2492 /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002493 { PCI_DEVICE(0x8086, 0x3a6e),
Takashi Iwaib42b4af2014-12-03 09:47:20 +01002494 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
Takashi Iwaib6864532010-09-15 10:17:26 +02002495 /* Generic Intel */
2496 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
2497 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2498 .class_mask = 0xffffff,
Takashi Iwai103884a2014-12-03 09:56:20 +01002499 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02002500 /* ATI SB 450/600/700/800/900 */
2501 { PCI_DEVICE(0x1002, 0x437b),
2502 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2503 { PCI_DEVICE(0x1002, 0x4383),
2504 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2505 /* AMD Hudson */
2506 { PCI_DEVICE(0x1022, 0x780d),
2507 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Vijendar Mukunda9ceace32017-11-23 20:07:00 +05302508 /* AMD Raven */
2509 { PCI_DEVICE(0x1022, 0x15e3),
2510 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01002511 /* ATI HDMI */
Maruthi Srinivas Bayyavarapufd483312016-08-03 16:46:39 +05302512 { PCI_DEVICE(0x1002, 0x0002),
2513 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Alex Deucher650474f2015-06-24 14:37:18 -04002514 { PCI_DEVICE(0x1002, 0x1308),
2515 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302516 { PCI_DEVICE(0x1002, 0x157a),
2517 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Awais Belald716fb02016-07-12 15:21:28 +05002518 { PCI_DEVICE(0x1002, 0x15b3),
2519 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai9477c582011-05-25 09:11:37 +02002520 { PCI_DEVICE(0x1002, 0x793b),
2521 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2522 { PCI_DEVICE(0x1002, 0x7919),
2523 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2524 { PCI_DEVICE(0x1002, 0x960f),
2525 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2526 { PCI_DEVICE(0x1002, 0x970f),
2527 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Alex Deucher650474f2015-06-24 14:37:18 -04002528 { PCI_DEVICE(0x1002, 0x9840),
2529 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai9477c582011-05-25 09:11:37 +02002530 { PCI_DEVICE(0x1002, 0xaa00),
2531 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2532 { PCI_DEVICE(0x1002, 0xaa08),
2533 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2534 { PCI_DEVICE(0x1002, 0xaa10),
2535 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2536 { PCI_DEVICE(0x1002, 0xaa18),
2537 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2538 { PCI_DEVICE(0x1002, 0xaa20),
2539 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2540 { PCI_DEVICE(0x1002, 0xaa28),
2541 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2542 { PCI_DEVICE(0x1002, 0xaa30),
2543 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2544 { PCI_DEVICE(0x1002, 0xaa38),
2545 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2546 { PCI_DEVICE(0x1002, 0xaa40),
2547 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2548 { PCI_DEVICE(0x1002, 0xaa48),
2549 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Clemens Ladischbbaa0d62013-11-05 09:27:10 +01002550 { PCI_DEVICE(0x1002, 0xaa50),
2551 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2552 { PCI_DEVICE(0x1002, 0xaa58),
2553 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2554 { PCI_DEVICE(0x1002, 0xaa60),
2555 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2556 { PCI_DEVICE(0x1002, 0xaa68),
2557 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2558 { PCI_DEVICE(0x1002, 0xaa80),
2559 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2560 { PCI_DEVICE(0x1002, 0xaa88),
2561 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2562 { PCI_DEVICE(0x1002, 0xaa90),
2563 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2564 { PCI_DEVICE(0x1002, 0xaa98),
2565 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08002566 { PCI_DEVICE(0x1002, 0x9902),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002567 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002568 { PCI_DEVICE(0x1002, 0xaaa0),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002569 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002570 { PCI_DEVICE(0x1002, 0xaaa8),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002571 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Andiry Xu1815b342011-12-14 16:10:27 +08002572 { PCI_DEVICE(0x1002, 0xaab0),
Takashi Iwai37e661e2014-11-25 11:28:07 +01002573 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302574 { PCI_DEVICE(0x1002, 0xaac0),
2575 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai0fa372b2015-05-27 16:17:19 +02002576 { PCI_DEVICE(0x1002, 0xaac8),
2577 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu50228132015-07-20 19:56:18 +05302578 { PCI_DEVICE(0x1002, 0xaad8),
2579 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2580 { PCI_DEVICE(0x1002, 0xaae8),
2581 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Maruthi Srinivas Bayyavarapu8eb22212016-03-31 18:10:03 +05302582 { PCI_DEVICE(0x1002, 0xaae0),
2583 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2584 { PCI_DEVICE(0x1002, 0xaaf0),
2585 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
Takashi Iwai87218e92008-02-21 08:13:11 +01002586 /* VIA VT8251/VT8237A */
Takashi Iwai26f05712015-12-17 08:29:53 +01002587 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08002588 /* VIA GFX VT7122/VX900 */
2589 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
2590 /* VIA GFX VT6122/VX11 */
2591 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01002592 /* SIS966 */
2593 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2594 /* ULI M5461 */
2595 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2596 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01002597 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2598 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2599 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002600 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002601 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02002602 { PCI_DEVICE(0x6549, 0x1200),
2603 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07002604 { PCI_DEVICE(0x6549, 0x2200),
2605 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002606 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02002607 /* CTHDA chips */
2608 { PCI_DEVICE(0x1102, 0x0010),
2609 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
2610 { PCI_DEVICE(0x1102, 0x0012),
2611 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai8eeaa2f2014-02-10 09:48:47 +01002612#if !IS_ENABLED(CONFIG_SND_CTXFI)
Takashi Iwai313f6e22009-05-18 12:40:52 +02002613 /* the following entry conflicts with snd-ctxfi driver,
2614 * as ctxfi driver mutates from HD-audio to native mode with
2615 * a special command sequence.
2616 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002617 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2618 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2619 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002620 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwaief85f292015-12-17 08:12:37 +01002621 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002622#else
2623 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02002624 { PCI_DEVICE(0x1102, 0x0009),
2625 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwaief85f292015-12-17 08:12:37 +01002626 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002627#endif
Takashi Iwaic563f472014-08-06 14:27:42 +02002628 /* CM8888 */
2629 { PCI_DEVICE(0x13f6, 0x5011),
2630 .driver_data = AZX_DRIVER_CMEDIA |
Takashi Iwai37e661e2014-11-25 11:28:07 +01002631 AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
Otavio Salvadore35d4b12010-09-26 23:35:06 -03002632 /* Vortex86MX */
2633 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01002634 /* VMware HDAudio */
2635 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08002636 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01002637 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2638 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2639 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002640 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08002641 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2642 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2643 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02002644 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002645 { 0, }
2646};
2647MODULE_DEVICE_TABLE(pci, azx_ids);
2648
2649/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002650static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02002651 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652 .id_table = azx_ids,
2653 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05002654 .remove = azx_remove,
Takashi Iwaib2a0baf2015-03-05 17:21:32 +01002655 .shutdown = azx_shutdown,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002656 .driver = {
2657 .pm = AZX_PM_OPS,
2658 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002659};
2660
Takashi Iwaie9f66d92012-04-24 12:25:00 +02002661module_pci_driver(azx_driver);