blob: 68bf4f8fd64c7d1f74e60a6b243bfaa406768606 [file] [log] [blame]
Jeffy Chen307a2e92015-12-11 09:30:50 +08001/*
2 * Copyright (c) 2015 Rockchip Electronics Co. Ltd.
3 * Author: Xing Zheng <zhengxing@rock-chips.com>
4 * Jeffy Chen <jeffy.chen@rock-chips.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include <linux/clk-provider.h>
Stephen Boyd62e59c42019-04-18 15:20:22 -070018#include <linux/io.h>
Jeffy Chen307a2e92015-12-11 09:30:50 +080019#include <linux/of.h>
20#include <linux/of_address.h>
21#include <linux/syscore_ops.h>
22#include <dt-bindings/clock/rk3228-cru.h>
23#include "clk.h"
24
25#define RK3228_GRF_SOC_STATUS0 0x480
26
27enum rk3228_plls {
28 apll, dpll, cpll, gpll,
29};
30
31static struct rockchip_pll_rate_table rk3228_pll_rates[] = {
32 /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
33 RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
34 RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0),
35 RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0),
36 RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0),
37 RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0),
38 RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0),
39 RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0),
40 RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0),
41 RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0),
42 RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0),
43 RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0),
44 RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0),
45 RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0),
46 RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0),
47 RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0),
48 RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0),
49 RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0),
50 RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0),
51 RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0),
52 RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0),
53 RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
54 RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0),
55 RK3036_PLL_RATE( 984000000, 1, 82, 2, 1, 1, 0),
56 RK3036_PLL_RATE( 960000000, 1, 80, 2, 1, 1, 0),
57 RK3036_PLL_RATE( 936000000, 1, 78, 2, 1, 1, 0),
58 RK3036_PLL_RATE( 912000000, 1, 76, 2, 1, 1, 0),
59 RK3036_PLL_RATE( 900000000, 4, 300, 2, 1, 1, 0),
60 RK3036_PLL_RATE( 888000000, 1, 74, 2, 1, 1, 0),
61 RK3036_PLL_RATE( 864000000, 1, 72, 2, 1, 1, 0),
62 RK3036_PLL_RATE( 840000000, 1, 70, 2, 1, 1, 0),
63 RK3036_PLL_RATE( 816000000, 1, 68, 2, 1, 1, 0),
64 RK3036_PLL_RATE( 800000000, 6, 400, 2, 1, 1, 0),
65 RK3036_PLL_RATE( 700000000, 6, 350, 2, 1, 1, 0),
66 RK3036_PLL_RATE( 696000000, 1, 58, 2, 1, 1, 0),
67 RK3036_PLL_RATE( 600000000, 1, 75, 3, 1, 1, 0),
68 RK3036_PLL_RATE( 594000000, 2, 99, 2, 1, 1, 0),
69 RK3036_PLL_RATE( 504000000, 1, 63, 3, 1, 1, 0),
70 RK3036_PLL_RATE( 500000000, 6, 250, 2, 1, 1, 0),
71 RK3036_PLL_RATE( 408000000, 1, 68, 2, 2, 1, 0),
72 RK3036_PLL_RATE( 312000000, 1, 52, 2, 2, 1, 0),
73 RK3036_PLL_RATE( 216000000, 1, 72, 4, 2, 1, 0),
74 RK3036_PLL_RATE( 96000000, 1, 64, 4, 4, 1, 0),
75 { /* sentinel */ },
76};
77
78#define RK3228_DIV_CPU_MASK 0x1f
79#define RK3228_DIV_CPU_SHIFT 8
80
81#define RK3228_DIV_PERI_MASK 0xf
82#define RK3228_DIV_PERI_SHIFT 0
83#define RK3228_DIV_ACLK_MASK 0x7
84#define RK3228_DIV_ACLK_SHIFT 4
85#define RK3228_DIV_HCLK_MASK 0x3
86#define RK3228_DIV_HCLK_SHIFT 8
87#define RK3228_DIV_PCLK_MASK 0x7
88#define RK3228_DIV_PCLK_SHIFT 12
89
Elaine Zhangf88b8e72017-04-28 15:02:45 +080090#define RK3228_CLKSEL1(_core_aclk_div, _core_peri_div) \
Jeffy Chen307a2e92015-12-11 09:30:50 +080091 { \
92 .reg = RK2928_CLKSEL_CON(1), \
93 .val = HIWORD_UPDATE(_core_peri_div, RK3228_DIV_PERI_MASK, \
Elaine Zhangf88b8e72017-04-28 15:02:45 +080094 RK3228_DIV_PERI_SHIFT) | \
95 HIWORD_UPDATE(_core_aclk_div, RK3228_DIV_ACLK_MASK, \
96 RK3228_DIV_ACLK_SHIFT), \
97}
Jeffy Chen307a2e92015-12-11 09:30:50 +080098
Elaine Zhangf88b8e72017-04-28 15:02:45 +080099#define RK3228_CPUCLK_RATE(_prate, _core_aclk_div, _core_peri_div) \
100 { \
101 .prate = _prate, \
102 .divs = { \
103 RK3228_CLKSEL1(_core_aclk_div, _core_peri_div), \
104 }, \
Jeffy Chen307a2e92015-12-11 09:30:50 +0800105 }
106
107static struct rockchip_cpuclk_rate_table rk3228_cpuclk_rates[] __initdata = {
Elaine Zhangf88b8e72017-04-28 15:02:45 +0800108 RK3228_CPUCLK_RATE(1800000000, 1, 7),
109 RK3228_CPUCLK_RATE(1704000000, 1, 7),
110 RK3228_CPUCLK_RATE(1608000000, 1, 7),
111 RK3228_CPUCLK_RATE(1512000000, 1, 7),
112 RK3228_CPUCLK_RATE(1488000000, 1, 5),
Justin Swartzf14b3c92019-05-16 12:44:36 +0000113 RK3228_CPUCLK_RATE(1464000000, 1, 5),
Elaine Zhangf88b8e72017-04-28 15:02:45 +0800114 RK3228_CPUCLK_RATE(1416000000, 1, 5),
115 RK3228_CPUCLK_RATE(1392000000, 1, 5),
116 RK3228_CPUCLK_RATE(1296000000, 1, 5),
117 RK3228_CPUCLK_RATE(1200000000, 1, 5),
118 RK3228_CPUCLK_RATE(1104000000, 1, 5),
119 RK3228_CPUCLK_RATE(1008000000, 1, 5),
120 RK3228_CPUCLK_RATE(912000000, 1, 5),
121 RK3228_CPUCLK_RATE(816000000, 1, 3),
122 RK3228_CPUCLK_RATE(696000000, 1, 3),
123 RK3228_CPUCLK_RATE(600000000, 1, 3),
124 RK3228_CPUCLK_RATE(408000000, 1, 1),
125 RK3228_CPUCLK_RATE(312000000, 1, 1),
126 RK3228_CPUCLK_RATE(216000000, 1, 1),
127 RK3228_CPUCLK_RATE(96000000, 1, 1),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800128};
129
130static const struct rockchip_cpuclk_reg_data rk3228_cpuclk_data = {
131 .core_reg = RK2928_CLKSEL_CON(0),
132 .div_core_shift = 0,
133 .div_core_mask = 0x1f,
Xing Zheng268aeba2016-03-09 10:37:03 +0800134 .mux_core_alt = 1,
135 .mux_core_main = 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800136 .mux_core_shift = 6,
Xing Zheng268aeba2016-03-09 10:37:03 +0800137 .mux_core_mask = 0x1,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800138};
139
140PNAME(mux_pll_p) = { "clk_24m", "xin24m" };
141
142PNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_ddr", "apll_ddr" };
143PNAME(mux_armclk_p) = { "apll_core", "gpll_core", "dpll_core" };
144PNAME(mux_usb480m_phy_p) = { "usb480m_phy0", "usb480m_phy1" };
145PNAME(mux_usb480m_p) = { "usb480m_phy", "xin24m" };
146PNAME(mux_hdmiphy_p) = { "hdmiphy_phy", "xin24m" };
147PNAME(mux_aclk_cpu_src_p) = { "cpll_aclk_cpu", "gpll_aclk_cpu", "hdmiphy_aclk_cpu" };
148
149PNAME(mux_pll_src_4plls_p) = { "cpll", "gpll", "hdmiphy" "usb480m" };
150PNAME(mux_pll_src_3plls_p) = { "cpll", "gpll", "hdmiphy" };
151PNAME(mux_pll_src_2plls_p) = { "cpll", "gpll" };
152PNAME(mux_sclk_hdmi_cec_p) = { "cpll", "gpll", "xin24m" };
153PNAME(mux_aclk_peri_src_p) = { "cpll_peri", "gpll_peri", "hdmiphy_peri" };
154PNAME(mux_mmc_src_p) = { "cpll", "gpll", "xin24m", "usb480m" };
155PNAME(mux_pll_src_cpll_gpll_usb480m_p) = { "cpll", "gpll", "usb480m" };
156
157PNAME(mux_sclk_rga_p) = { "gpll", "cpll", "sclk_rga_src" };
158
159PNAME(mux_sclk_vop_src_p) = { "gpll_vop", "cpll_vop" };
160PNAME(mux_dclk_vop_p) = { "hdmiphy", "sclk_vop_pre" };
161
162PNAME(mux_i2s0_p) = { "i2s0_src", "i2s0_frac", "ext_i2s", "xin12m" };
163PNAME(mux_i2s1_pre_p) = { "i2s1_src", "i2s1_frac", "ext_i2s", "xin12m" };
164PNAME(mux_i2s_out_p) = { "i2s1_pre", "xin12m" };
165PNAME(mux_i2s2_p) = { "i2s2_src", "i2s2_frac", "xin12m" };
166PNAME(mux_sclk_spdif_p) = { "sclk_spdif_src", "spdif_frac", "xin12m" };
167
168PNAME(mux_aclk_gpu_pre_p) = { "cpll_gpu", "gpll_gpu", "hdmiphy_gpu", "usb480m_gpu" };
169
170PNAME(mux_uart0_p) = { "uart0_src", "uart0_frac", "xin24m" };
171PNAME(mux_uart1_p) = { "uart1_src", "uart1_frac", "xin24m" };
172PNAME(mux_uart2_p) = { "uart2_src", "uart2_frac", "xin24m" };
173
Xing Zheng09f68422016-06-21 12:53:30 +0800174PNAME(mux_sclk_mac_extclk_p) = { "ext_gmac", "phy_50m_out" };
175PNAME(mux_sclk_gmac_pre_p) = { "sclk_gmac_src", "sclk_mac_extclk" };
Jeffy Chen307a2e92015-12-11 09:30:50 +0800176PNAME(mux_sclk_macphy_p) = { "sclk_gmac_src", "ext_gmac" };
177
178static struct rockchip_pll_clock rk3228_pll_clks[] __initdata = {
179 [apll] = PLL(pll_rk3036, PLL_APLL, "apll", mux_pll_p, 0, RK2928_PLL_CON(0),
180 RK2928_MODE_CON, 0, 7, 0, rk3228_pll_rates),
181 [dpll] = PLL(pll_rk3036, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(3),
182 RK2928_MODE_CON, 4, 6, 0, NULL),
183 [cpll] = PLL(pll_rk3036, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(6),
184 RK2928_MODE_CON, 8, 8, 0, NULL),
185 [gpll] = PLL(pll_rk3036, PLL_GPLL, "gpll", mux_pll_p, 0, RK2928_PLL_CON(9),
186 RK2928_MODE_CON, 12, 9, ROCKCHIP_PLL_SYNC_RATE, rk3228_pll_rates),
187};
188
189#define MFLAGS CLK_MUX_HIWORD_MASK
190#define DFLAGS CLK_DIVIDER_HIWORD_MASK
191#define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
192
Xing Zhengcb87df52016-06-21 12:53:28 +0800193static struct rockchip_clk_branch rk3228_i2s0_fracmux __initdata =
194 MUX(0, "i2s0_pre", mux_i2s0_p, CLK_SET_RATE_PARENT,
195 RK2928_CLKSEL_CON(9), 8, 2, MFLAGS);
196
197static struct rockchip_clk_branch rk3228_i2s1_fracmux __initdata =
198 MUX(0, "i2s1_pre", mux_i2s1_pre_p, CLK_SET_RATE_PARENT,
199 RK2928_CLKSEL_CON(3), 8, 2, MFLAGS);
200
201static struct rockchip_clk_branch rk3228_i2s2_fracmux __initdata =
202 MUX(0, "i2s2_pre", mux_i2s2_p, CLK_SET_RATE_PARENT,
203 RK2928_CLKSEL_CON(16), 8, 2, MFLAGS);
204
205static struct rockchip_clk_branch rk3228_spdif_fracmux __initdata =
206 MUX(SCLK_SPDIF, "sclk_spdif", mux_sclk_spdif_p, CLK_SET_RATE_PARENT,
207 RK2928_CLKSEL_CON(6), 8, 2, MFLAGS);
208
209static struct rockchip_clk_branch rk3228_uart0_fracmux __initdata =
210 MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
211 RK2928_CLKSEL_CON(13), 8, 2, MFLAGS);
212
213static struct rockchip_clk_branch rk3228_uart1_fracmux __initdata =
214 MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
215 RK2928_CLKSEL_CON(14), 8, 2, MFLAGS);
216
217static struct rockchip_clk_branch rk3228_uart2_fracmux __initdata =
218 MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
219 RK2928_CLKSEL_CON(15), 8, 2, MFLAGS);
220
Jeffy Chen307a2e92015-12-11 09:30:50 +0800221static struct rockchip_clk_branch rk3228_clk_branches[] __initdata = {
222 /*
223 * Clock-Architecture Diagram 1
224 */
225
226 DIV(0, "clk_24m", "xin24m", CLK_IGNORE_UNUSED,
227 RK2928_CLKSEL_CON(4), 8, 5, DFLAGS),
228
229 /* PD_DDR */
230 GATE(0, "apll_ddr", "apll", CLK_IGNORE_UNUSED,
231 RK2928_CLKGATE_CON(0), 2, GFLAGS),
232 GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
233 RK2928_CLKGATE_CON(0), 2, GFLAGS),
234 GATE(0, "gpll_ddr", "gpll", CLK_IGNORE_UNUSED,
235 RK2928_CLKGATE_CON(0), 2, GFLAGS),
236 COMPOSITE(0, "ddrphy4x", mux_ddrphy_p, CLK_IGNORE_UNUSED,
237 RK2928_CLKSEL_CON(26), 8, 2, MFLAGS, 0, 3, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
238 RK2928_CLKGATE_CON(7), 1, GFLAGS),
239 GATE(0, "ddrc", "ddrphy_pre", CLK_IGNORE_UNUSED,
240 RK2928_CLKGATE_CON(8), 5, GFLAGS),
Heiko Stuebner36714522015-06-20 16:06:02 +0200241 FACTOR_GATE(0, "ddrphy", "ddrphy4x", CLK_IGNORE_UNUSED, 1, 4,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800242 RK2928_CLKGATE_CON(7), 0, GFLAGS),
243
244 /* PD_CORE */
245 GATE(0, "dpll_core", "dpll", CLK_IGNORE_UNUSED,
246 RK2928_CLKGATE_CON(0), 6, GFLAGS),
247 GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
248 RK2928_CLKGATE_CON(0), 6, GFLAGS),
249 GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
250 RK2928_CLKGATE_CON(0), 6, GFLAGS),
251 COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED,
252 RK2928_CLKSEL_CON(1), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
253 RK2928_CLKGATE_CON(4), 1, GFLAGS),
254 COMPOSITE_NOMUX(0, "armcore", "armclk", CLK_IGNORE_UNUSED,
255 RK2928_CLKSEL_CON(1), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
256 RK2928_CLKGATE_CON(4), 0, GFLAGS),
257
258 /* PD_MISC */
Heiko Stuebner794e94ca2019-06-14 10:59:48 +0200259 MUX(SCLK_HDMI_PHY, "hdmiphy", mux_hdmiphy_p, CLK_SET_RATE_PARENT,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800260 RK2928_MISC_CON, 13, 1, MFLAGS),
261 MUX(0, "usb480m_phy", mux_usb480m_phy_p, CLK_SET_RATE_PARENT,
262 RK2928_MISC_CON, 14, 1, MFLAGS),
263 MUX(0, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
264 RK2928_MISC_CON, 15, 1, MFLAGS),
265
266 /* PD_BUS */
267 GATE(0, "hdmiphy_aclk_cpu", "hdmiphy", CLK_IGNORE_UNUSED,
268 RK2928_CLKGATE_CON(0), 1, GFLAGS),
269 GATE(0, "gpll_aclk_cpu", "gpll", CLK_IGNORE_UNUSED,
270 RK2928_CLKGATE_CON(0), 1, GFLAGS),
271 GATE(0, "cpll_aclk_cpu", "cpll", CLK_IGNORE_UNUSED,
272 RK2928_CLKGATE_CON(0), 1, GFLAGS),
273 COMPOSITE_NOGATE(0, "aclk_cpu_src", mux_aclk_cpu_src_p, 0,
274 RK2928_CLKSEL_CON(0), 13, 2, MFLAGS, 8, 5, DFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800275 GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_src", 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800276 RK2928_CLKGATE_CON(6), 0, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800277 COMPOSITE_NOMUX(HCLK_CPU, "hclk_cpu", "aclk_cpu_src", 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800278 RK2928_CLKSEL_CON(1), 8, 2, DFLAGS,
279 RK2928_CLKGATE_CON(6), 1, GFLAGS),
280 COMPOSITE_NOMUX(0, "pclk_bus_src", "aclk_cpu_src", 0,
281 RK2928_CLKSEL_CON(1), 12, 3, DFLAGS,
282 RK2928_CLKGATE_CON(6), 2, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800283 GATE(PCLK_CPU, "pclk_cpu", "pclk_bus_src", 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800284 RK2928_CLKGATE_CON(6), 3, GFLAGS),
285 GATE(0, "pclk_phy_pre", "pclk_bus_src", 0,
286 RK2928_CLKGATE_CON(6), 4, GFLAGS),
287 GATE(0, "pclk_ddr_pre", "pclk_bus_src", 0,
288 RK2928_CLKGATE_CON(6), 13, GFLAGS),
289
290 /* PD_VIDEO */
Elaine Zhang5d259562017-04-28 15:02:47 +0800291 COMPOSITE(ACLK_VPU_PRE, "aclk_vpu_pre", mux_pll_src_4plls_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800292 RK2928_CLKSEL_CON(32), 5, 2, MFLAGS, 0, 5, DFLAGS,
293 RK2928_CLKGATE_CON(3), 11, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800294 FACTOR_GATE(HCLK_VPU_PRE, "hclk_vpu_pre", "aclk_vpu_pre", 0, 1, 4,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800295 RK2928_CLKGATE_CON(4), 4, GFLAGS),
296
Elaine Zhang5d259562017-04-28 15:02:47 +0800297 COMPOSITE(ACLK_RKVDEC_PRE, "aclk_rkvdec_pre", mux_pll_src_4plls_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800298 RK2928_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 5, DFLAGS,
299 RK2928_CLKGATE_CON(3), 2, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800300 FACTOR_GATE(HCLK_RKVDEC_PRE, "hclk_rkvdec_pre", "aclk_rkvdec_pre", 0, 1, 4,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800301 RK2928_CLKGATE_CON(4), 5, GFLAGS),
302
Elaine Zhang5d259562017-04-28 15:02:47 +0800303 COMPOSITE(SCLK_VDEC_CABAC, "sclk_vdec_cabac", mux_pll_src_4plls_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800304 RK2928_CLKSEL_CON(28), 14, 2, MFLAGS, 8, 5, DFLAGS,
305 RK2928_CLKGATE_CON(3), 3, GFLAGS),
306
Elaine Zhang5d259562017-04-28 15:02:47 +0800307 COMPOSITE(SCLK_VDEC_CORE, "sclk_vdec_core", mux_pll_src_4plls_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800308 RK2928_CLKSEL_CON(34), 13, 2, MFLAGS, 8, 5, DFLAGS,
309 RK2928_CLKGATE_CON(3), 4, GFLAGS),
310
311 /* PD_VIO */
Elaine Zhang5d259562017-04-28 15:02:47 +0800312 COMPOSITE(ACLK_IEP_PRE, "aclk_iep_pre", mux_pll_src_4plls_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800313 RK2928_CLKSEL_CON(31), 5, 2, MFLAGS, 0, 5, DFLAGS,
314 RK2928_CLKGATE_CON(3), 0, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800315 DIV(HCLK_VIO_PRE, "hclk_vio_pre", "aclk_iep_pre", 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800316 RK2928_CLKSEL_CON(2), 0, 5, DFLAGS),
317
Elaine Zhang5d259562017-04-28 15:02:47 +0800318 COMPOSITE(ACLK_HDCP_PRE, "aclk_hdcp_pre", mux_pll_src_4plls_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800319 RK2928_CLKSEL_CON(31), 13, 2, MFLAGS, 8, 5, DFLAGS,
320 RK2928_CLKGATE_CON(1), 4, GFLAGS),
321
322 MUX(0, "sclk_rga_src", mux_pll_src_4plls_p, 0,
323 RK2928_CLKSEL_CON(33), 13, 2, MFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800324 COMPOSITE_NOMUX(ACLK_RGA_PRE, "aclk_rga_pre", "sclk_rga_src", 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800325 RK2928_CLKSEL_CON(33), 8, 5, DFLAGS,
326 RK2928_CLKGATE_CON(1), 2, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800327 COMPOSITE(SCLK_RGA, "sclk_rga", mux_sclk_rga_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800328 RK2928_CLKSEL_CON(22), 5, 2, MFLAGS, 0, 5, DFLAGS,
329 RK2928_CLKGATE_CON(3), 6, GFLAGS),
330
Elaine Zhang5d259562017-04-28 15:02:47 +0800331 COMPOSITE(ACLK_VOP_PRE, "aclk_vop_pre", mux_pll_src_4plls_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800332 RK2928_CLKSEL_CON(33), 5, 2, MFLAGS, 0, 5, DFLAGS,
333 RK2928_CLKGATE_CON(1), 1, GFLAGS),
334
Elaine Zhang5d259562017-04-28 15:02:47 +0800335 COMPOSITE(SCLK_HDCP, "sclk_hdcp", mux_pll_src_3plls_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800336 RK2928_CLKSEL_CON(23), 14, 2, MFLAGS, 8, 6, DFLAGS,
337 RK2928_CLKGATE_CON(3), 5, GFLAGS),
338
Yakir Yangbdc7dee2016-02-24 18:16:28 +0800339 GATE(SCLK_HDMI_HDCP, "sclk_hdmi_hdcp", "xin24m", 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800340 RK2928_CLKGATE_CON(3), 7, GFLAGS),
341
Elaine Zhang5d259562017-04-28 15:02:47 +0800342 COMPOSITE(SCLK_HDMI_CEC, "sclk_hdmi_cec", mux_sclk_hdmi_cec_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800343 RK2928_CLKSEL_CON(21), 14, 2, MFLAGS, 0, 14, DFLAGS,
344 RK2928_CLKGATE_CON(3), 8, GFLAGS),
345
346 /* PD_PERI */
347 GATE(0, "cpll_peri", "cpll", CLK_IGNORE_UNUSED,
348 RK2928_CLKGATE_CON(2), 0, GFLAGS),
349 GATE(0, "gpll_peri", "gpll", CLK_IGNORE_UNUSED,
350 RK2928_CLKGATE_CON(2), 0, GFLAGS),
351 GATE(0, "hdmiphy_peri", "hdmiphy", CLK_IGNORE_UNUSED,
352 RK2928_CLKGATE_CON(2), 0, GFLAGS),
353 COMPOSITE_NOGATE(0, "aclk_peri_src", mux_aclk_peri_src_p, 0,
354 RK2928_CLKSEL_CON(10), 10, 2, MFLAGS, 0, 5, DFLAGS),
355 COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_src", 0,
356 RK2928_CLKSEL_CON(10), 12, 3, DFLAGS,
357 RK2928_CLKGATE_CON(5), 2, GFLAGS),
358 COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_src", 0,
359 RK2928_CLKSEL_CON(10), 8, 2, DFLAGS,
360 RK2928_CLKGATE_CON(5), 1, GFLAGS),
361 GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", 0,
362 RK2928_CLKGATE_CON(5), 0, GFLAGS),
363
364 GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
365 RK2928_CLKGATE_CON(6), 5, GFLAGS),
366 GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
367 RK2928_CLKGATE_CON(6), 6, GFLAGS),
368 GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
369 RK2928_CLKGATE_CON(6), 7, GFLAGS),
370 GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
371 RK2928_CLKGATE_CON(6), 8, GFLAGS),
372 GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
373 RK2928_CLKGATE_CON(6), 9, GFLAGS),
374 GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
375 RK2928_CLKGATE_CON(6), 10, GFLAGS),
376
Elaine Zhang5d259562017-04-28 15:02:47 +0800377 COMPOSITE(SCLK_CRYPTO, "sclk_crypto", mux_pll_src_2plls_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800378 RK2928_CLKSEL_CON(24), 5, 1, MFLAGS, 0, 5, DFLAGS,
379 RK2928_CLKGATE_CON(2), 7, GFLAGS),
380
Elaine Zhang5d259562017-04-28 15:02:47 +0800381 COMPOSITE(SCLK_TSP, "sclk_tsp", mux_pll_src_2plls_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800382 RK2928_CLKSEL_CON(22), 15, 1, MFLAGS, 8, 5, DFLAGS,
383 RK2928_CLKGATE_CON(2), 6, GFLAGS),
384
Elaine Zhang5d259562017-04-28 15:02:47 +0800385 GATE(SCLK_HSADC, "sclk_hsadc", "ext_hsadc", 0,
Xing Zheng67de7902016-06-21 12:53:27 +0800386 RK2928_CLKGATE_CON(10), 12, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800387
Elaine Zhang5d259562017-04-28 15:02:47 +0800388 COMPOSITE(SCLK_WIFI, "sclk_wifi", mux_pll_src_cpll_gpll_usb480m_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800389 RK2928_CLKSEL_CON(23), 5, 2, MFLAGS, 0, 6, DFLAGS,
390 RK2928_CLKGATE_CON(2), 15, GFLAGS),
391
Shawn Lin4b0556a2018-03-21 10:39:19 +0800392 COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800393 RK2928_CLKSEL_CON(11), 8, 2, MFLAGS, 0, 8, DFLAGS,
394 RK2928_CLKGATE_CON(2), 11, GFLAGS),
395
Elaine Zhangfe532302017-08-18 11:49:25 +0800396 COMPOSITE_NODIV(SCLK_SDIO_SRC, "sclk_sdio_src", mux_mmc_src_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800397 RK2928_CLKSEL_CON(11), 10, 2, MFLAGS,
398 RK2928_CLKGATE_CON(2), 13, GFLAGS),
399 DIV(SCLK_SDIO, "sclk_sdio", "sclk_sdio_src", 0,
400 RK2928_CLKSEL_CON(12), 0, 8, DFLAGS),
401
402 COMPOSITE_NODIV(0, "sclk_emmc_src", mux_mmc_src_p, 0,
403 RK2928_CLKSEL_CON(11), 12, 2, MFLAGS,
404 RK2928_CLKGATE_CON(2), 14, GFLAGS),
405 DIV(SCLK_EMMC, "sclk_emmc", "sclk_emmc_src", 0,
406 RK2928_CLKSEL_CON(12), 8, 8, DFLAGS),
407
408 /*
409 * Clock-Architecture Diagram 2
410 */
411
412 GATE(0, "gpll_vop", "gpll", 0,
413 RK2928_CLKGATE_CON(3), 1, GFLAGS),
414 GATE(0, "cpll_vop", "cpll", 0,
415 RK2928_CLKGATE_CON(3), 1, GFLAGS),
416 MUX(0, "sclk_vop_src", mux_sclk_vop_src_p, 0,
417 RK2928_CLKSEL_CON(27), 0, 1, MFLAGS),
Yakir Yangbdc7dee2016-02-24 18:16:28 +0800418 DIV(DCLK_HDMI_PHY, "dclk_hdmiphy", "sclk_vop_src", 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800419 RK2928_CLKSEL_CON(29), 0, 3, DFLAGS),
420 DIV(0, "sclk_vop_pre", "sclk_vop_src", 0,
421 RK2928_CLKSEL_CON(27), 8, 8, DFLAGS),
Yakir Yang0a9d4ac2016-02-24 18:54:18 +0800422 MUX(DCLK_VOP, "dclk_vop", mux_dclk_vop_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800423 RK2928_CLKSEL_CON(27), 1, 1, MFLAGS),
424
Heiko Stuebner36714522015-06-20 16:06:02 +0200425 FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
426
Jeffy Chen307a2e92015-12-11 09:30:50 +0800427 COMPOSITE(0, "i2s0_src", mux_pll_src_2plls_p, 0,
428 RK2928_CLKSEL_CON(9), 15, 1, MFLAGS, 0, 7, DFLAGS,
429 RK2928_CLKGATE_CON(0), 3, GFLAGS),
Xing Zhengcb87df52016-06-21 12:53:28 +0800430 COMPOSITE_FRACMUX(0, "i2s0_frac", "i2s0_src", CLK_SET_RATE_PARENT,
Xing Zheng67de7902016-06-21 12:53:27 +0800431 RK2928_CLKSEL_CON(8), 0,
Xing Zhengcb87df52016-06-21 12:53:28 +0800432 RK2928_CLKGATE_CON(0), 4, GFLAGS,
433 &rk3228_i2s0_fracmux),
434 GATE(SCLK_I2S0, "sclk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800435 RK2928_CLKGATE_CON(0), 5, GFLAGS),
436
437 COMPOSITE(0, "i2s1_src", mux_pll_src_2plls_p, 0,
438 RK2928_CLKSEL_CON(3), 15, 1, MFLAGS, 0, 7, DFLAGS,
439 RK2928_CLKGATE_CON(0), 10, GFLAGS),
Xing Zhengcb87df52016-06-21 12:53:28 +0800440 COMPOSITE_FRACMUX(0, "i2s1_frac", "i2s1_src", CLK_SET_RATE_PARENT,
Xing Zheng67de7902016-06-21 12:53:27 +0800441 RK2928_CLKSEL_CON(7), 0,
Xing Zhengcb87df52016-06-21 12:53:28 +0800442 RK2928_CLKGATE_CON(0), 11, GFLAGS,
443 &rk3228_i2s1_fracmux),
444 GATE(SCLK_I2S1, "sclk_i2s1", "i2s1_pre", CLK_SET_RATE_PARENT,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800445 RK2928_CLKGATE_CON(0), 14, GFLAGS),
446 COMPOSITE_NODIV(SCLK_I2S_OUT, "i2s_out", mux_i2s_out_p, 0,
447 RK2928_CLKSEL_CON(3), 12, 1, MFLAGS,
448 RK2928_CLKGATE_CON(0), 13, GFLAGS),
449
450 COMPOSITE(0, "i2s2_src", mux_pll_src_2plls_p, 0,
451 RK2928_CLKSEL_CON(16), 15, 1, MFLAGS, 0, 7, DFLAGS,
452 RK2928_CLKGATE_CON(0), 7, GFLAGS),
Xing Zhengcb87df52016-06-21 12:53:28 +0800453 COMPOSITE_FRACMUX(0, "i2s2_frac", "i2s2_src", CLK_SET_RATE_PARENT,
Xing Zheng67de7902016-06-21 12:53:27 +0800454 RK2928_CLKSEL_CON(30), 0,
Xing Zhengcb87df52016-06-21 12:53:28 +0800455 RK2928_CLKGATE_CON(0), 8, GFLAGS,
456 &rk3228_i2s2_fracmux),
457 GATE(SCLK_I2S2, "sclk_i2s2", "i2s2_pre", CLK_SET_RATE_PARENT,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800458 RK2928_CLKGATE_CON(0), 9, GFLAGS),
459
460 COMPOSITE(0, "sclk_spdif_src", mux_pll_src_2plls_p, 0,
461 RK2928_CLKSEL_CON(6), 15, 1, MFLAGS, 0, 7, DFLAGS,
462 RK2928_CLKGATE_CON(2), 10, GFLAGS),
Xing Zhengcb87df52016-06-21 12:53:28 +0800463 COMPOSITE_FRACMUX(0, "spdif_frac", "sclk_spdif_src", CLK_SET_RATE_PARENT,
Xing Zheng67de7902016-06-21 12:53:27 +0800464 RK2928_CLKSEL_CON(20), 0,
Xing Zhengcb87df52016-06-21 12:53:28 +0800465 RK2928_CLKGATE_CON(2), 12, GFLAGS,
466 &rk3228_spdif_fracmux),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800467
Elaine Zhangf18c0992017-05-02 15:34:04 +0800468 GATE(0, "jtag", "ext_jtag", CLK_IGNORE_UNUSED,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800469 RK2928_CLKGATE_CON(1), 3, GFLAGS),
470
Elaine Zhang5d259562017-04-28 15:02:47 +0800471 GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin24m", 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800472 RK2928_CLKGATE_CON(1), 5, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800473 GATE(SCLK_OTGPHY1, "sclk_otgphy1", "xin24m", 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800474 RK2928_CLKGATE_CON(1), 6, GFLAGS),
475
Caesar Wanga3cb9aa2016-02-15 15:33:27 +0800476 COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin24m", 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800477 RK2928_CLKSEL_CON(24), 6, 10, DFLAGS,
478 RK2928_CLKGATE_CON(2), 8, GFLAGS),
479
480 GATE(0, "cpll_gpu", "cpll", 0,
481 RK2928_CLKGATE_CON(3), 13, GFLAGS),
482 GATE(0, "gpll_gpu", "gpll", 0,
483 RK2928_CLKGATE_CON(3), 13, GFLAGS),
484 GATE(0, "hdmiphy_gpu", "hdmiphy", 0,
485 RK2928_CLKGATE_CON(3), 13, GFLAGS),
486 GATE(0, "usb480m_gpu", "usb480m", 0,
487 RK2928_CLKGATE_CON(3), 13, GFLAGS),
488 COMPOSITE_NOGATE(0, "aclk_gpu_pre", mux_aclk_gpu_pre_p, 0,
489 RK2928_CLKSEL_CON(34), 5, 2, MFLAGS, 0, 5, DFLAGS),
490
491 COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_2plls_p, 0,
492 RK2928_CLKSEL_CON(25), 8, 1, MFLAGS, 0, 7, DFLAGS,
493 RK2928_CLKGATE_CON(2), 9, GFLAGS),
494
495 /* PD_UART */
496 COMPOSITE(0, "uart0_src", mux_pll_src_cpll_gpll_usb480m_p, 0,
497 RK2928_CLKSEL_CON(13), 12, 2, MFLAGS, 0, 7, DFLAGS,
498 RK2928_CLKGATE_CON(1), 8, GFLAGS),
499 COMPOSITE(0, "uart1_src", mux_pll_src_cpll_gpll_usb480m_p, 0,
500 RK2928_CLKSEL_CON(14), 12, 2, MFLAGS, 0, 7, DFLAGS,
501 RK2928_CLKGATE_CON(1), 10, GFLAGS),
502 COMPOSITE(0, "uart2_src", mux_pll_src_cpll_gpll_usb480m_p,
503 0, RK2928_CLKSEL_CON(15), 12, 2,
504 MFLAGS, 0, 7, DFLAGS, RK2928_CLKGATE_CON(1), 12, GFLAGS),
Xing Zhengcb87df52016-06-21 12:53:28 +0800505 COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800506 RK2928_CLKSEL_CON(17), 0,
Xing Zhengcb87df52016-06-21 12:53:28 +0800507 RK2928_CLKGATE_CON(1), 9, GFLAGS,
508 &rk3228_uart0_fracmux),
509 COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800510 RK2928_CLKSEL_CON(18), 0,
Xing Zhengcb87df52016-06-21 12:53:28 +0800511 RK2928_CLKGATE_CON(1), 11, GFLAGS,
512 &rk3228_uart1_fracmux),
513 COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_src", CLK_SET_RATE_PARENT,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800514 RK2928_CLKSEL_CON(19), 0,
Xing Zhengcb87df52016-06-21 12:53:28 +0800515 RK2928_CLKGATE_CON(1), 13, GFLAGS,
516 &rk3228_uart2_fracmux),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800517
518 COMPOSITE(SCLK_NANDC, "sclk_nandc", mux_pll_src_2plls_p, 0,
519 RK2928_CLKSEL_CON(2), 14, 1, MFLAGS, 8, 5, DFLAGS,
520 RK2928_CLKGATE_CON(1), 0, GFLAGS),
521
Xing Zheng6e3732a2016-06-21 12:59:47 +0800522 COMPOSITE(SCLK_MAC_SRC, "sclk_gmac_src", mux_pll_src_2plls_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800523 RK2928_CLKSEL_CON(5), 7, 1, MFLAGS, 0, 5, DFLAGS,
524 RK2928_CLKGATE_CON(1), 7, GFLAGS),
Xing Zheng6e3732a2016-06-21 12:59:47 +0800525 MUX(SCLK_MAC_EXTCLK, "sclk_mac_extclk", mux_sclk_mac_extclk_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800526 RK2928_CLKSEL_CON(29), 10, 1, MFLAGS),
Xing Zheng6e3732a2016-06-21 12:59:47 +0800527 MUX(SCLK_MAC, "sclk_gmac_pre", mux_sclk_gmac_pre_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800528 RK2928_CLKSEL_CON(5), 5, 1, MFLAGS),
Xing Zheng6e3732a2016-06-21 12:59:47 +0800529 GATE(SCLK_MAC_REFOUT, "sclk_mac_refout", "sclk_gmac_pre", 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800530 RK2928_CLKGATE_CON(5), 4, GFLAGS),
Xing Zheng6e3732a2016-06-21 12:59:47 +0800531 GATE(SCLK_MAC_REF, "sclk_mac_ref", "sclk_gmac_pre", 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800532 RK2928_CLKGATE_CON(5), 3, GFLAGS),
Xing Zheng6e3732a2016-06-21 12:59:47 +0800533 GATE(SCLK_MAC_RX, "sclk_mac_rx", "sclk_gmac_pre", 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800534 RK2928_CLKGATE_CON(5), 5, GFLAGS),
Xing Zheng6e3732a2016-06-21 12:59:47 +0800535 GATE(SCLK_MAC_TX, "sclk_mac_tx", "sclk_gmac_pre", 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800536 RK2928_CLKGATE_CON(5), 6, GFLAGS),
Xing Zheng6e3732a2016-06-21 12:59:47 +0800537 COMPOSITE(SCLK_MAC_PHY, "sclk_macphy", mux_sclk_macphy_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800538 RK2928_CLKSEL_CON(29), 12, 1, MFLAGS, 8, 2, DFLAGS,
539 RK2928_CLKGATE_CON(5), 7, GFLAGS),
Xing Zheng6e3732a2016-06-21 12:59:47 +0800540 COMPOSITE(SCLK_MAC_OUT, "sclk_gmac_out", mux_pll_src_2plls_p, 0,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800541 RK2928_CLKSEL_CON(5), 15, 1, MFLAGS, 8, 5, DFLAGS,
542 RK2928_CLKGATE_CON(2), 2, GFLAGS),
543
544 /*
545 * Clock-Architecture Diagram 3
546 */
547
548 /* PD_VOP */
Elaine Zhang5d259562017-04-28 15:02:47 +0800549 GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK2928_CLKGATE_CON(13), 0, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800550 GATE(0, "aclk_rga_noc", "aclk_rga_pre", 0, RK2928_CLKGATE_CON(13), 11, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800551 GATE(ACLK_IEP, "aclk_iep", "aclk_iep_pre", 0, RK2928_CLKGATE_CON(13), 2, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800552 GATE(0, "aclk_iep_noc", "aclk_iep_pre", 0, RK2928_CLKGATE_CON(13), 9, GFLAGS),
553
Yakir Yang0a9d4ac2016-02-24 18:54:18 +0800554 GATE(ACLK_VOP, "aclk_vop", "aclk_vop_pre", 0, RK2928_CLKGATE_CON(13), 5, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800555 GATE(0, "aclk_vop_noc", "aclk_vop_pre", 0, RK2928_CLKGATE_CON(13), 12, GFLAGS),
556
Elaine Zhang5d259562017-04-28 15:02:47 +0800557 GATE(ACLK_HDCP, "aclk_hdcp", "aclk_hdcp_pre", 0, RK2928_CLKGATE_CON(14), 10, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800558 GATE(0, "aclk_hdcp_noc", "aclk_hdcp_pre", 0, RK2928_CLKGATE_CON(13), 10, GFLAGS),
559
Elaine Zhang5d259562017-04-28 15:02:47 +0800560 GATE(HCLK_RGA, "hclk_rga", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 1, GFLAGS),
561 GATE(HCLK_IEP, "hclk_iep", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 3, GFLAGS),
Yakir Yang0a9d4ac2016-02-24 18:54:18 +0800562 GATE(HCLK_VOP, "hclk_vop", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 6, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800563 GATE(0, "hclk_vio_ahb_arbi", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 7, GFLAGS),
564 GATE(0, "hclk_vio_noc", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 8, GFLAGS),
565 GATE(0, "hclk_vop_noc", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(13), 13, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800566 GATE(HCLK_VIO_H2P, "hclk_vio_h2p", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 7, GFLAGS),
567 GATE(HCLK_HDCP_MMU, "hclk_hdcp_mmu", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 12, GFLAGS),
Yakir Yangbdc7dee2016-02-24 18:16:28 +0800568 GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 6, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800569 GATE(PCLK_VIO_H2P, "pclk_vio_h2p", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 8, GFLAGS),
570 GATE(PCLK_HDCP, "pclk_hdcp", "hclk_vio_pre", 0, RK2928_CLKGATE_CON(14), 11, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800571
572 /* PD_PERI */
573 GATE(0, "aclk_peri_noc", "aclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(12), 0, GFLAGS),
Xing Zheng6e3732a2016-06-21 12:59:47 +0800574 GATE(ACLK_GMAC, "aclk_gmac", "aclk_peri", 0, RK2928_CLKGATE_CON(11), 4, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800575
576 GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 0, GFLAGS),
577 GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 1, GFLAGS),
578 GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 2, GFLAGS),
579 GATE(HCLK_NANDC, "hclk_nandc", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 3, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800580 GATE(HCLK_HOST0, "hclk_host0", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 6, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800581 GATE(0, "hclk_host0_arb", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 7, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800582 GATE(HCLK_HOST1, "hclk_host1", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 8, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800583 GATE(0, "hclk_host1_arb", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 9, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800584 GATE(HCLK_HOST2, "hclk_host2", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 10, GFLAGS),
585 GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 12, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800586 GATE(0, "hclk_otg_pmu", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 13, GFLAGS),
587 GATE(0, "hclk_host2_arb", "hclk_peri", 0, RK2928_CLKGATE_CON(11), 14, GFLAGS),
588 GATE(0, "hclk_peri_noc", "hclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(12), 1, GFLAGS),
589
Xing Zheng6e3732a2016-06-21 12:59:47 +0800590 GATE(PCLK_GMAC, "pclk_gmac", "pclk_peri", 0, RK2928_CLKGATE_CON(11), 5, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800591 GATE(0, "pclk_peri_noc", "pclk_peri", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(12), 2, GFLAGS),
592
593 /* PD_GPU */
Elaine Zhang5d259562017-04-28 15:02:47 +0800594 GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", 0, RK2928_CLKGATE_CON(13), 14, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800595 GATE(0, "aclk_gpu_noc", "aclk_gpu_pre", 0, RK2928_CLKGATE_CON(13), 15, GFLAGS),
596
597 /* PD_BUS */
598 GATE(0, "sclk_initmem_mbist", "aclk_cpu", 0, RK2928_CLKGATE_CON(8), 1, GFLAGS),
599 GATE(0, "aclk_initmem", "aclk_cpu", 0, RK2928_CLKGATE_CON(8), 0, GFLAGS),
600 GATE(ACLK_DMAC, "aclk_dmac_bus", "aclk_cpu", 0, RK2928_CLKGATE_CON(8), 2, GFLAGS),
601 GATE(0, "aclk_bus_noc", "aclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 1, GFLAGS),
602
603 GATE(0, "hclk_rom", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 3, GFLAGS),
Xing Zhenga45c0722016-06-21 12:53:29 +0800604 GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 7, GFLAGS),
605 GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 8, GFLAGS),
606 GATE(HCLK_I2S2_2CH, "hclk_i2s2_2ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 9, GFLAGS),
607 GATE(HCLK_SPDIF_8CH, "hclk_spdif_8ch", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 10, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800608 GATE(HCLK_TSP, "hclk_tsp", "hclk_cpu", 0, RK2928_CLKGATE_CON(10), 11, GFLAGS),
609 GATE(HCLK_M_CRYPTO, "hclk_crypto_mst", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 11, GFLAGS),
610 GATE(HCLK_S_CRYPTO, "hclk_crypto_slv", "hclk_cpu", 0, RK2928_CLKGATE_CON(8), 12, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800611
612 GATE(0, "pclk_ddrupctl", "pclk_ddr_pre", 0, RK2928_CLKGATE_CON(8), 4, GFLAGS),
613 GATE(0, "pclk_ddrmon", "pclk_ddr_pre", 0, RK2928_CLKGATE_CON(8), 6, GFLAGS),
614 GATE(0, "pclk_msch_noc", "pclk_ddr_pre", 0, RK2928_CLKGATE_CON(10), 2, GFLAGS),
615
Elaine Zhang5d259562017-04-28 15:02:47 +0800616 GATE(PCLK_EFUSE_1024, "pclk_efuse_1024", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 13, GFLAGS),
617 GATE(PCLK_EFUSE_256, "pclk_efuse_256", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 14, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800618 GATE(PCLK_I2C0, "pclk_i2c0", "pclk_cpu", 0, RK2928_CLKGATE_CON(8), 15, GFLAGS),
619 GATE(PCLK_I2C1, "pclk_i2c1", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 0, GFLAGS),
620 GATE(PCLK_I2C2, "pclk_i2c2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 1, GFLAGS),
621 GATE(PCLK_I2C3, "pclk_i2c3", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 2, GFLAGS),
622 GATE(PCLK_TIMER, "pclk_timer0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 4, GFLAGS),
623 GATE(0, "pclk_stimer", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 5, GFLAGS),
624 GATE(PCLK_SPI0, "pclk_spi0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 6, GFLAGS),
625 GATE(PCLK_PWM, "pclk_rk_pwm", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 7, GFLAGS),
626 GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 8, GFLAGS),
627 GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 9, GFLAGS),
628 GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 10, GFLAGS),
629 GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 11, GFLAGS),
630 GATE(PCLK_UART0, "pclk_uart0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 12, GFLAGS),
631 GATE(PCLK_UART1, "pclk_uart1", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 13, GFLAGS),
632 GATE(PCLK_UART2, "pclk_uart2", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 14, GFLAGS),
Caesar Wanga3cb9aa2016-02-15 15:33:27 +0800633 GATE(PCLK_TSADC, "pclk_tsadc", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 15, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800634 GATE(PCLK_GRF, "pclk_grf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 0, GFLAGS),
635 GATE(0, "pclk_cru", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 1, GFLAGS),
636 GATE(0, "pclk_sgrf", "pclk_cpu", CLK_IGNORE_UNUSED, RK2928_CLKGATE_CON(10), 2, GFLAGS),
637 GATE(0, "pclk_sim", "pclk_cpu", 0, RK2928_CLKGATE_CON(10), 3, GFLAGS),
638
639 GATE(0, "pclk_ddrphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 3, GFLAGS),
640 GATE(0, "pclk_acodecphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 5, GFLAGS),
Yakir Yangbdc7dee2016-02-24 18:16:28 +0800641 GATE(PCLK_HDMI_PHY, "pclk_hdmiphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 7, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800642 GATE(0, "pclk_vdacphy", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 8, GFLAGS),
643 GATE(0, "pclk_phy_noc", "pclk_phy_pre", 0, RK2928_CLKGATE_CON(10), 9, GFLAGS),
644
Elaine Zhang5d259562017-04-28 15:02:47 +0800645 GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 0, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800646 GATE(0, "aclk_vpu_noc", "aclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 4, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800647 GATE(ACLK_RKVDEC, "aclk_rkvdec", "aclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 2, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800648 GATE(0, "aclk_rkvdec_noc", "aclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 6, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800649 GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 1, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800650 GATE(0, "hclk_vpu_noc", "hclk_vpu_pre", 0, RK2928_CLKGATE_CON(15), 5, GFLAGS),
Elaine Zhang5d259562017-04-28 15:02:47 +0800651 GATE(HCLK_RKVDEC, "hclk_rkvdec", "hclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 3, GFLAGS),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800652 GATE(0, "hclk_rkvdec_noc", "hclk_rkvdec_pre", 0, RK2928_CLKGATE_CON(15), 7, GFLAGS),
653
654 /* PD_MMC */
655 MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "sclk_sdmmc", RK3228_SDMMC_CON0, 1),
Shawn Linbb076982016-01-26 11:30:18 +0800656 MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3228_SDMMC_CON1, 0),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800657
658 MMC(SCLK_SDIO_DRV, "sdio_drv", "sclk_sdio", RK3228_SDIO_CON0, 1),
Shawn Linbb076982016-01-26 11:30:18 +0800659 MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "sclk_sdio", RK3228_SDIO_CON1, 0),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800660
661 MMC(SCLK_EMMC_DRV, "emmc_drv", "sclk_emmc", RK3228_EMMC_CON0, 1),
Shawn Linbb076982016-01-26 11:30:18 +0800662 MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "sclk_emmc", RK3228_EMMC_CON1, 0),
Jeffy Chen307a2e92015-12-11 09:30:50 +0800663};
664
665static const char *const rk3228_critical_clocks[] __initconst = {
666 "aclk_cpu",
Elaine Zhangf18c0992017-05-02 15:34:04 +0800667 "pclk_cpu",
668 "hclk_cpu",
Jeffy Chen307a2e92015-12-11 09:30:50 +0800669 "aclk_peri",
670 "hclk_peri",
671 "pclk_peri",
Elaine Zhangf18c0992017-05-02 15:34:04 +0800672 "aclk_rga_noc",
673 "aclk_iep_noc",
674 "aclk_vop_noc",
675 "aclk_hdcp_noc",
676 "hclk_vio_ahb_arbi",
677 "hclk_vio_noc",
678 "hclk_vop_noc",
679 "hclk_host0_arb",
680 "hclk_host1_arb",
681 "hclk_host2_arb",
682 "hclk_otg_pmu",
683 "aclk_gpu_noc",
684 "sclk_initmem_mbist",
685 "aclk_initmem",
686 "hclk_rom",
687 "pclk_ddrupctl",
688 "pclk_ddrmon",
689 "pclk_msch_noc",
690 "pclk_stimer",
691 "pclk_ddrphy",
692 "pclk_acodecphy",
693 "pclk_phy_noc",
694 "aclk_vpu_noc",
695 "aclk_rkvdec_noc",
696 "hclk_vpu_noc",
697 "hclk_rkvdec_noc",
Jeffy Chen307a2e92015-12-11 09:30:50 +0800698};
699
700static void __init rk3228_clk_init(struct device_node *np)
701{
Xing Zhengef1d9fe2016-03-09 10:37:04 +0800702 struct rockchip_clk_provider *ctx;
Jeffy Chen307a2e92015-12-11 09:30:50 +0800703 void __iomem *reg_base;
Jeffy Chen307a2e92015-12-11 09:30:50 +0800704
705 reg_base = of_iomap(np, 0);
706 if (!reg_base) {
707 pr_err("%s: could not map cru region\n", __func__);
708 return;
709 }
710
Xing Zhengef1d9fe2016-03-09 10:37:04 +0800711 ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
712 if (IS_ERR(ctx)) {
713 pr_err("%s: rockchip clk init failed\n", __func__);
Shawn Lin1d003eb2016-03-13 12:13:22 +0800714 iounmap(reg_base);
Xing Zhengef1d9fe2016-03-09 10:37:04 +0800715 return;
716 }
Jeffy Chen307a2e92015-12-11 09:30:50 +0800717
Xing Zhengef1d9fe2016-03-09 10:37:04 +0800718 rockchip_clk_register_plls(ctx, rk3228_pll_clks,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800719 ARRAY_SIZE(rk3228_pll_clks),
720 RK3228_GRF_SOC_STATUS0);
Xing Zhengef1d9fe2016-03-09 10:37:04 +0800721 rockchip_clk_register_branches(ctx, rk3228_clk_branches,
Jeffy Chen307a2e92015-12-11 09:30:50 +0800722 ARRAY_SIZE(rk3228_clk_branches));
723 rockchip_clk_protect_critical(rk3228_critical_clocks,
724 ARRAY_SIZE(rk3228_critical_clocks));
725
Xing Zhengef1d9fe2016-03-09 10:37:04 +0800726 rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
Jeffy Chen307a2e92015-12-11 09:30:50 +0800727 mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
728 &rk3228_cpuclk_data, rk3228_cpuclk_rates,
729 ARRAY_SIZE(rk3228_cpuclk_rates));
730
731 rockchip_register_softrst(np, 9, reg_base + RK2928_SOFTRST_CON(0),
732 ROCKCHIP_SOFTRST_HIWORD_MASK);
733
Xing Zhengef1d9fe2016-03-09 10:37:04 +0800734 rockchip_register_restart_notifier(ctx, RK3228_GLB_SRST_FST, NULL);
735
736 rockchip_clk_of_add_provider(np, ctx);
Jeffy Chen307a2e92015-12-11 09:30:50 +0800737}
738CLK_OF_DECLARE(rk3228_cru, "rockchip,rk3228-cru", rk3228_clk_init);