blob: fb29d049f4e12b8df13bbe21ad44c8e73de1ea01 [file] [log] [blame]
Jan Ceuleers0977f812012-06-05 03:42:12 +00001/* drivers/net/ethernet/freescale/gianfar.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 *
3 * Gianfar Ethernet Driver
Andy Fleming7f7f5312005-11-11 12:38:59 -06004 * This driver is designed for the non-CPM ethernet controllers
5 * on the 85xx and 83xx family of integrated processors
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Based on 8260_io/fcc_enet.c
7 *
8 * Author: Andy Fleming
Kumar Gala4c8d3d92005-11-13 16:06:30 -08009 * Maintainer: Kumar Gala
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +000010 * Modifier: Sandeep Gopalpet <sandeep.kumar@freescale.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Claudiu Manoil20862782014-02-17 12:53:14 +020012 * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +000013 * Copyright 2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 *
20 * Gianfar: AKA Lambda Draconis, "Dragon"
21 * RA 11 31 24.2
22 * Dec +69 19 52
23 * V 3.84
24 * B-V +1.62
25 *
26 * Theory of operation
Kumar Gala0bbaf062005-06-20 10:54:21 -050027 *
Andy Flemingb31a1d82008-12-16 15:29:15 -080028 * The driver is initialized through of_device. Configuration information
29 * is therefore conveyed through an OF-style device tree.
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 *
31 * The Gianfar Ethernet Controller uses a ring of buffer
32 * descriptors. The beginning is indicated by a register
Kumar Gala0bbaf062005-06-20 10:54:21 -050033 * pointing to the physical address of the start of the ring.
34 * The end is determined by a "wrap" bit being set in the
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 * last descriptor of the ring.
36 *
37 * When a packet is received, the RXF bit in the
Kumar Gala0bbaf062005-06-20 10:54:21 -050038 * IEVENT register is set, triggering an interrupt when the
Linus Torvalds1da177e2005-04-16 15:20:36 -070039 * corresponding bit in the IMASK register is also set (if
40 * interrupt coalescing is active, then the interrupt may not
41 * happen immediately, but will wait until either a set number
Andy Flemingbb40dcb2005-09-23 22:54:21 -040042 * of frames or amount of time have passed). In NAPI, the
Linus Torvalds1da177e2005-04-16 15:20:36 -070043 * interrupt handler will signal there is work to be done, and
Francois Romieu0aa15382008-07-11 00:33:52 +020044 * exit. This method will start at the last known empty
Kumar Gala0bbaf062005-06-20 10:54:21 -050045 * descriptor, and process every subsequent descriptor until there
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 * are none left with data (NAPI will stop after a set number of
47 * packets to give time to other tasks, but will eventually
48 * process all the packets). The data arrives inside a
49 * pre-allocated skb, and so after the skb is passed up to the
50 * stack, a new skb must be allocated, and the address field in
51 * the buffer descriptor must be updated to indicate this new
52 * skb.
53 *
54 * When the kernel requests that a packet be transmitted, the
55 * driver starts where it left off last time, and points the
56 * descriptor at the buffer which was passed in. The driver
57 * then informs the DMA engine that there are packets ready to
58 * be transmitted. Once the controller is finished transmitting
59 * the packet, an interrupt may be triggered (under the same
60 * conditions as for reception, but depending on the TXF bit).
61 * The driver then cleans up the buffer.
62 */
63
Joe Perches59deab22011-06-14 08:57:47 +000064#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
65#define DEBUG
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#include <linux/string.h>
69#include <linux/errno.h>
Andy Flemingbb40dcb2005-09-23 22:54:21 -040070#include <linux/unistd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#include <linux/slab.h>
72#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#include <linux/delay.h>
74#include <linux/netdevice.h>
75#include <linux/etherdevice.h>
76#include <linux/skbuff.h>
Kumar Gala0bbaf062005-06-20 10:54:21 -050077#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#include <linux/spinlock.h>
79#include <linux/mm.h>
Rob Herring5af50732013-09-17 14:28:33 -050080#include <linux/of_address.h>
81#include <linux/of_irq.h>
Grant Likelyfe192a42009-04-25 12:53:12 +000082#include <linux/of_mdio.h>
Andy Flemingb31a1d82008-12-16 15:29:15 -080083#include <linux/of_platform.h>
Kumar Gala0bbaf062005-06-20 10:54:21 -050084#include <linux/ip.h>
85#include <linux/tcp.h>
86#include <linux/udp.h>
Kumar Gala9c07b8842006-01-11 11:26:25 -080087#include <linux/in.h>
Manfred Rudigiercc772ab2010-04-08 23:10:03 +000088#include <linux/net_tstamp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90#include <asm/io.h>
Anton Vorontsov7d350972010-06-30 06:39:12 +000091#include <asm/reg.h>
Claudiu Manoil2969b1f2013-10-09 20:20:41 +030092#include <asm/mpc85xx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070093#include <asm/irq.h>
94#include <asm/uaccess.h>
95#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070096#include <linux/dma-mapping.h>
97#include <linux/crc32.h>
Andy Flemingbb40dcb2005-09-23 22:54:21 -040098#include <linux/mii.h>
99#include <linux/phy.h>
Andy Flemingb31a1d82008-12-16 15:29:15 -0800100#include <linux/phy_fixed.h>
101#include <linux/of.h>
David Daney4b6ba8a2010-10-26 15:07:13 -0700102#include <linux/of_net.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
104#include "gianfar.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106#define TX_TIMEOUT (1*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
Andy Fleming7f7f5312005-11-11 12:38:59 -0600108const char gfar_driver_version[] = "1.3";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110static int gfar_enet_open(struct net_device *dev);
111static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev);
Sebastian Siewiorab939902008-08-19 21:12:45 +0200112static void gfar_reset_task(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113static void gfar_timeout(struct net_device *dev);
114static int gfar_close(struct net_device *dev);
Andy Fleming815b97c2008-04-22 17:18:29 -0500115struct sk_buff *gfar_new_skb(struct net_device *dev);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000116static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000117 struct sk_buff *skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118static int gfar_set_mac_address(struct net_device *dev);
119static int gfar_change_mtu(struct net_device *dev, int new_mtu);
David Howells7d12e782006-10-05 14:55:46 +0100120static irqreturn_t gfar_error(int irq, void *dev_id);
121static irqreturn_t gfar_transmit(int irq, void *dev_id);
122static irqreturn_t gfar_interrupt(int irq, void *dev_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123static void adjust_link(struct net_device *dev);
Claudiu Manoil6ce29b02014-04-30 14:27:21 +0300124static noinline void gfar_update_link_state(struct gfar_private *priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125static int init_phy(struct net_device *dev);
Grant Likely74888762011-02-22 21:05:51 -0700126static int gfar_probe(struct platform_device *ofdev);
Grant Likely2dc11582010-08-06 09:25:50 -0600127static int gfar_remove(struct platform_device *ofdev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -0400128static void free_skb_resources(struct gfar_private *priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129static void gfar_set_multi(struct net_device *dev);
130static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr);
Kapil Junejad3c12872007-05-11 18:25:11 -0500131static void gfar_configure_serdes(struct net_device *dev);
Claudiu Manoilaeb12c52014-03-07 14:42:45 +0200132static int gfar_poll_rx(struct napi_struct *napi, int budget);
133static int gfar_poll_tx(struct napi_struct *napi, int budget);
134static int gfar_poll_rx_sq(struct napi_struct *napi, int budget);
135static int gfar_poll_tx_sq(struct napi_struct *napi, int budget);
Vitaly Woolf2d71c22006-11-07 13:27:02 +0300136#ifdef CONFIG_NET_POLL_CONTROLLER
137static void gfar_netpoll(struct net_device *dev);
138#endif
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000139int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit);
Claudiu Manoilc233cf402013-03-19 07:40:02 +0000140static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue);
Claudiu Manoil61db26c2013-02-14 05:00:05 +0000141static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
142 int amount_pull, struct napi_struct *napi);
Claudiu Manoilc10650b2014-02-17 12:53:18 +0200143static void gfar_halt_nodisable(struct gfar_private *priv);
Andy Fleming7f7f5312005-11-11 12:38:59 -0600144static void gfar_clear_exact_match(struct net_device *dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -0800145static void gfar_set_mac_for_addr(struct net_device *dev, int num,
146 const u8 *addr);
Andy Fleming26ccfc32009-03-10 12:58:28 +0000147static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149MODULE_AUTHOR("Freescale Semiconductor, Inc");
150MODULE_DESCRIPTION("Gianfar Ethernet Driver");
151MODULE_LICENSE("GPL");
152
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000153static void gfar_init_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000154 dma_addr_t buf)
155{
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000156 u32 lstatus;
157
158 bdp->bufPtr = buf;
159
160 lstatus = BD_LFLAG(RXBD_EMPTY | RXBD_INTERRUPT);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000161 if (bdp == rx_queue->rx_bd_base + rx_queue->rx_ring_size - 1)
Anton Vorontsov8a102fe2009-10-12 06:00:37 +0000162 lstatus |= BD_LFLAG(RXBD_WRAP);
163
164 eieio();
165
166 bdp->lstatus = lstatus;
167}
168
Anton Vorontsov87283272009-10-12 06:00:39 +0000169static int gfar_init_bds(struct net_device *ndev)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000170{
Anton Vorontsov87283272009-10-12 06:00:39 +0000171 struct gfar_private *priv = netdev_priv(ndev);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000172 struct gfar_priv_tx_q *tx_queue = NULL;
173 struct gfar_priv_rx_q *rx_queue = NULL;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000174 struct txbd8 *txbdp;
175 struct rxbd8 *rxbdp;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000176 int i, j;
Anton Vorontsov87283272009-10-12 06:00:39 +0000177
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000178 for (i = 0; i < priv->num_tx_queues; i++) {
179 tx_queue = priv->tx_queue[i];
180 /* Initialize some variables in our dev structure */
181 tx_queue->num_txbdfree = tx_queue->tx_ring_size;
182 tx_queue->dirty_tx = tx_queue->tx_bd_base;
183 tx_queue->cur_tx = tx_queue->tx_bd_base;
184 tx_queue->skb_curtx = 0;
185 tx_queue->skb_dirtytx = 0;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000186
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000187 /* Initialize Transmit Descriptor Ring */
188 txbdp = tx_queue->tx_bd_base;
189 for (j = 0; j < tx_queue->tx_ring_size; j++) {
190 txbdp->lstatus = 0;
191 txbdp->bufPtr = 0;
192 txbdp++;
Anton Vorontsov87283272009-10-12 06:00:39 +0000193 }
194
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000195 /* Set the last descriptor in the ring to indicate wrap */
196 txbdp--;
197 txbdp->status |= TXBD_WRAP;
198 }
199
200 for (i = 0; i < priv->num_rx_queues; i++) {
201 rx_queue = priv->rx_queue[i];
202 rx_queue->cur_rx = rx_queue->rx_bd_base;
203 rx_queue->skb_currx = 0;
204 rxbdp = rx_queue->rx_bd_base;
205
206 for (j = 0; j < rx_queue->rx_ring_size; j++) {
207 struct sk_buff *skb = rx_queue->rx_skbuff[j];
208
209 if (skb) {
210 gfar_init_rxbdp(rx_queue, rxbdp,
211 rxbdp->bufPtr);
212 } else {
213 skb = gfar_new_skb(ndev);
214 if (!skb) {
Joe Perches59deab22011-06-14 08:57:47 +0000215 netdev_err(ndev, "Can't allocate RX buffers\n");
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +0000216 return -ENOMEM;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000217 }
218 rx_queue->rx_skbuff[j] = skb;
219
220 gfar_new_rxbdp(rx_queue, rxbdp, skb);
221 }
222
223 rxbdp++;
224 }
225
Anton Vorontsov87283272009-10-12 06:00:39 +0000226 }
227
228 return 0;
229}
230
231static int gfar_alloc_skb_resources(struct net_device *ndev)
232{
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000233 void *vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000234 dma_addr_t addr;
235 int i, j, k;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000236 struct gfar_private *priv = netdev_priv(ndev);
Claudiu Manoil369ec162013-02-14 05:00:02 +0000237 struct device *dev = priv->dev;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000238 struct gfar_priv_tx_q *tx_queue = NULL;
239 struct gfar_priv_rx_q *rx_queue = NULL;
240
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000241 priv->total_tx_ring_size = 0;
242 for (i = 0; i < priv->num_tx_queues; i++)
243 priv->total_tx_ring_size += priv->tx_queue[i]->tx_ring_size;
244
245 priv->total_rx_ring_size = 0;
246 for (i = 0; i < priv->num_rx_queues; i++)
247 priv->total_rx_ring_size += priv->rx_queue[i]->rx_ring_size;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000248
249 /* Allocate memory for the buffer descriptors */
Anton Vorontsov87283272009-10-12 06:00:39 +0000250 vaddr = dma_alloc_coherent(dev,
Joe Perchesd0320f72013-03-14 13:07:21 +0000251 (priv->total_tx_ring_size *
252 sizeof(struct txbd8)) +
253 (priv->total_rx_ring_size *
254 sizeof(struct rxbd8)),
255 &addr, GFP_KERNEL);
256 if (!vaddr)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000257 return -ENOMEM;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000258
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000259 for (i = 0; i < priv->num_tx_queues; i++) {
260 tx_queue = priv->tx_queue[i];
Joe Perches43d620c2011-06-16 19:08:06 +0000261 tx_queue->tx_bd_base = vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000262 tx_queue->tx_bd_dma_base = addr;
263 tx_queue->dev = ndev;
264 /* enet DMA only understands physical addresses */
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000265 addr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
266 vaddr += sizeof(struct txbd8) * tx_queue->tx_ring_size;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000267 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000268
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000269 /* Start the rx descriptor ring where the tx ring leaves off */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000270 for (i = 0; i < priv->num_rx_queues; i++) {
271 rx_queue = priv->rx_queue[i];
Joe Perches43d620c2011-06-16 19:08:06 +0000272 rx_queue->rx_bd_base = vaddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000273 rx_queue->rx_bd_dma_base = addr;
274 rx_queue->dev = ndev;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000275 addr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
276 vaddr += sizeof(struct rxbd8) * rx_queue->rx_ring_size;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000277 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000278
279 /* Setup the skbuff rings */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000280 for (i = 0; i < priv->num_tx_queues; i++) {
281 tx_queue = priv->tx_queue[i];
Joe Perches14f8dc42013-02-07 11:46:27 +0000282 tx_queue->tx_skbuff =
283 kmalloc_array(tx_queue->tx_ring_size,
284 sizeof(*tx_queue->tx_skbuff),
285 GFP_KERNEL);
286 if (!tx_queue->tx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000287 goto cleanup;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000288
289 for (k = 0; k < tx_queue->tx_ring_size; k++)
290 tx_queue->tx_skbuff[k] = NULL;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000291 }
292
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000293 for (i = 0; i < priv->num_rx_queues; i++) {
294 rx_queue = priv->rx_queue[i];
Joe Perches14f8dc42013-02-07 11:46:27 +0000295 rx_queue->rx_skbuff =
296 kmalloc_array(rx_queue->rx_ring_size,
297 sizeof(*rx_queue->rx_skbuff),
298 GFP_KERNEL);
299 if (!rx_queue->rx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000300 goto cleanup;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000301
302 for (j = 0; j < rx_queue->rx_ring_size; j++)
303 rx_queue->rx_skbuff[j] = NULL;
304 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000305
Anton Vorontsov87283272009-10-12 06:00:39 +0000306 if (gfar_init_bds(ndev))
307 goto cleanup;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000308
309 return 0;
310
311cleanup:
312 free_skb_resources(priv);
313 return -ENOMEM;
314}
315
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000316static void gfar_init_tx_rx_base(struct gfar_private *priv)
317{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000318 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov18294ad2009-11-04 12:53:00 +0000319 u32 __iomem *baddr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000320 int i;
321
322 baddr = &regs->tbase0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000323 for (i = 0; i < priv->num_tx_queues; i++) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000324 gfar_write(baddr, priv->tx_queue[i]->tx_bd_dma_base);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000325 baddr += 2;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000326 }
327
328 baddr = &regs->rbase0;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000329 for (i = 0; i < priv->num_rx_queues; i++) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000330 gfar_write(baddr, priv->rx_queue[i]->rx_bd_dma_base);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000331 baddr += 2;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000332 }
333}
334
Claudiu Manoil88302642014-02-24 12:13:43 +0200335static void gfar_rx_buff_size_config(struct gfar_private *priv)
336{
337 int frame_size = priv->ndev->mtu + ETH_HLEN;
338
339 /* set this when rx hw offload (TOE) functions are being used */
340 priv->uses_rxfcb = 0;
341
342 if (priv->ndev->features & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX))
343 priv->uses_rxfcb = 1;
344
345 if (priv->hwts_rx_en)
346 priv->uses_rxfcb = 1;
347
348 if (priv->uses_rxfcb)
349 frame_size += GMAC_FCB_LEN;
350
351 frame_size += priv->padding;
352
353 frame_size = (frame_size & ~(INCREMENTAL_BUFFER_SIZE - 1)) +
354 INCREMENTAL_BUFFER_SIZE;
355
356 priv->rx_buffer_size = frame_size;
357}
358
Claudiu Manoila328ac92014-02-24 12:13:42 +0200359static void gfar_mac_rx_config(struct gfar_private *priv)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000360{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000361 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000362 u32 rctrl = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000363
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000364 if (priv->rx_filer_enable) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000365 rctrl |= RCTRL_FILREN;
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000366 /* Program the RIR0 reg with the required distribution */
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200367 if (priv->poll_mode == GFAR_SQ_POLLING)
368 gfar_write(&regs->rir0, DEFAULT_2RXQ_RIR0);
369 else /* GFAR_MQ_POLLING */
370 gfar_write(&regs->rir0, DEFAULT_8RXQ_RIR0);
Sandeep Gopalpet1ccb8382009-12-16 01:14:58 +0000371 }
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000372
Claudiu Manoilf5ae6272013-01-23 00:18:36 +0000373 /* Restore PROMISC mode */
Claudiu Manoila328ac92014-02-24 12:13:42 +0200374 if (priv->ndev->flags & IFF_PROMISC)
Claudiu Manoilf5ae6272013-01-23 00:18:36 +0000375 rctrl |= RCTRL_PROM;
376
Claudiu Manoil88302642014-02-24 12:13:43 +0200377 if (priv->ndev->features & NETIF_F_RXCSUM)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000378 rctrl |= RCTRL_CHECKSUMMING;
379
Claudiu Manoil88302642014-02-24 12:13:43 +0200380 if (priv->extended_hash)
381 rctrl |= RCTRL_EXTHASH | RCTRL_EMEN;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000382
383 if (priv->padding) {
384 rctrl &= ~RCTRL_PAL_MASK;
385 rctrl |= RCTRL_PADDING(priv->padding);
386 }
387
Manfred Rudigier97553f72010-06-11 01:49:05 +0000388 /* Enable HW time stamping if requested from user space */
Claudiu Manoil88302642014-02-24 12:13:43 +0200389 if (priv->hwts_rx_en)
Manfred Rudigier97553f72010-06-11 01:49:05 +0000390 rctrl |= RCTRL_PRSDEP_INIT | RCTRL_TS_ENABLE;
391
Claudiu Manoil88302642014-02-24 12:13:43 +0200392 if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_RX)
Sebastian Pöhnb852b722011-07-26 00:03:13 +0000393 rctrl |= RCTRL_VLEX | RCTRL_PRSDEP_INIT;
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000394
395 /* Init rctrl based on our settings */
396 gfar_write(&regs->rctrl, rctrl);
Claudiu Manoila328ac92014-02-24 12:13:42 +0200397}
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000398
Claudiu Manoila328ac92014-02-24 12:13:42 +0200399static void gfar_mac_tx_config(struct gfar_private *priv)
400{
401 struct gfar __iomem *regs = priv->gfargrp[0].regs;
402 u32 tctrl = 0;
403
404 if (priv->ndev->features & NETIF_F_IP_CSUM)
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000405 tctrl |= TCTRL_INIT_CSUM;
406
Claudiu Manoilb98b8ba2012-09-23 22:39:08 +0000407 if (priv->prio_sched_en)
408 tctrl |= TCTRL_TXSCHED_PRIO;
409 else {
410 tctrl |= TCTRL_TXSCHED_WRRS;
411 gfar_write(&regs->tr03wt, DEFAULT_WRRS_WEIGHT);
412 gfar_write(&regs->tr47wt, DEFAULT_WRRS_WEIGHT);
413 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000414
Claudiu Manoil88302642014-02-24 12:13:43 +0200415 if (priv->ndev->features & NETIF_F_HW_VLAN_CTAG_TX)
416 tctrl |= TCTRL_VLINS;
417
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000418 gfar_write(&regs->tctrl, tctrl);
Anton Vorontsov826aa4a2009-10-12 06:00:34 +0000419}
420
Claudiu Manoilf19015b2014-02-24 12:13:46 +0200421static void gfar_configure_coalescing(struct gfar_private *priv,
422 unsigned long tx_mask, unsigned long rx_mask)
423{
424 struct gfar __iomem *regs = priv->gfargrp[0].regs;
425 u32 __iomem *baddr;
426
427 if (priv->mode == MQ_MG_MODE) {
428 int i = 0;
429
430 baddr = &regs->txic0;
431 for_each_set_bit(i, &tx_mask, priv->num_tx_queues) {
432 gfar_write(baddr + i, 0);
433 if (likely(priv->tx_queue[i]->txcoalescing))
434 gfar_write(baddr + i, priv->tx_queue[i]->txic);
435 }
436
437 baddr = &regs->rxic0;
438 for_each_set_bit(i, &rx_mask, priv->num_rx_queues) {
439 gfar_write(baddr + i, 0);
440 if (likely(priv->rx_queue[i]->rxcoalescing))
441 gfar_write(baddr + i, priv->rx_queue[i]->rxic);
442 }
443 } else {
444 /* Backward compatible case -- even if we enable
445 * multiple queues, there's only single reg to program
446 */
447 gfar_write(&regs->txic, 0);
448 if (likely(priv->tx_queue[0]->txcoalescing))
449 gfar_write(&regs->txic, priv->tx_queue[0]->txic);
450
451 gfar_write(&regs->rxic, 0);
452 if (unlikely(priv->rx_queue[0]->rxcoalescing))
453 gfar_write(&regs->rxic, priv->rx_queue[0]->rxic);
454 }
455}
456
457void gfar_configure_coalescing_all(struct gfar_private *priv)
458{
459 gfar_configure_coalescing(priv, 0xFF, 0xFF);
460}
461
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000462static struct net_device_stats *gfar_get_stats(struct net_device *dev)
463{
464 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000465 unsigned long rx_packets = 0, rx_bytes = 0, rx_dropped = 0;
466 unsigned long tx_packets = 0, tx_bytes = 0;
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000467 int i;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000468
469 for (i = 0; i < priv->num_rx_queues; i++) {
470 rx_packets += priv->rx_queue[i]->stats.rx_packets;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000471 rx_bytes += priv->rx_queue[i]->stats.rx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000472 rx_dropped += priv->rx_queue[i]->stats.rx_dropped;
473 }
474
475 dev->stats.rx_packets = rx_packets;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000476 dev->stats.rx_bytes = rx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000477 dev->stats.rx_dropped = rx_dropped;
478
479 for (i = 0; i < priv->num_tx_queues; i++) {
Eric Dumazet1ac9ad12011-01-12 12:13:14 +0000480 tx_bytes += priv->tx_queue[i]->stats.tx_bytes;
481 tx_packets += priv->tx_queue[i]->stats.tx_packets;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000482 }
483
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000484 dev->stats.tx_bytes = tx_bytes;
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000485 dev->stats.tx_packets = tx_packets;
486
487 return &dev->stats;
488}
489
Andy Fleming26ccfc32009-03-10 12:58:28 +0000490static const struct net_device_ops gfar_netdev_ops = {
491 .ndo_open = gfar_enet_open,
492 .ndo_start_xmit = gfar_start_xmit,
493 .ndo_stop = gfar_close,
494 .ndo_change_mtu = gfar_change_mtu,
Michał Mirosław8b3afe92011-04-15 04:50:50 +0000495 .ndo_set_features = gfar_set_features,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000496 .ndo_set_rx_mode = gfar_set_multi,
Andy Fleming26ccfc32009-03-10 12:58:28 +0000497 .ndo_tx_timeout = gfar_timeout,
498 .ndo_do_ioctl = gfar_ioctl,
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +0000499 .ndo_get_stats = gfar_get_stats,
Ben Hutchings240c1022009-07-09 17:54:35 +0000500 .ndo_set_mac_address = eth_mac_addr,
501 .ndo_validate_addr = eth_validate_addr,
Andy Fleming26ccfc32009-03-10 12:58:28 +0000502#ifdef CONFIG_NET_POLL_CONTROLLER
503 .ndo_poll_controller = gfar_netpoll,
504#endif
505};
506
Claudiu Manoilefeddce2014-02-17 12:53:17 +0200507static void gfar_ints_disable(struct gfar_private *priv)
508{
509 int i;
510 for (i = 0; i < priv->num_grps; i++) {
511 struct gfar __iomem *regs = priv->gfargrp[i].regs;
512 /* Clear IEVENT */
513 gfar_write(&regs->ievent, IEVENT_INIT_CLEAR);
514
515 /* Initialize IMASK */
516 gfar_write(&regs->imask, IMASK_INIT_CLEAR);
517 }
518}
519
520static void gfar_ints_enable(struct gfar_private *priv)
521{
522 int i;
523 for (i = 0; i < priv->num_grps; i++) {
524 struct gfar __iomem *regs = priv->gfargrp[i].regs;
525 /* Unmask the interrupts we look for */
526 gfar_write(&regs->imask, IMASK_DEFAULT);
527 }
528}
529
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000530void lock_tx_qs(struct gfar_private *priv)
531{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000532 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000533
534 for (i = 0; i < priv->num_tx_queues; i++)
535 spin_lock(&priv->tx_queue[i]->txlock);
536}
537
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000538void unlock_tx_qs(struct gfar_private *priv)
539{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000540 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000541
542 for (i = 0; i < priv->num_tx_queues; i++)
543 spin_unlock(&priv->tx_queue[i]->txlock);
544}
545
Claudiu Manoil20862782014-02-17 12:53:14 +0200546static int gfar_alloc_tx_queues(struct gfar_private *priv)
547{
548 int i;
549
550 for (i = 0; i < priv->num_tx_queues; i++) {
551 priv->tx_queue[i] = kzalloc(sizeof(struct gfar_priv_tx_q),
552 GFP_KERNEL);
553 if (!priv->tx_queue[i])
554 return -ENOMEM;
555
556 priv->tx_queue[i]->tx_skbuff = NULL;
557 priv->tx_queue[i]->qindex = i;
558 priv->tx_queue[i]->dev = priv->ndev;
559 spin_lock_init(&(priv->tx_queue[i]->txlock));
560 }
561 return 0;
562}
563
564static int gfar_alloc_rx_queues(struct gfar_private *priv)
565{
566 int i;
567
568 for (i = 0; i < priv->num_rx_queues; i++) {
569 priv->rx_queue[i] = kzalloc(sizeof(struct gfar_priv_rx_q),
570 GFP_KERNEL);
571 if (!priv->rx_queue[i])
572 return -ENOMEM;
573
574 priv->rx_queue[i]->rx_skbuff = NULL;
575 priv->rx_queue[i]->qindex = i;
576 priv->rx_queue[i]->dev = priv->ndev;
Claudiu Manoil20862782014-02-17 12:53:14 +0200577 }
578 return 0;
579}
580
581static void gfar_free_tx_queues(struct gfar_private *priv)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000582{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000583 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000584
585 for (i = 0; i < priv->num_tx_queues; i++)
586 kfree(priv->tx_queue[i]);
587}
588
Claudiu Manoil20862782014-02-17 12:53:14 +0200589static void gfar_free_rx_queues(struct gfar_private *priv)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000590{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000591 int i;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000592
593 for (i = 0; i < priv->num_rx_queues; i++)
594 kfree(priv->rx_queue[i]);
595}
596
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000597static void unmap_group_regs(struct gfar_private *priv)
598{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000599 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000600
601 for (i = 0; i < MAXGROUPS; i++)
602 if (priv->gfargrp[i].regs)
603 iounmap(priv->gfargrp[i].regs);
604}
605
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000606static void free_gfar_dev(struct gfar_private *priv)
607{
608 int i, j;
609
610 for (i = 0; i < priv->num_grps; i++)
611 for (j = 0; j < GFAR_NUM_IRQS; j++) {
612 kfree(priv->gfargrp[i].irqinfo[j]);
613 priv->gfargrp[i].irqinfo[j] = NULL;
614 }
615
616 free_netdev(priv->ndev);
617}
618
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000619static void disable_napi(struct gfar_private *priv)
620{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000621 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000622
Claudiu Manoilaeb12c52014-03-07 14:42:45 +0200623 for (i = 0; i < priv->num_grps; i++) {
624 napi_disable(&priv->gfargrp[i].napi_rx);
625 napi_disable(&priv->gfargrp[i].napi_tx);
626 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000627}
628
629static void enable_napi(struct gfar_private *priv)
630{
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +0000631 int i;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000632
Claudiu Manoilaeb12c52014-03-07 14:42:45 +0200633 for (i = 0; i < priv->num_grps; i++) {
634 napi_enable(&priv->gfargrp[i].napi_rx);
635 napi_enable(&priv->gfargrp[i].napi_tx);
636 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000637}
638
639static int gfar_parse_group(struct device_node *np,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000640 struct gfar_private *priv, const char *model)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000641{
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000642 struct gfar_priv_grp *grp = &priv->gfargrp[priv->num_grps];
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000643 int i;
644
Paul Gortmaker7c1e7e92013-02-04 09:49:42 +0000645 for (i = 0; i < GFAR_NUM_IRQS; i++) {
646 grp->irqinfo[i] = kzalloc(sizeof(struct gfar_irqinfo),
647 GFP_KERNEL);
648 if (!grp->irqinfo[i])
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000649 return -ENOMEM;
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000650 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000651
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000652 grp->regs = of_iomap(np, 0);
653 if (!grp->regs)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000654 return -ENOMEM;
655
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000656 gfar_irq(grp, TX)->irq = irq_of_parse_and_map(np, 0);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000657
658 /* If we aren't the FEC we have multiple interrupts */
659 if (model && strcasecmp(model, "FEC")) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000660 gfar_irq(grp, RX)->irq = irq_of_parse_and_map(np, 1);
661 gfar_irq(grp, ER)->irq = irq_of_parse_and_map(np, 2);
662 if (gfar_irq(grp, TX)->irq == NO_IRQ ||
663 gfar_irq(grp, RX)->irq == NO_IRQ ||
664 gfar_irq(grp, ER)->irq == NO_IRQ)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000665 return -EINVAL;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000666 }
667
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000668 grp->priv = priv;
669 spin_lock_init(&grp->grplock);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000670 if (priv->mode == MQ_MG_MODE) {
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200671 u32 *rxq_mask, *txq_mask;
672 rxq_mask = (u32 *)of_get_property(np, "fsl,rx-bit-map", NULL);
673 txq_mask = (u32 *)of_get_property(np, "fsl,tx-bit-map", NULL);
674
675 if (priv->poll_mode == GFAR_SQ_POLLING) {
676 /* One Q per interrupt group: Q0 to G0, Q1 to G1 */
677 grp->rx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
678 grp->tx_bit_map = (DEFAULT_MAPPING >> priv->num_grps);
679 } else { /* GFAR_MQ_POLLING */
680 grp->rx_bit_map = rxq_mask ?
681 *rxq_mask : (DEFAULT_MAPPING >> priv->num_grps);
682 grp->tx_bit_map = txq_mask ?
683 *txq_mask : (DEFAULT_MAPPING >> priv->num_grps);
684 }
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000685 } else {
Claudiu Manoil5fedcc12013-01-29 03:55:11 +0000686 grp->rx_bit_map = 0xFF;
687 grp->tx_bit_map = 0xFF;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000688 }
Claudiu Manoil20862782014-02-17 12:53:14 +0200689
690 /* bit_map's MSB is q0 (from q0 to q7) but, for_each_set_bit parses
691 * right to left, so we need to revert the 8 bits to get the q index
692 */
693 grp->rx_bit_map = bitrev8(grp->rx_bit_map);
694 grp->tx_bit_map = bitrev8(grp->tx_bit_map);
695
696 /* Calculate RSTAT, TSTAT, RQUEUE and TQUEUE values,
697 * also assign queues to groups
698 */
699 for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200700 if (!grp->rx_queue)
701 grp->rx_queue = priv->rx_queue[i];
Claudiu Manoil20862782014-02-17 12:53:14 +0200702 grp->num_rx_queues++;
703 grp->rstat |= (RSTAT_CLEAR_RHALT >> i);
704 priv->rqueue |= ((RQUEUE_EN0 | RQUEUE_EX0) >> i);
705 priv->rx_queue[i]->grp = grp;
706 }
707
708 for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200709 if (!grp->tx_queue)
710 grp->tx_queue = priv->tx_queue[i];
Claudiu Manoil20862782014-02-17 12:53:14 +0200711 grp->num_tx_queues++;
712 grp->tstat |= (TSTAT_CLEAR_THALT >> i);
713 priv->tqueue |= (TQUEUE_EN0 >> i);
714 priv->tx_queue[i]->grp = grp;
715 }
716
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000717 priv->num_grps++;
718
719 return 0;
720}
721
Grant Likely2dc11582010-08-06 09:25:50 -0600722static int gfar_of_init(struct platform_device *ofdev, struct net_device **pdev)
Andy Flemingb31a1d82008-12-16 15:29:15 -0800723{
Andy Flemingb31a1d82008-12-16 15:29:15 -0800724 const char *model;
725 const char *ctype;
726 const void *mac_addr;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000727 int err = 0, i;
728 struct net_device *dev = NULL;
729 struct gfar_private *priv = NULL;
Grant Likely61c7a082010-04-13 16:12:29 -0700730 struct device_node *np = ofdev->dev.of_node;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000731 struct device_node *child = NULL;
Andy Fleming4d7902f2009-02-04 16:43:44 -0800732 const u32 *stash;
733 const u32 *stash_len;
734 const u32 *stash_idx;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000735 unsigned int num_tx_qs, num_rx_qs;
736 u32 *tx_queues, *rx_queues;
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200737 unsigned short mode, poll_mode;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800738
739 if (!np || !of_device_is_available(np))
740 return -ENODEV;
741
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200742 if (of_device_is_compatible(np, "fsl,etsec2")) {
743 mode = MQ_MG_MODE;
744 poll_mode = GFAR_SQ_POLLING;
745 } else {
746 mode = SQ_SG_MODE;
747 poll_mode = GFAR_SQ_POLLING;
748 }
749
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200750 /* parse the num of HW tx and rx queues */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000751 tx_queues = (u32 *)of_get_property(np, "fsl,num_tx_queues", NULL);
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200752 rx_queues = (u32 *)of_get_property(np, "fsl,num_rx_queues", NULL);
753
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200754 if (mode == SQ_SG_MODE) {
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200755 num_tx_qs = 1;
756 num_rx_qs = 1;
757 } else { /* MQ_MG_MODE */
Claudiu Manoilc65d7532014-03-21 09:33:17 +0200758 /* get the actual number of supported groups */
759 unsigned int num_grps = of_get_available_child_count(np);
760
761 if (num_grps == 0 || num_grps > MAXGROUPS) {
762 dev_err(&ofdev->dev, "Invalid # of int groups(%d)\n",
763 num_grps);
764 pr_err("Cannot do alloc_etherdev, aborting\n");
765 return -EINVAL;
766 }
767
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200768 if (poll_mode == GFAR_SQ_POLLING) {
Claudiu Manoilc65d7532014-03-21 09:33:17 +0200769 num_tx_qs = num_grps; /* one txq per int group */
770 num_rx_qs = num_grps; /* one rxq per int group */
Claudiu Manoil71ff9e32014-03-07 14:42:46 +0200771 } else { /* GFAR_MQ_POLLING */
772 num_tx_qs = tx_queues ? *tx_queues : 1;
773 num_rx_qs = rx_queues ? *rx_queues : 1;
774 }
775 }
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000776
777 if (num_tx_qs > MAX_TX_QS) {
Joe Perches59deab22011-06-14 08:57:47 +0000778 pr_err("num_tx_qs(=%d) greater than MAX_TX_QS(=%d)\n",
779 num_tx_qs, MAX_TX_QS);
780 pr_err("Cannot do alloc_etherdev, aborting\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000781 return -EINVAL;
782 }
783
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000784 if (num_rx_qs > MAX_RX_QS) {
Joe Perches59deab22011-06-14 08:57:47 +0000785 pr_err("num_rx_qs(=%d) greater than MAX_RX_QS(=%d)\n",
786 num_rx_qs, MAX_RX_QS);
787 pr_err("Cannot do alloc_etherdev, aborting\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000788 return -EINVAL;
789 }
790
791 *pdev = alloc_etherdev_mq(sizeof(*priv), num_tx_qs);
792 dev = *pdev;
793 if (NULL == dev)
794 return -ENOMEM;
795
796 priv = netdev_priv(dev);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000797 priv->ndev = dev;
798
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200799 priv->mode = mode;
800 priv->poll_mode = poll_mode;
801
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000802 priv->num_tx_queues = num_tx_qs;
Ben Hutchingsfe069122010-09-27 08:27:37 +0000803 netif_set_real_num_rx_queues(dev, num_rx_qs);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +0000804 priv->num_rx_queues = num_rx_qs;
Claudiu Manoil20862782014-02-17 12:53:14 +0200805
806 err = gfar_alloc_tx_queues(priv);
807 if (err)
808 goto tx_alloc_failed;
809
810 err = gfar_alloc_rx_queues(priv);
811 if (err)
812 goto rx_alloc_failed;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800813
Jan Ceuleers0977f812012-06-05 03:42:12 +0000814 /* Init Rx queue filer rule set linked list */
Sebastian Poehn4aa3a712011-06-20 13:57:59 -0700815 INIT_LIST_HEAD(&priv->rx_list.list);
816 priv->rx_list.count = 0;
817 mutex_init(&priv->rx_queue_access);
818
Andy Flemingb31a1d82008-12-16 15:29:15 -0800819 model = of_get_property(np, "model", NULL);
820
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000821 for (i = 0; i < MAXGROUPS; i++)
822 priv->gfargrp[i].regs = NULL;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800823
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000824 /* Parse and initialize group specific information */
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200825 if (priv->mode == MQ_MG_MODE) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000826 for_each_child_of_node(np, child) {
827 err = gfar_parse_group(child, priv, model);
828 if (err)
829 goto err_grp_init;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800830 }
Claudiu Manoilb338ce22014-03-11 18:01:24 +0200831 } else { /* SQ_SG_MODE */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000832 err = gfar_parse_group(np, priv, model);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000833 if (err)
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000834 goto err_grp_init;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800835 }
836
Andy Fleming4d7902f2009-02-04 16:43:44 -0800837 stash = of_get_property(np, "bd-stash", NULL);
838
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +0000839 if (stash) {
Andy Fleming4d7902f2009-02-04 16:43:44 -0800840 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BD_STASHING;
841 priv->bd_stash_en = 1;
842 }
843
844 stash_len = of_get_property(np, "rx-stash-len", NULL);
845
846 if (stash_len)
847 priv->rx_stash_size = *stash_len;
848
849 stash_idx = of_get_property(np, "rx-stash-idx", NULL);
850
851 if (stash_idx)
852 priv->rx_stash_index = *stash_idx;
853
854 if (stash_len || stash_idx)
855 priv->device_flags |= FSL_GIANFAR_DEV_HAS_BUF_STASHING;
856
Andy Flemingb31a1d82008-12-16 15:29:15 -0800857 mac_addr = of_get_mac_address(np);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000858
Andy Flemingb31a1d82008-12-16 15:29:15 -0800859 if (mac_addr)
Joe Perches6a3c910c2011-11-16 09:38:02 +0000860 memcpy(dev->dev_addr, mac_addr, ETH_ALEN);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800861
862 if (model && !strcasecmp(model, "TSEC"))
Claudiu Manoil34018fd2014-02-17 12:53:15 +0200863 priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000864 FSL_GIANFAR_DEV_HAS_COALESCE |
865 FSL_GIANFAR_DEV_HAS_RMON |
866 FSL_GIANFAR_DEV_HAS_MULTI_INTR;
867
Andy Flemingb31a1d82008-12-16 15:29:15 -0800868 if (model && !strcasecmp(model, "eTSEC"))
Claudiu Manoil34018fd2014-02-17 12:53:15 +0200869 priv->device_flags |= FSL_GIANFAR_DEV_HAS_GIGABIT |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000870 FSL_GIANFAR_DEV_HAS_COALESCE |
871 FSL_GIANFAR_DEV_HAS_RMON |
872 FSL_GIANFAR_DEV_HAS_MULTI_INTR |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +0000873 FSL_GIANFAR_DEV_HAS_CSUM |
874 FSL_GIANFAR_DEV_HAS_VLAN |
875 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET |
876 FSL_GIANFAR_DEV_HAS_EXTENDED_HASH |
877 FSL_GIANFAR_DEV_HAS_TIMER;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800878
879 ctype = of_get_property(np, "phy-connection-type", NULL);
880
881 /* We only care about rgmii-id. The rest are autodetected */
882 if (ctype && !strcmp(ctype, "rgmii-id"))
883 priv->interface = PHY_INTERFACE_MODE_RGMII_ID;
884 else
885 priv->interface = PHY_INTERFACE_MODE_MII;
886
887 if (of_get_property(np, "fsl,magic-packet", NULL))
888 priv->device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
889
Grant Likelyfe192a42009-04-25 12:53:12 +0000890 priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800891
Florian Fainellibe403642014-05-22 09:47:48 -0700892 /* In the case of a fixed PHY, the DT node associated
893 * to the PHY is the Ethernet MAC DT node.
894 */
Uwe Kleine-König6f2c9bd2014-08-07 22:17:07 +0200895 if (!priv->phy_node && of_phy_is_fixed_link(np)) {
Florian Fainellibe403642014-05-22 09:47:48 -0700896 err = of_phy_register_fixed_link(np);
897 if (err)
898 goto err_grp_init;
899
Uwe Kleine-König6f2c9bd2014-08-07 22:17:07 +0200900 priv->phy_node = of_node_get(np);
Florian Fainellibe403642014-05-22 09:47:48 -0700901 }
902
Andy Flemingb31a1d82008-12-16 15:29:15 -0800903 /* Find the TBI PHY. If it's not there, we don't support SGMII */
Grant Likelyfe192a42009-04-25 12:53:12 +0000904 priv->tbi_node = of_parse_phandle(np, "tbi-handle", 0);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800905
906 return 0;
907
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +0000908err_grp_init:
909 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +0200910rx_alloc_failed:
911 gfar_free_rx_queues(priv);
912tx_alloc_failed:
913 gfar_free_tx_queues(priv);
Claudiu Manoilee873fd2013-01-29 03:55:12 +0000914 free_gfar_dev(priv);
Andy Flemingb31a1d82008-12-16 15:29:15 -0800915 return err;
916}
917
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000918static int gfar_hwtstamp_set(struct net_device *netdev, struct ifreq *ifr)
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000919{
920 struct hwtstamp_config config;
921 struct gfar_private *priv = netdev_priv(netdev);
922
923 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
924 return -EFAULT;
925
926 /* reserved for future extensions */
927 if (config.flags)
928 return -EINVAL;
929
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +0000930 switch (config.tx_type) {
931 case HWTSTAMP_TX_OFF:
932 priv->hwts_tx_en = 0;
933 break;
934 case HWTSTAMP_TX_ON:
935 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
936 return -ERANGE;
937 priv->hwts_tx_en = 1;
938 break;
939 default:
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000940 return -ERANGE;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +0000941 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000942
943 switch (config.rx_filter) {
944 case HWTSTAMP_FILTER_NONE:
Manfred Rudigier97553f72010-06-11 01:49:05 +0000945 if (priv->hwts_rx_en) {
Manfred Rudigier97553f72010-06-11 01:49:05 +0000946 priv->hwts_rx_en = 0;
Claudiu Manoil08511332014-02-24 12:13:45 +0200947 reset_gfar(netdev);
Manfred Rudigier97553f72010-06-11 01:49:05 +0000948 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000949 break;
950 default:
951 if (!(priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER))
952 return -ERANGE;
Manfred Rudigier97553f72010-06-11 01:49:05 +0000953 if (!priv->hwts_rx_en) {
Manfred Rudigier97553f72010-06-11 01:49:05 +0000954 priv->hwts_rx_en = 1;
Claudiu Manoil08511332014-02-24 12:13:45 +0200955 reset_gfar(netdev);
Manfred Rudigier97553f72010-06-11 01:49:05 +0000956 }
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000957 config.rx_filter = HWTSTAMP_FILTER_ALL;
958 break;
959 }
960
961 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
962 -EFAULT : 0;
963}
964
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000965static int gfar_hwtstamp_get(struct net_device *netdev, struct ifreq *ifr)
966{
967 struct hwtstamp_config config;
968 struct gfar_private *priv = netdev_priv(netdev);
969
970 config.flags = 0;
971 config.tx_type = priv->hwts_tx_en ? HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
972 config.rx_filter = (priv->hwts_rx_en ?
973 HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE);
974
975 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
976 -EFAULT : 0;
977}
978
Clifford Wolf0faac9f2009-01-09 10:23:11 +0000979static int gfar_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
980{
981 struct gfar_private *priv = netdev_priv(dev);
982
983 if (!netif_running(dev))
984 return -EINVAL;
985
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000986 if (cmd == SIOCSHWTSTAMP)
Ben Hutchingsca0c88c2013-11-18 23:05:27 +0000987 return gfar_hwtstamp_set(dev, rq);
988 if (cmd == SIOCGHWTSTAMP)
989 return gfar_hwtstamp_get(dev, rq);
Manfred Rudigiercc772ab2010-04-08 23:10:03 +0000990
Clifford Wolf0faac9f2009-01-09 10:23:11 +0000991 if (!priv->phydev)
992 return -ENODEV;
993
Richard Cochran28b04112010-07-17 08:48:55 +0000994 return phy_mii_ioctl(priv->phydev, rq, cmd);
Clifford Wolf0faac9f2009-01-09 10:23:11 +0000995}
996
Anton Vorontsov18294ad2009-11-04 12:53:00 +0000997static u32 cluster_entry_per_class(struct gfar_private *priv, u32 rqfar,
998 u32 class)
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +0000999{
1000 u32 rqfpr = FPR_FILER_MASK;
1001 u32 rqfcr = 0x0;
1002
1003 rqfar--;
1004 rqfcr = RQFCR_CLE | RQFCR_PID_MASK | RQFCR_CMP_EXACT;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001005 priv->ftp_rqfpr[rqfar] = rqfpr;
1006 priv->ftp_rqfcr[rqfar] = rqfcr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001007 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1008
1009 rqfar--;
1010 rqfcr = RQFCR_CMP_NOMATCH;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001011 priv->ftp_rqfpr[rqfar] = rqfpr;
1012 priv->ftp_rqfcr[rqfar] = rqfcr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001013 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1014
1015 rqfar--;
1016 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_PARSE | RQFCR_CLE | RQFCR_AND;
1017 rqfpr = class;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001018 priv->ftp_rqfcr[rqfar] = rqfcr;
1019 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001020 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1021
1022 rqfar--;
1023 rqfcr = RQFCR_CMP_EXACT | RQFCR_PID_MASK | RQFCR_AND;
1024 rqfpr = class;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001025 priv->ftp_rqfcr[rqfar] = rqfcr;
1026 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001027 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1028
1029 return rqfar;
1030}
1031
1032static void gfar_init_filer_table(struct gfar_private *priv)
1033{
1034 int i = 0x0;
1035 u32 rqfar = MAX_FILER_IDX;
1036 u32 rqfcr = 0x0;
1037 u32 rqfpr = FPR_FILER_MASK;
1038
1039 /* Default rule */
1040 rqfcr = RQFCR_CMP_MATCH;
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001041 priv->ftp_rqfcr[rqfar] = rqfcr;
1042 priv->ftp_rqfpr[rqfar] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001043 gfar_write_filer(priv, rqfar, rqfcr, rqfpr);
1044
1045 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6);
1046 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_UDP);
1047 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV6 | RQFPR_TCP);
1048 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4);
1049 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_UDP);
1050 rqfar = cluster_entry_per_class(priv, rqfar, RQFPR_IPV4 | RQFPR_TCP);
1051
Uwe Kleine-König85dd08e2010-06-11 12:16:55 +02001052 /* cur_filer_idx indicated the first non-masked rule */
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001053 priv->cur_filer_idx = rqfar;
1054
1055 /* Rest are masked rules */
1056 rqfcr = RQFCR_CMP_NOMATCH;
1057 for (i = 0; i < rqfar; i++) {
Wu Jiajun-B063786c43e042011-06-07 21:46:51 +00001058 priv->ftp_rqfcr[i] = rqfcr;
1059 priv->ftp_rqfpr[i] = rqfpr;
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001060 gfar_write_filer(priv, i, rqfcr, rqfpr);
1061 }
1062}
1063
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001064static void __gfar_detect_errata_83xx(struct gfar_private *priv)
Anton Vorontsov7d350972010-06-30 06:39:12 +00001065{
Anton Vorontsov7d350972010-06-30 06:39:12 +00001066 unsigned int pvr = mfspr(SPRN_PVR);
1067 unsigned int svr = mfspr(SPRN_SVR);
1068 unsigned int mod = (svr >> 16) & 0xfff6; /* w/o E suffix */
1069 unsigned int rev = svr & 0xffff;
1070
1071 /* MPC8313 Rev 2.0 and higher; All MPC837x */
1072 if ((pvr == 0x80850010 && mod == 0x80b0 && rev >= 0x0020) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001073 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
Anton Vorontsov7d350972010-06-30 06:39:12 +00001074 priv->errata |= GFAR_ERRATA_74;
1075
Anton Vorontsovdeb90ea2010-06-30 06:39:13 +00001076 /* MPC8313 and MPC837x all rev */
1077 if ((pvr == 0x80850010 && mod == 0x80b0) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001078 (pvr == 0x80861010 && (mod & 0xfff9) == 0x80c0))
Anton Vorontsovdeb90ea2010-06-30 06:39:13 +00001079 priv->errata |= GFAR_ERRATA_76;
1080
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001081 /* MPC8313 Rev < 2.0 */
1082 if (pvr == 0x80850010 && mod == 0x80b0 && rev < 0x0020)
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00001083 priv->errata |= GFAR_ERRATA_12;
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001084}
1085
1086static void __gfar_detect_errata_85xx(struct gfar_private *priv)
1087{
1088 unsigned int svr = mfspr(SPRN_SVR);
1089
1090 if ((SVR_SOC_VER(svr) == SVR_8548) && (SVR_REV(svr) == 0x20))
1091 priv->errata |= GFAR_ERRATA_12;
Claudiu Manoil53fad772013-10-09 20:20:42 +03001092 if (((SVR_SOC_VER(svr) == SVR_P2020) && (SVR_REV(svr) < 0x20)) ||
1093 ((SVR_SOC_VER(svr) == SVR_P2010) && (SVR_REV(svr) < 0x20)))
1094 priv->errata |= GFAR_ERRATA_76; /* aka eTSEC 20 */
Claudiu Manoil2969b1f2013-10-09 20:20:41 +03001095}
1096
1097static void gfar_detect_errata(struct gfar_private *priv)
1098{
1099 struct device *dev = &priv->ofdev->dev;
1100
1101 /* no plans to fix */
1102 priv->errata |= GFAR_ERRATA_A002;
1103
1104 if (pvr_version_is(PVR_VER_E500V1) || pvr_version_is(PVR_VER_E500V2))
1105 __gfar_detect_errata_85xx(priv);
1106 else /* non-mpc85xx parts, i.e. e300 core based */
1107 __gfar_detect_errata_83xx(priv);
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00001108
Anton Vorontsov7d350972010-06-30 06:39:12 +00001109 if (priv->errata)
1110 dev_info(dev, "enabled errata workarounds, flags: 0x%x\n",
1111 priv->errata);
1112}
1113
Claudiu Manoil08511332014-02-24 12:13:45 +02001114void gfar_mac_reset(struct gfar_private *priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115{
Claudiu Manoil20862782014-02-17 12:53:14 +02001116 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Claudiu Manoila328ac92014-02-24 12:13:42 +02001117 u32 tempval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118
1119 /* Reset MAC layer */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001120 gfar_write(&regs->maccfg1, MACCFG1_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121
Andy Flemingb98ac702009-02-04 16:38:05 -08001122 /* We need to delay at least 3 TX clocks */
Claudiu Manoila328ac92014-02-24 12:13:42 +02001123 udelay(3);
Andy Flemingb98ac702009-02-04 16:38:05 -08001124
Claudiu Manoil23402bd2013-08-12 13:53:26 +03001125 /* the soft reset bit is not self-resetting, so we need to
1126 * clear it before resuming normal operation
1127 */
Claudiu Manoil20862782014-02-17 12:53:14 +02001128 gfar_write(&regs->maccfg1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129
Claudiu Manoila328ac92014-02-24 12:13:42 +02001130 udelay(3);
1131
Claudiu Manoil88302642014-02-24 12:13:43 +02001132 /* Compute rx_buff_size based on config flags */
1133 gfar_rx_buff_size_config(priv);
1134
1135 /* Initialize the max receive frame/buffer lengths */
1136 gfar_write(&regs->maxfrm, priv->rx_buffer_size);
Claudiu Manoila328ac92014-02-24 12:13:42 +02001137 gfar_write(&regs->mrblr, priv->rx_buffer_size);
1138
1139 /* Initialize the Minimum Frame Length Register */
1140 gfar_write(&regs->minflr, MINFLR_INIT_SETTINGS);
1141
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 /* Initialize MACCFG2. */
Anton Vorontsov7d350972010-06-30 06:39:12 +00001143 tempval = MACCFG2_INIT_SETTINGS;
Claudiu Manoil88302642014-02-24 12:13:43 +02001144
1145 /* If the mtu is larger than the max size for standard
1146 * ethernet frames (ie, a jumbo frame), then set maccfg2
1147 * to allow huge frames, and to check the length
1148 */
1149 if (priv->rx_buffer_size > DEFAULT_RX_BUFFER_SIZE ||
1150 gfar_has_errata(priv, GFAR_ERRATA_74))
Anton Vorontsov7d350972010-06-30 06:39:12 +00001151 tempval |= MACCFG2_HUGEFRAME | MACCFG2_LENGTHCHECK;
Claudiu Manoil88302642014-02-24 12:13:43 +02001152
Anton Vorontsov7d350972010-06-30 06:39:12 +00001153 gfar_write(&regs->maccfg2, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154
Claudiu Manoila328ac92014-02-24 12:13:42 +02001155 /* Clear mac addr hash registers */
1156 gfar_write(&regs->igaddr0, 0);
1157 gfar_write(&regs->igaddr1, 0);
1158 gfar_write(&regs->igaddr2, 0);
1159 gfar_write(&regs->igaddr3, 0);
1160 gfar_write(&regs->igaddr4, 0);
1161 gfar_write(&regs->igaddr5, 0);
1162 gfar_write(&regs->igaddr6, 0);
1163 gfar_write(&regs->igaddr7, 0);
1164
1165 gfar_write(&regs->gaddr0, 0);
1166 gfar_write(&regs->gaddr1, 0);
1167 gfar_write(&regs->gaddr2, 0);
1168 gfar_write(&regs->gaddr3, 0);
1169 gfar_write(&regs->gaddr4, 0);
1170 gfar_write(&regs->gaddr5, 0);
1171 gfar_write(&regs->gaddr6, 0);
1172 gfar_write(&regs->gaddr7, 0);
1173
1174 if (priv->extended_hash)
1175 gfar_clear_exact_match(priv->ndev);
1176
1177 gfar_mac_rx_config(priv);
1178
1179 gfar_mac_tx_config(priv);
1180
1181 gfar_set_mac_address(priv->ndev);
1182
1183 gfar_set_multi(priv->ndev);
1184
1185 /* clear ievent and imask before configuring coalescing */
1186 gfar_ints_disable(priv);
1187
1188 /* Configure the coalescing support */
1189 gfar_configure_coalescing_all(priv);
1190}
1191
1192static void gfar_hw_init(struct gfar_private *priv)
1193{
1194 struct gfar __iomem *regs = priv->gfargrp[0].regs;
1195 u32 attrs;
1196
1197 /* Stop the DMA engine now, in case it was running before
1198 * (The firmware could have used it, and left it running).
1199 */
1200 gfar_halt(priv);
1201
1202 gfar_mac_reset(priv);
1203
1204 /* Zero out the rmon mib registers if it has them */
1205 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_RMON) {
1206 memset_io(&(regs->rmon), 0, sizeof(struct rmon_mib));
1207
1208 /* Mask off the CAM interrupts */
1209 gfar_write(&regs->rmon.cam1, 0xffffffff);
1210 gfar_write(&regs->rmon.cam2, 0xffffffff);
1211 }
1212
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 /* Initialize ECNTRL */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001214 gfar_write(&regs->ecntrl, ECNTRL_INIT_SETTINGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215
Claudiu Manoil34018fd2014-02-17 12:53:15 +02001216 /* Set the extraction length and index */
1217 attrs = ATTRELI_EL(priv->rx_stash_size) |
1218 ATTRELI_EI(priv->rx_stash_index);
1219
1220 gfar_write(&regs->attreli, attrs);
1221
1222 /* Start with defaults, and add stashing
1223 * depending on driver parameters
1224 */
1225 attrs = ATTR_INIT_SETTINGS;
1226
1227 if (priv->bd_stash_en)
1228 attrs |= ATTR_BDSTASH;
1229
1230 if (priv->rx_stash_size != 0)
1231 attrs |= ATTR_BUFSTASH;
1232
1233 gfar_write(&regs->attr, attrs);
1234
1235 /* FIFO configs */
1236 gfar_write(&regs->fifo_tx_thr, DEFAULT_FIFO_TX_THR);
1237 gfar_write(&regs->fifo_tx_starve, DEFAULT_FIFO_TX_STARVE);
1238 gfar_write(&regs->fifo_tx_starve_shutoff, DEFAULT_FIFO_TX_STARVE_OFF);
1239
Claudiu Manoil20862782014-02-17 12:53:14 +02001240 /* Program the interrupt steering regs, only for MG devices */
1241 if (priv->num_grps > 1)
1242 gfar_write_isrg(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001243}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244
Xiubo Li898157e2014-06-04 16:49:16 +08001245static void gfar_init_addr_hash_table(struct gfar_private *priv)
Claudiu Manoil20862782014-02-17 12:53:14 +02001246{
1247 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001248
Andy Flemingb31a1d82008-12-16 15:29:15 -08001249 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_EXTENDED_HASH) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05001250 priv->extended_hash = 1;
1251 priv->hash_width = 9;
1252
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001253 priv->hash_regs[0] = &regs->igaddr0;
1254 priv->hash_regs[1] = &regs->igaddr1;
1255 priv->hash_regs[2] = &regs->igaddr2;
1256 priv->hash_regs[3] = &regs->igaddr3;
1257 priv->hash_regs[4] = &regs->igaddr4;
1258 priv->hash_regs[5] = &regs->igaddr5;
1259 priv->hash_regs[6] = &regs->igaddr6;
1260 priv->hash_regs[7] = &regs->igaddr7;
1261 priv->hash_regs[8] = &regs->gaddr0;
1262 priv->hash_regs[9] = &regs->gaddr1;
1263 priv->hash_regs[10] = &regs->gaddr2;
1264 priv->hash_regs[11] = &regs->gaddr3;
1265 priv->hash_regs[12] = &regs->gaddr4;
1266 priv->hash_regs[13] = &regs->gaddr5;
1267 priv->hash_regs[14] = &regs->gaddr6;
1268 priv->hash_regs[15] = &regs->gaddr7;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001269
1270 } else {
1271 priv->extended_hash = 0;
1272 priv->hash_width = 8;
1273
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001274 priv->hash_regs[0] = &regs->gaddr0;
1275 priv->hash_regs[1] = &regs->gaddr1;
1276 priv->hash_regs[2] = &regs->gaddr2;
1277 priv->hash_regs[3] = &regs->gaddr3;
1278 priv->hash_regs[4] = &regs->gaddr4;
1279 priv->hash_regs[5] = &regs->gaddr5;
1280 priv->hash_regs[6] = &regs->gaddr6;
1281 priv->hash_regs[7] = &regs->gaddr7;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001282 }
Claudiu Manoil20862782014-02-17 12:53:14 +02001283}
1284
1285/* Set up the ethernet device structure, private data,
1286 * and anything else we need before we start
1287 */
1288static int gfar_probe(struct platform_device *ofdev)
1289{
1290 struct net_device *dev = NULL;
1291 struct gfar_private *priv = NULL;
1292 int err = 0, i;
1293
1294 err = gfar_of_init(ofdev, &dev);
1295
1296 if (err)
1297 return err;
1298
1299 priv = netdev_priv(dev);
1300 priv->ndev = dev;
1301 priv->ofdev = ofdev;
1302 priv->dev = &ofdev->dev;
1303 SET_NETDEV_DEV(dev, &ofdev->dev);
1304
1305 spin_lock_init(&priv->bflock);
1306 INIT_WORK(&priv->reset_task, gfar_reset_task);
1307
1308 platform_set_drvdata(ofdev, priv);
1309
1310 gfar_detect_errata(priv);
1311
Claudiu Manoil20862782014-02-17 12:53:14 +02001312 /* Set the dev->base_addr to the gfar reg region */
1313 dev->base_addr = (unsigned long) priv->gfargrp[0].regs;
1314
1315 /* Fill in the dev structure */
1316 dev->watchdog_timeo = TX_TIMEOUT;
1317 dev->mtu = 1500;
1318 dev->netdev_ops = &gfar_netdev_ops;
1319 dev->ethtool_ops = &gfar_ethtool_ops;
1320
1321 /* Register for napi ...We are registering NAPI for each grp */
Claudiu Manoil71ff9e32014-03-07 14:42:46 +02001322 for (i = 0; i < priv->num_grps; i++) {
1323 if (priv->poll_mode == GFAR_SQ_POLLING) {
1324 netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
1325 gfar_poll_rx_sq, GFAR_DEV_WEIGHT);
1326 netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
1327 gfar_poll_tx_sq, 2);
1328 } else {
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02001329 netif_napi_add(dev, &priv->gfargrp[i].napi_rx,
1330 gfar_poll_rx, GFAR_DEV_WEIGHT);
1331 netif_napi_add(dev, &priv->gfargrp[i].napi_tx,
1332 gfar_poll_tx, 2);
1333 }
1334 }
Claudiu Manoil20862782014-02-17 12:53:14 +02001335
1336 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_CSUM) {
1337 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
1338 NETIF_F_RXCSUM;
1339 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG |
1340 NETIF_F_RXCSUM | NETIF_F_HIGHDMA;
1341 }
1342
1343 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_VLAN) {
1344 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
1345 NETIF_F_HW_VLAN_CTAG_RX;
1346 dev->features |= NETIF_F_HW_VLAN_CTAG_RX;
1347 }
1348
1349 gfar_init_addr_hash_table(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001350
Claudiu Manoil532c37b2014-02-17 12:53:16 +02001351 /* Insert receive time stamps into padding alignment bytes */
1352 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
1353 priv->padding = 8;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001354
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00001355 if (dev->features & NETIF_F_IP_CSUM ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001356 priv->device_flags & FSL_GIANFAR_DEV_HAS_TIMER)
Wu Jiajun-B06378bee9e582012-05-21 23:00:48 +00001357 dev->needed_headroom = GMAC_FCB_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358
1359 priv->rx_buffer_size = DEFAULT_RX_BUFFER_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001361 /* Initializing some of the rx/tx queue level parameters */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001362 for (i = 0; i < priv->num_tx_queues; i++) {
1363 priv->tx_queue[i]->tx_ring_size = DEFAULT_TX_RING_SIZE;
1364 priv->tx_queue[i]->num_txbdfree = DEFAULT_TX_RING_SIZE;
1365 priv->tx_queue[i]->txcoalescing = DEFAULT_TX_COALESCE;
1366 priv->tx_queue[i]->txic = DEFAULT_TXIC;
1367 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001368
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001369 for (i = 0; i < priv->num_rx_queues; i++) {
1370 priv->rx_queue[i]->rx_ring_size = DEFAULT_RX_RING_SIZE;
1371 priv->rx_queue[i]->rxcoalescing = DEFAULT_RX_COALESCE;
1372 priv->rx_queue[i]->rxic = DEFAULT_RXIC;
1373 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374
Jan Ceuleers0977f812012-06-05 03:42:12 +00001375 /* always enable rx filer */
Sebastian Poehn4aa3a712011-06-20 13:57:59 -07001376 priv->rx_filer_enable = 1;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001377 /* Enable most messages by default */
1378 priv->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
Claudiu Manoilb98b8ba2012-09-23 22:39:08 +00001379 /* use pritority h/w tx queue scheduling for single queue devices */
1380 if (priv->num_tx_queues == 1)
1381 priv->prio_sched_en = 1;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001382
Claudiu Manoil08511332014-02-24 12:13:45 +02001383 set_bit(GFAR_DOWN, &priv->state);
1384
Claudiu Manoila328ac92014-02-24 12:13:42 +02001385 gfar_hw_init(priv);
Trent Piephod3eab822008-10-02 11:12:24 +00001386
Fabio Estevamd4c642e2014-06-03 19:55:38 -03001387 /* Carrier starts down, phylib will bring it up */
1388 netif_carrier_off(dev);
1389
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 err = register_netdev(dev);
1391
1392 if (err) {
Joe Perches59deab22011-06-14 08:57:47 +00001393 pr_err("%s: Cannot register net device, aborting\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 goto register_fail;
1395 }
1396
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08001397 device_init_wakeup(&dev->dev,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001398 priv->device_flags &
1399 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08001400
Dai Harukic50a5d92008-12-17 16:51:32 -08001401 /* fill out IRQ number and name fields */
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001402 for (i = 0; i < priv->num_grps; i++) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001403 struct gfar_priv_grp *grp = &priv->gfargrp[i];
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001404 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001405 sprintf(gfar_irq(grp, TX)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001406 dev->name, "_g", '0' + i, "_tx");
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001407 sprintf(gfar_irq(grp, RX)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001408 dev->name, "_g", '0' + i, "_rx");
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001409 sprintf(gfar_irq(grp, ER)->name, "%s%s%c%s",
Joe Perches0015e552012-03-25 07:10:07 +00001410 dev->name, "_g", '0' + i, "_er");
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001411 } else
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001412 strcpy(gfar_irq(grp, TX)->name, dev->name);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001413 }
Dai Harukic50a5d92008-12-17 16:51:32 -08001414
Sandeep Gopalpet7a8b3372009-11-02 07:03:40 +00001415 /* Initialize the filer table */
1416 gfar_init_filer_table(priv);
1417
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 /* Print out the device info */
Joe Perches59deab22011-06-14 08:57:47 +00001419 netdev_info(dev, "mac: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420
Jan Ceuleers0977f812012-06-05 03:42:12 +00001421 /* Even more device info helps when determining which kernel
1422 * provided which set of benchmarks.
1423 */
Joe Perches59deab22011-06-14 08:57:47 +00001424 netdev_info(dev, "Running with NAPI enabled\n");
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001425 for (i = 0; i < priv->num_rx_queues; i++)
Joe Perches59deab22011-06-14 08:57:47 +00001426 netdev_info(dev, "RX BD ring size for Q[%d]: %d\n",
1427 i, priv->rx_queue[i]->rx_ring_size);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001428 for (i = 0; i < priv->num_tx_queues; i++)
Joe Perches59deab22011-06-14 08:57:47 +00001429 netdev_info(dev, "TX BD ring size for Q[%d]: %d\n",
1430 i, priv->tx_queue[i]->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431
1432 return 0;
1433
1434register_fail:
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001435 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001436 gfar_free_rx_queues(priv);
1437 gfar_free_tx_queues(priv);
Uwe Kleine-König888c88b2014-08-07 21:20:12 +02001438 of_node_put(priv->phy_node);
1439 of_node_put(priv->tbi_node);
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001440 free_gfar_dev(priv);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001441 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442}
1443
Grant Likely2dc11582010-08-06 09:25:50 -06001444static int gfar_remove(struct platform_device *ofdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445{
Jingoo Han8513fbd2013-05-23 00:52:31 +00001446 struct gfar_private *priv = platform_get_drvdata(ofdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447
Uwe Kleine-König888c88b2014-08-07 21:20:12 +02001448 of_node_put(priv->phy_node);
1449 of_node_put(priv->tbi_node);
Grant Likelyfe192a42009-04-25 12:53:12 +00001450
David S. Millerd9d8e042009-09-06 01:41:02 -07001451 unregister_netdev(priv->ndev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001452 unmap_group_regs(priv);
Claudiu Manoil20862782014-02-17 12:53:14 +02001453 gfar_free_rx_queues(priv);
1454 gfar_free_tx_queues(priv);
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001455 free_gfar_dev(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456
1457 return 0;
1458}
1459
Scott Woodd87eb122008-07-11 18:04:45 -05001460#ifdef CONFIG_PM
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001461
1462static int gfar_suspend(struct device *dev)
Scott Woodd87eb122008-07-11 18:04:45 -05001463{
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001464 struct gfar_private *priv = dev_get_drvdata(dev);
1465 struct net_device *ndev = priv->ndev;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001466 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001467 unsigned long flags;
1468 u32 tempval;
1469
1470 int magic_packet = priv->wol_en &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001471 (priv->device_flags &
1472 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Scott Woodd87eb122008-07-11 18:04:45 -05001473
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001474 netif_device_detach(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001475
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001476 if (netif_running(ndev)) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001477
1478 local_irq_save(flags);
1479 lock_tx_qs(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001480
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001481 gfar_halt_nodisable(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001482
1483 /* Disable Tx, and Rx if wake-on-LAN is disabled. */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001484 tempval = gfar_read(&regs->maccfg1);
Scott Woodd87eb122008-07-11 18:04:45 -05001485
1486 tempval &= ~MACCFG1_TX_EN;
1487
1488 if (!magic_packet)
1489 tempval &= ~MACCFG1_RX_EN;
1490
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001491 gfar_write(&regs->maccfg1, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001492
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001493 unlock_tx_qs(priv);
1494 local_irq_restore(flags);
Scott Woodd87eb122008-07-11 18:04:45 -05001495
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001496 disable_napi(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001497
1498 if (magic_packet) {
1499 /* Enable interrupt on Magic Packet */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001500 gfar_write(&regs->imask, IMASK_MAG);
Scott Woodd87eb122008-07-11 18:04:45 -05001501
1502 /* Enable Magic Packet mode */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001503 tempval = gfar_read(&regs->maccfg2);
Scott Woodd87eb122008-07-11 18:04:45 -05001504 tempval |= MACCFG2_MPEN;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001505 gfar_write(&regs->maccfg2, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001506 } else {
1507 phy_stop(priv->phydev);
1508 }
1509 }
1510
1511 return 0;
1512}
1513
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001514static int gfar_resume(struct device *dev)
Scott Woodd87eb122008-07-11 18:04:45 -05001515{
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001516 struct gfar_private *priv = dev_get_drvdata(dev);
1517 struct net_device *ndev = priv->ndev;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001518 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001519 unsigned long flags;
1520 u32 tempval;
1521 int magic_packet = priv->wol_en &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001522 (priv->device_flags &
1523 FSL_GIANFAR_DEV_HAS_MAGIC_PACKET);
Scott Woodd87eb122008-07-11 18:04:45 -05001524
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001525 if (!netif_running(ndev)) {
1526 netif_device_attach(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001527 return 0;
1528 }
1529
1530 if (!magic_packet && priv->phydev)
1531 phy_start(priv->phydev);
1532
1533 /* Disable Magic Packet mode, in case something
1534 * else woke us up.
1535 */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001536 local_irq_save(flags);
1537 lock_tx_qs(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001538
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001539 tempval = gfar_read(&regs->maccfg2);
Scott Woodd87eb122008-07-11 18:04:45 -05001540 tempval &= ~MACCFG2_MPEN;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001541 gfar_write(&regs->maccfg2, tempval);
Scott Woodd87eb122008-07-11 18:04:45 -05001542
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001543 gfar_start(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001544
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001545 unlock_tx_qs(priv);
1546 local_irq_restore(flags);
Scott Woodd87eb122008-07-11 18:04:45 -05001547
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001548 netif_device_attach(ndev);
Scott Woodd87eb122008-07-11 18:04:45 -05001549
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001550 enable_napi(priv);
Scott Woodd87eb122008-07-11 18:04:45 -05001551
1552 return 0;
1553}
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001554
1555static int gfar_restore(struct device *dev)
1556{
1557 struct gfar_private *priv = dev_get_drvdata(dev);
1558 struct net_device *ndev = priv->ndev;
1559
Wang Dongsheng103cdd12012-11-09 04:43:51 +00001560 if (!netif_running(ndev)) {
1561 netif_device_attach(ndev);
1562
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001563 return 0;
Wang Dongsheng103cdd12012-11-09 04:43:51 +00001564 }
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001565
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001566 if (gfar_init_bds(ndev)) {
1567 free_skb_resources(priv);
1568 return -ENOMEM;
1569 }
1570
Claudiu Manoila328ac92014-02-24 12:13:42 +02001571 gfar_mac_reset(priv);
1572
1573 gfar_init_tx_rx_base(priv);
1574
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001575 gfar_start(priv);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001576
1577 priv->oldlink = 0;
1578 priv->oldspeed = 0;
1579 priv->oldduplex = -1;
1580
1581 if (priv->phydev)
1582 phy_start(priv->phydev);
1583
1584 netif_device_attach(ndev);
Anton Vorontsov5ea681d2009-11-10 14:11:05 +00001585 enable_napi(priv);
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001586
1587 return 0;
1588}
1589
1590static struct dev_pm_ops gfar_pm_ops = {
1591 .suspend = gfar_suspend,
1592 .resume = gfar_resume,
1593 .freeze = gfar_suspend,
1594 .thaw = gfar_resume,
1595 .restore = gfar_restore,
1596};
1597
1598#define GFAR_PM_OPS (&gfar_pm_ops)
1599
Scott Woodd87eb122008-07-11 18:04:45 -05001600#else
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001601
1602#define GFAR_PM_OPS NULL
Anton Vorontsovbe926fc2009-10-12 06:00:42 +00001603
Scott Woodd87eb122008-07-11 18:04:45 -05001604#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001606/* Reads the controller's registers to determine what interface
1607 * connects it to the PHY.
1608 */
1609static phy_interface_t gfar_get_interface(struct net_device *dev)
1610{
1611 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001612 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001613 u32 ecntrl;
1614
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001615 ecntrl = gfar_read(&regs->ecntrl);
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001616
1617 if (ecntrl & ECNTRL_SGMII_MODE)
1618 return PHY_INTERFACE_MODE_SGMII;
1619
1620 if (ecntrl & ECNTRL_TBI_MODE) {
1621 if (ecntrl & ECNTRL_REDUCED_MODE)
1622 return PHY_INTERFACE_MODE_RTBI;
1623 else
1624 return PHY_INTERFACE_MODE_TBI;
1625 }
1626
1627 if (ecntrl & ECNTRL_REDUCED_MODE) {
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001628 if (ecntrl & ECNTRL_REDUCED_MII_MODE) {
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001629 return PHY_INTERFACE_MODE_RMII;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001630 }
Andy Fleming7132ab72007-07-11 11:43:07 -05001631 else {
Andy Flemingb31a1d82008-12-16 15:29:15 -08001632 phy_interface_t interface = priv->interface;
Andy Fleming7132ab72007-07-11 11:43:07 -05001633
Jan Ceuleers0977f812012-06-05 03:42:12 +00001634 /* This isn't autodetected right now, so it must
Andy Fleming7132ab72007-07-11 11:43:07 -05001635 * be set by the device tree or platform code.
1636 */
1637 if (interface == PHY_INTERFACE_MODE_RGMII_ID)
1638 return PHY_INTERFACE_MODE_RGMII_ID;
1639
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001640 return PHY_INTERFACE_MODE_RGMII;
Andy Fleming7132ab72007-07-11 11:43:07 -05001641 }
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001642 }
1643
Andy Flemingb31a1d82008-12-16 15:29:15 -08001644 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT)
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001645 return PHY_INTERFACE_MODE_GMII;
1646
1647 return PHY_INTERFACE_MODE_MII;
1648}
1649
1650
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001651/* Initializes driver's PHY state, and attaches to the PHY.
1652 * Returns 0 on success.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 */
1654static int init_phy(struct net_device *dev)
1655{
1656 struct gfar_private *priv = netdev_priv(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001657 uint gigabit_support =
Andy Flemingb31a1d82008-12-16 15:29:15 -08001658 priv->device_flags & FSL_GIANFAR_DEV_HAS_GIGABIT ?
Claudiu Manoil23402bd2013-08-12 13:53:26 +03001659 GFAR_SUPPORTED_GBIT : 0;
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001660 phy_interface_t interface;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661
1662 priv->oldlink = 0;
1663 priv->oldspeed = 0;
1664 priv->oldduplex = -1;
1665
Andy Fleminge8a2b6a2006-12-01 12:01:06 -06001666 interface = gfar_get_interface(dev);
1667
Anton Vorontsov1db780f2009-07-16 21:31:42 +00001668 priv->phydev = of_phy_connect(dev, priv->phy_node, &adjust_link, 0,
1669 interface);
Anton Vorontsov1db780f2009-07-16 21:31:42 +00001670 if (!priv->phydev) {
1671 dev_err(&dev->dev, "could not attach to PHY\n");
1672 return -ENODEV;
Grant Likelyfe192a42009-04-25 12:53:12 +00001673 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674
Kapil Junejad3c12872007-05-11 18:25:11 -05001675 if (interface == PHY_INTERFACE_MODE_SGMII)
1676 gfar_configure_serdes(dev);
1677
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001678 /* Remove any features not supported by the controller */
Grant Likelyfe192a42009-04-25 12:53:12 +00001679 priv->phydev->supported &= (GFAR_SUPPORTED | gigabit_support);
1680 priv->phydev->advertising = priv->phydev->supported;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681
1682 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683}
1684
Jan Ceuleers0977f812012-06-05 03:42:12 +00001685/* Initialize TBI PHY interface for communicating with the
Paul Gortmakerd0313582008-04-17 00:08:10 -04001686 * SERDES lynx PHY on the chip. We communicate with this PHY
1687 * through the MDIO bus on each controller, treating it as a
1688 * "normal" PHY at the address found in the TBIPA register. We assume
1689 * that the TBIPA register is valid. Either the MDIO bus code will set
1690 * it to a value that doesn't conflict with other PHYs on the bus, or the
1691 * value doesn't matter, as there are no other PHYs on the bus.
1692 */
Kapil Junejad3c12872007-05-11 18:25:11 -05001693static void gfar_configure_serdes(struct net_device *dev)
1694{
1695 struct gfar_private *priv = netdev_priv(dev);
Grant Likelyfe192a42009-04-25 12:53:12 +00001696 struct phy_device *tbiphy;
Trent Piephoc1324192008-10-30 18:17:06 -07001697
Grant Likelyfe192a42009-04-25 12:53:12 +00001698 if (!priv->tbi_node) {
1699 dev_warn(&dev->dev, "error: SGMII mode requires that the "
1700 "device tree specify a tbi-handle\n");
1701 return;
1702 }
1703
1704 tbiphy = of_phy_find_device(priv->tbi_node);
1705 if (!tbiphy) {
1706 dev_err(&dev->dev, "error: Could not get TBI device\n");
Andy Flemingb31a1d82008-12-16 15:29:15 -08001707 return;
1708 }
Kapil Junejad3c12872007-05-11 18:25:11 -05001709
Jan Ceuleers0977f812012-06-05 03:42:12 +00001710 /* If the link is already up, we must already be ok, and don't need to
Trent Piephobdb59f92008-10-30 18:17:07 -07001711 * configure and reset the TBI<->SerDes link. Maybe U-Boot configured
1712 * everything for us? Resetting it takes the link down and requires
1713 * several seconds for it to come back.
1714 */
Grant Likelyfe192a42009-04-25 12:53:12 +00001715 if (phy_read(tbiphy, MII_BMSR) & BMSR_LSTATUS)
Andy Flemingb31a1d82008-12-16 15:29:15 -08001716 return;
Kapil Junejad3c12872007-05-11 18:25:11 -05001717
Paul Gortmakerd0313582008-04-17 00:08:10 -04001718 /* Single clk mode, mii mode off(for serdes communication) */
Grant Likelyfe192a42009-04-25 12:53:12 +00001719 phy_write(tbiphy, MII_TBICON, TBICON_CLK_SELECT);
Kapil Junejad3c12872007-05-11 18:25:11 -05001720
Grant Likelyfe192a42009-04-25 12:53:12 +00001721 phy_write(tbiphy, MII_ADVERTISE,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001722 ADVERTISE_1000XFULL | ADVERTISE_1000XPAUSE |
1723 ADVERTISE_1000XPSE_ASYM);
Kapil Junejad3c12872007-05-11 18:25:11 -05001724
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001725 phy_write(tbiphy, MII_BMCR,
1726 BMCR_ANENABLE | BMCR_ANRESTART | BMCR_FULLDPLX |
1727 BMCR_SPEED1000);
Kapil Junejad3c12872007-05-11 18:25:11 -05001728}
1729
Anton Vorontsov511d9342010-06-30 06:39:15 +00001730static int __gfar_is_rx_idle(struct gfar_private *priv)
1731{
1732 u32 res;
1733
Jan Ceuleers0977f812012-06-05 03:42:12 +00001734 /* Normaly TSEC should not hang on GRS commands, so we should
Anton Vorontsov511d9342010-06-30 06:39:15 +00001735 * actually wait for IEVENT_GRSC flag.
1736 */
Claudiu Manoilad3660c2013-10-09 20:20:40 +03001737 if (!gfar_has_errata(priv, GFAR_ERRATA_A002))
Anton Vorontsov511d9342010-06-30 06:39:15 +00001738 return 0;
1739
Jan Ceuleers0977f812012-06-05 03:42:12 +00001740 /* Read the eTSEC register at offset 0xD1C. If bits 7-14 are
Anton Vorontsov511d9342010-06-30 06:39:15 +00001741 * the same as bits 23-30, the eTSEC Rx is assumed to be idle
1742 * and the Rx can be safely reset.
1743 */
1744 res = gfar_read((void __iomem *)priv->gfargrp[0].regs + 0xd1c);
1745 res &= 0x7f807f80;
1746 if ((res & 0xffff) == (res >> 16))
1747 return 1;
1748
1749 return 0;
1750}
Kumar Gala0bbaf062005-06-20 10:54:21 -05001751
1752/* Halt the receive and transmit queues */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001753static void gfar_halt_nodisable(struct gfar_private *priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754{
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001755 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 u32 tempval;
1757
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001758 gfar_ints_disable(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 /* Stop the DMA, and wait for it to stop */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001761 tempval = gfar_read(&regs->dmactrl);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001762 if ((tempval & (DMACTRL_GRS | DMACTRL_GTS)) !=
1763 (DMACTRL_GRS | DMACTRL_GTS)) {
Anton Vorontsov511d9342010-06-30 06:39:15 +00001764 int ret;
1765
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766 tempval |= (DMACTRL_GRS | DMACTRL_GTS);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001767 gfar_write(&regs->dmactrl, tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768
Anton Vorontsov511d9342010-06-30 06:39:15 +00001769 do {
1770 ret = spin_event_timeout(((gfar_read(&regs->ievent) &
1771 (IEVENT_GRSC | IEVENT_GTSC)) ==
1772 (IEVENT_GRSC | IEVENT_GTSC)), 1000000, 0);
1773 if (!ret && !(gfar_read(&regs->ievent) & IEVENT_GRSC))
1774 ret = __gfar_is_rx_idle(priv);
1775 } while (!ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776 }
Scott Woodd87eb122008-07-11 18:04:45 -05001777}
Scott Woodd87eb122008-07-11 18:04:45 -05001778
1779/* Halt the receive and transmit queues */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001780void gfar_halt(struct gfar_private *priv)
Scott Woodd87eb122008-07-11 18:04:45 -05001781{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001782 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Scott Woodd87eb122008-07-11 18:04:45 -05001783 u32 tempval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001785 /* Dissable the Rx/Tx hw queues */
1786 gfar_write(&regs->rqueue, 0);
1787 gfar_write(&regs->tqueue, 0);
Scott Wood2a54adc2008-08-12 15:10:46 -05001788
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001789 mdelay(10);
1790
1791 gfar_halt_nodisable(priv);
1792
1793 /* Disable Rx/Tx DMA */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794 tempval = gfar_read(&regs->maccfg1);
1795 tempval &= ~(MACCFG1_RX_EN | MACCFG1_TX_EN);
1796 gfar_write(&regs->maccfg1, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001797}
1798
1799void stop_gfar(struct net_device *dev)
1800{
1801 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001802
Claudiu Manoil08511332014-02-24 12:13:45 +02001803 netif_tx_stop_all_queues(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04001804
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001805 smp_mb__before_atomic();
Claudiu Manoil08511332014-02-24 12:13:45 +02001806 set_bit(GFAR_DOWN, &priv->state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001807 smp_mb__after_atomic();
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001808
Claudiu Manoil08511332014-02-24 12:13:45 +02001809 disable_napi(priv);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001810
Claudiu Manoil08511332014-02-24 12:13:45 +02001811 /* disable ints and gracefully shut down Rx/Tx DMA */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001812 gfar_halt(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813
Claudiu Manoil08511332014-02-24 12:13:45 +02001814 phy_stop(priv->phydev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 free_skb_resources(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817}
1818
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001819static void free_skb_tx_queue(struct gfar_priv_tx_q *tx_queue)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821 struct txbd8 *txbdp;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001822 struct gfar_private *priv = netdev_priv(tx_queue->dev);
Dai Haruki4669bc92008-12-17 16:51:04 -08001823 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001825 txbdp = tx_queue->tx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001827 for (i = 0; i < tx_queue->tx_ring_size; i++) {
1828 if (!tx_queue->tx_skbuff[i])
Dai Haruki4669bc92008-12-17 16:51:04 -08001829 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830
Claudiu Manoil369ec162013-02-14 05:00:02 +00001831 dma_unmap_single(priv->dev, txbdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001832 txbdp->length, DMA_TO_DEVICE);
Dai Haruki4669bc92008-12-17 16:51:04 -08001833 txbdp->lstatus = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001834 for (j = 0; j < skb_shinfo(tx_queue->tx_skbuff[i])->nr_frags;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001835 j++) {
Dai Haruki4669bc92008-12-17 16:51:04 -08001836 txbdp++;
Claudiu Manoil369ec162013-02-14 05:00:02 +00001837 dma_unmap_page(priv->dev, txbdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001838 txbdp->length, DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 }
Andy Flemingad5da7a2008-05-07 13:20:55 -05001840 txbdp++;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001841 dev_kfree_skb_any(tx_queue->tx_skbuff[i]);
1842 tx_queue->tx_skbuff[i] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001844 kfree(tx_queue->tx_skbuff);
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001845 tx_queue->tx_skbuff = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001846}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001848static void free_skb_rx_queue(struct gfar_priv_rx_q *rx_queue)
1849{
1850 struct rxbd8 *rxbdp;
1851 struct gfar_private *priv = netdev_priv(rx_queue->dev);
1852 int i;
1853
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001854 rxbdp = rx_queue->rx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001856 for (i = 0; i < rx_queue->rx_ring_size; i++) {
1857 if (rx_queue->rx_skbuff[i]) {
Claudiu Manoil369ec162013-02-14 05:00:02 +00001858 dma_unmap_single(priv->dev, rxbdp->bufPtr,
1859 priv->rx_buffer_size,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001860 DMA_FROM_DEVICE);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001861 dev_kfree_skb_any(rx_queue->rx_skbuff[i]);
1862 rx_queue->rx_skbuff[i] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863 }
Anton Vorontsove69edd22009-10-12 06:00:30 +00001864 rxbdp->lstatus = 0;
1865 rxbdp->bufPtr = 0;
1866 rxbdp++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 }
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00001868 kfree(rx_queue->rx_skbuff);
Claudiu Manoil1eb8f7a2012-11-08 22:11:41 +00001869 rx_queue->rx_skbuff = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001870}
Anton Vorontsove69edd22009-10-12 06:00:30 +00001871
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001872/* If there are any tx skbs or rx skbs still around, free them.
Jan Ceuleers0977f812012-06-05 03:42:12 +00001873 * Then free tx_skbuff and rx_skbuff
1874 */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001875static void free_skb_resources(struct gfar_private *priv)
1876{
1877 struct gfar_priv_tx_q *tx_queue = NULL;
1878 struct gfar_priv_rx_q *rx_queue = NULL;
1879 int i;
1880
1881 /* Go through all the buffer descriptors and free their data buffers */
1882 for (i = 0; i < priv->num_tx_queues; i++) {
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001883 struct netdev_queue *txq;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001884
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001885 tx_queue = priv->tx_queue[i];
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001886 txq = netdev_get_tx_queue(tx_queue->dev, tx_queue->qindex);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001887 if (tx_queue->tx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001888 free_skb_tx_queue(tx_queue);
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05001889 netdev_tx_reset_queue(txq);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001890 }
1891
1892 for (i = 0; i < priv->num_rx_queues; i++) {
1893 rx_queue = priv->rx_queue[i];
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001894 if (rx_queue->rx_skbuff)
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00001895 free_skb_rx_queue(rx_queue);
1896 }
1897
Claudiu Manoil369ec162013-02-14 05:00:02 +00001898 dma_free_coherent(priv->dev,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00001899 sizeof(struct txbd8) * priv->total_tx_ring_size +
1900 sizeof(struct rxbd8) * priv->total_rx_ring_size,
1901 priv->tx_queue[0]->tx_bd_base,
1902 priv->tx_queue[0]->tx_bd_dma_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903}
1904
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001905void gfar_start(struct gfar_private *priv)
Kumar Gala0bbaf062005-06-20 10:54:21 -05001906{
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001907 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001908 u32 tempval;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001909 int i = 0;
Kumar Gala0bbaf062005-06-20 10:54:21 -05001910
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001911 /* Enable Rx/Tx hw queues */
1912 gfar_write(&regs->rqueue, priv->rqueue);
1913 gfar_write(&regs->tqueue, priv->tqueue);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001914
1915 /* Initialize DMACTRL to have WWR and WOP */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001916 tempval = gfar_read(&regs->dmactrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001917 tempval |= DMACTRL_INIT_SETTINGS;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001918 gfar_write(&regs->dmactrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001919
Kumar Gala0bbaf062005-06-20 10:54:21 -05001920 /* Make sure we aren't stopped */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001921 tempval = gfar_read(&regs->dmactrl);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001922 tempval &= ~(DMACTRL_GRS | DMACTRL_GTS);
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00001923 gfar_write(&regs->dmactrl, tempval);
Kumar Gala0bbaf062005-06-20 10:54:21 -05001924
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001925 for (i = 0; i < priv->num_grps; i++) {
1926 regs = priv->gfargrp[i].regs;
1927 /* Clear THLT/RHLT, so that the DMA starts polling now */
1928 gfar_write(&regs->tstat, priv->gfargrp[i].tstat);
1929 gfar_write(&regs->rstat, priv->gfargrp[i].rstat);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001930 }
Dai Haruki12dea572008-12-16 15:30:20 -08001931
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001932 /* Enable Rx/Tx DMA */
1933 tempval = gfar_read(&regs->maccfg1);
1934 tempval |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
1935 gfar_write(&regs->maccfg1, tempval);
1936
Claudiu Manoilefeddce2014-02-17 12:53:17 +02001937 gfar_ints_enable(priv);
1938
Claudiu Manoilc10650b2014-02-17 12:53:18 +02001939 priv->ndev->trans_start = jiffies; /* prevent tx timeout */
Kumar Gala0bbaf062005-06-20 10:54:21 -05001940}
1941
Claudiu Manoil80ec3962014-02-24 12:13:44 +02001942static void free_grp_irqs(struct gfar_priv_grp *grp)
1943{
1944 free_irq(gfar_irq(grp, TX)->irq, grp);
1945 free_irq(gfar_irq(grp, RX)->irq, grp);
1946 free_irq(gfar_irq(grp, ER)->irq, grp);
1947}
1948
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001949static int register_grp_irqs(struct gfar_priv_grp *grp)
1950{
1951 struct gfar_private *priv = grp->priv;
1952 struct net_device *dev = priv->ndev;
Anton Vorontsovccc05c62009-10-12 06:00:26 +00001953 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955 /* If the device has multiple interrupts, register for
Jan Ceuleers0977f812012-06-05 03:42:12 +00001956 * them. Otherwise, only register for the one
1957 */
Andy Flemingb31a1d82008-12-16 15:29:15 -08001958 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Kumar Gala0bbaf062005-06-20 10:54:21 -05001959 /* Install our interrupt handlers for Error,
Jan Ceuleers0977f812012-06-05 03:42:12 +00001960 * Transmit, and Receive
1961 */
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001962 err = request_irq(gfar_irq(grp, ER)->irq, gfar_error, 0,
1963 gfar_irq(grp, ER)->name, grp);
1964 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001965 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001966 gfar_irq(grp, ER)->irq);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001967
Julia Lawall2145f1a2010-08-05 10:26:20 +00001968 goto err_irq_fail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969 }
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001970 err = request_irq(gfar_irq(grp, TX)->irq, gfar_transmit, 0,
1971 gfar_irq(grp, TX)->name, grp);
1972 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001973 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001974 gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975 goto tx_irq_fail;
1976 }
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001977 err = request_irq(gfar_irq(grp, RX)->irq, gfar_receive, 0,
1978 gfar_irq(grp, RX)->name, grp);
1979 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001980 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001981 gfar_irq(grp, RX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982 goto rx_irq_fail;
1983 }
1984 } else {
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001985 err = request_irq(gfar_irq(grp, TX)->irq, gfar_interrupt, 0,
1986 gfar_irq(grp, TX)->name, grp);
1987 if (err < 0) {
Joe Perches59deab22011-06-14 08:57:47 +00001988 netif_err(priv, intr, dev, "Can't get IRQ %d\n",
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001989 gfar_irq(grp, TX)->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990 goto err_irq_fail;
1991 }
1992 }
1993
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001994 return 0;
1995
1996rx_irq_fail:
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001997 free_irq(gfar_irq(grp, TX)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00001998tx_irq_fail:
Claudiu Manoilee873fd2013-01-29 03:55:12 +00001999 free_irq(gfar_irq(grp, ER)->irq, grp);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002000err_irq_fail:
2001 return err;
2002
2003}
2004
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002005static void gfar_free_irq(struct gfar_private *priv)
2006{
2007 int i;
2008
2009 /* Free the IRQs */
2010 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
2011 for (i = 0; i < priv->num_grps; i++)
2012 free_grp_irqs(&priv->gfargrp[i]);
2013 } else {
2014 for (i = 0; i < priv->num_grps; i++)
2015 free_irq(gfar_irq(&priv->gfargrp[i], TX)->irq,
2016 &priv->gfargrp[i]);
2017 }
2018}
2019
2020static int gfar_request_irq(struct gfar_private *priv)
2021{
2022 int err, i, j;
2023
2024 for (i = 0; i < priv->num_grps; i++) {
2025 err = register_grp_irqs(&priv->gfargrp[i]);
2026 if (err) {
2027 for (j = 0; j < i; j++)
2028 free_grp_irqs(&priv->gfargrp[j]);
2029 return err;
2030 }
2031 }
2032
2033 return 0;
2034}
2035
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002036/* Bring the controller up and running */
2037int startup_gfar(struct net_device *ndev)
2038{
2039 struct gfar_private *priv = netdev_priv(ndev);
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002040 int err;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002041
Claudiu Manoila328ac92014-02-24 12:13:42 +02002042 gfar_mac_reset(priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002043
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002044 err = gfar_alloc_skb_resources(ndev);
2045 if (err)
2046 return err;
2047
Claudiu Manoila328ac92014-02-24 12:13:42 +02002048 gfar_init_tx_rx_base(priv);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002049
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002050 smp_mb__before_atomic();
Claudiu Manoil08511332014-02-24 12:13:45 +02002051 clear_bit(GFAR_DOWN, &priv->state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002052 smp_mb__after_atomic();
Claudiu Manoil08511332014-02-24 12:13:45 +02002053
2054 /* Start Rx/Tx DMA and enable the interrupts */
Claudiu Manoilc10650b2014-02-17 12:53:18 +02002055 gfar_start(priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056
Anton Vorontsov826aa4a2009-10-12 06:00:34 +00002057 phy_start(priv->phydev);
2058
Claudiu Manoil08511332014-02-24 12:13:45 +02002059 enable_napi(priv);
2060
2061 netif_tx_wake_all_queues(ndev);
2062
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064}
2065
Jan Ceuleers0977f812012-06-05 03:42:12 +00002066/* Called when something needs to use the ethernet device
2067 * Returns 0 for success.
2068 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069static int gfar_enet_open(struct net_device *dev)
2070{
Li Yang94e8cc32007-10-12 21:53:51 +08002071 struct gfar_private *priv = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072 int err;
2073
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 err = init_phy(dev);
Claudiu Manoil08511332014-02-24 12:13:45 +02002075 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076 return err;
2077
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002078 err = gfar_request_irq(priv);
2079 if (err)
2080 return err;
2081
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 err = startup_gfar(dev);
Claudiu Manoil08511332014-02-24 12:13:45 +02002083 if (err)
Anton Vorontsovdb0e8e32007-10-17 23:57:46 +04002084 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085
Anton Vorontsov2884e5c2009-02-01 00:52:34 -08002086 device_set_wakeup_enable(&dev->dev, priv->wol_en);
2087
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088 return err;
2089}
2090
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002091static inline struct txfcb *gfar_add_fcb(struct sk_buff *skb)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002092{
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002093 struct txfcb *fcb = (struct txfcb *)skb_push(skb, GMAC_FCB_LEN);
Kumar Gala6c31d552009-04-28 08:04:10 -07002094
2095 memset(fcb, 0, GMAC_FCB_LEN);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002096
Kumar Gala0bbaf062005-06-20 10:54:21 -05002097 return fcb;
2098}
2099
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002100static inline void gfar_tx_checksum(struct sk_buff *skb, struct txfcb *fcb,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002101 int fcb_length)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002102{
Kumar Gala0bbaf062005-06-20 10:54:21 -05002103 /* If we're here, it's a IP packet with a TCP or UDP
2104 * payload. We set it to checksum, using a pseudo-header
2105 * we provide
2106 */
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00002107 u8 flags = TXFCB_DEFAULT;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002108
Jan Ceuleers0977f812012-06-05 03:42:12 +00002109 /* Tell the controller what the protocol is
2110 * And provide the already calculated phcs
2111 */
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07002112 if (ip_hdr(skb)->protocol == IPPROTO_UDP) {
Andy Fleming7f7f5312005-11-11 12:38:59 -06002113 flags |= TXFCB_UDP;
Arnaldo Carvalho de Melo4bedb452007-03-13 14:28:48 -03002114 fcb->phcs = udp_hdr(skb)->check;
Andy Fleming7f7f5312005-11-11 12:38:59 -06002115 } else
Kumar Gala8da32de2007-06-29 00:12:04 -05002116 fcb->phcs = tcp_hdr(skb)->check;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002117
2118 /* l3os is the distance between the start of the
2119 * frame (skb->data) and the start of the IP hdr.
2120 * l4os is the distance between the start of the
Jan Ceuleers0977f812012-06-05 03:42:12 +00002121 * l3 hdr and the l4 hdr
2122 */
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002123 fcb->l3os = (u16)(skb_network_offset(skb) - fcb_length);
Arnaldo Carvalho de Melocfe1fc72007-03-16 17:26:39 -03002124 fcb->l4os = skb_network_header_len(skb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002125
Andy Fleming7f7f5312005-11-11 12:38:59 -06002126 fcb->flags = flags;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002127}
2128
Andy Fleming7f7f5312005-11-11 12:38:59 -06002129void inline gfar_tx_vlan(struct sk_buff *skb, struct txfcb *fcb)
Kumar Gala0bbaf062005-06-20 10:54:21 -05002130{
Andy Fleming7f7f5312005-11-11 12:38:59 -06002131 fcb->flags |= TXFCB_VLN;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002132 fcb->vlctl = vlan_tx_tag_get(skb);
2133}
2134
Dai Haruki4669bc92008-12-17 16:51:04 -08002135static inline struct txbd8 *skip_txbd(struct txbd8 *bdp, int stride,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002136 struct txbd8 *base, int ring_size)
Dai Haruki4669bc92008-12-17 16:51:04 -08002137{
2138 struct txbd8 *new_bd = bdp + stride;
2139
2140 return (new_bd >= (base + ring_size)) ? (new_bd - ring_size) : new_bd;
2141}
2142
2143static inline struct txbd8 *next_txbd(struct txbd8 *bdp, struct txbd8 *base,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002144 int ring_size)
Dai Haruki4669bc92008-12-17 16:51:04 -08002145{
2146 return skip_txbd(bdp, 1, base, ring_size);
2147}
2148
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002149/* eTSEC12: csum generation not supported for some fcb offsets */
2150static inline bool gfar_csum_errata_12(struct gfar_private *priv,
2151 unsigned long fcb_addr)
2152{
2153 return (gfar_has_errata(priv, GFAR_ERRATA_12) &&
2154 (fcb_addr % 0x20) > 0x18);
2155}
2156
2157/* eTSEC76: csum generation for frames larger than 2500 may
2158 * cause excess delays before start of transmission
2159 */
2160static inline bool gfar_csum_errata_76(struct gfar_private *priv,
2161 unsigned int len)
2162{
2163 return (gfar_has_errata(priv, GFAR_ERRATA_76) &&
2164 (len > 2500));
2165}
2166
Jan Ceuleers0977f812012-06-05 03:42:12 +00002167/* This is called by the kernel when a frame is ready for transmission.
2168 * It is pointed to by the dev->hard_start_xmit function pointer
2169 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170static int gfar_start_xmit(struct sk_buff *skb, struct net_device *dev)
2171{
2172 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002173 struct gfar_priv_tx_q *tx_queue = NULL;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002174 struct netdev_queue *txq;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002175 struct gfar __iomem *regs = NULL;
Kumar Gala0bbaf062005-06-20 10:54:21 -05002176 struct txfcb *fcb = NULL;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002177 struct txbd8 *txbdp, *txbdp_start, *base, *txbdp_tstamp = NULL;
Dai Haruki5a5efed2008-12-16 15:34:50 -08002178 u32 lstatus;
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002179 int i, rq = 0;
2180 int do_tstamp, do_csum, do_vlan;
Dai Haruki4669bc92008-12-17 16:51:04 -08002181 u32 bufaddr;
Andy Flemingfef61082006-04-20 16:44:29 -05002182 unsigned long flags;
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002183 unsigned int nr_frags, nr_txbds, bytes_sent, fcb_len = 0;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002184
2185 rq = skb->queue_mapping;
2186 tx_queue = priv->tx_queue[rq];
2187 txq = netdev_get_tx_queue(dev, rq);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002188 base = tx_queue->tx_bd_base;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002189 regs = tx_queue->grp->regs;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002190
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002191 do_csum = (CHECKSUM_PARTIAL == skb->ip_summed);
2192 do_vlan = vlan_tx_tag_present(skb);
2193 do_tstamp = (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2194 priv->hwts_tx_en;
2195
2196 if (do_csum || do_vlan)
2197 fcb_len = GMAC_FCB_LEN;
2198
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002199 /* check if time stamp should be generated */
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002200 if (unlikely(do_tstamp))
2201 fcb_len = GMAC_FCB_LEN + GMAC_TXPAL_LEN;
Dai Haruki4669bc92008-12-17 16:51:04 -08002202
Li Yang5b28bea2009-03-27 15:54:30 -07002203 /* make space for additional header when fcb is needed */
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002204 if (fcb_len && unlikely(skb_headroom(skb) < fcb_len)) {
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002205 struct sk_buff *skb_new;
2206
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002207 skb_new = skb_realloc_headroom(skb, fcb_len);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002208 if (!skb_new) {
2209 dev->stats.tx_errors++;
Eric W. Biedermanc9974ad2014-03-11 14:20:26 -07002210 dev_kfree_skb_any(skb);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002211 return NETDEV_TX_OK;
2212 }
Manfred Rudigierdb83d132012-01-09 23:26:50 +00002213
Eric Dumazet313b0372012-07-05 11:45:13 +00002214 if (skb->sk)
2215 skb_set_owner_w(skb_new, skb->sk);
Eric W. Biedermanc9974ad2014-03-11 14:20:26 -07002216 dev_consume_skb_any(skb);
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002217 skb = skb_new;
2218 }
2219
Dai Haruki4669bc92008-12-17 16:51:04 -08002220 /* total number of fragments in the SKB */
2221 nr_frags = skb_shinfo(skb)->nr_frags;
2222
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002223 /* calculate the required number of TxBDs for this skb */
2224 if (unlikely(do_tstamp))
2225 nr_txbds = nr_frags + 2;
2226 else
2227 nr_txbds = nr_frags + 1;
2228
Dai Haruki4669bc92008-12-17 16:51:04 -08002229 /* check if there is space to queue this packet */
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002230 if (nr_txbds > tx_queue->num_txbdfree) {
Dai Haruki4669bc92008-12-17 16:51:04 -08002231 /* no space, stop the queue */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002232 netif_tx_stop_queue(txq);
Dai Haruki4669bc92008-12-17 16:51:04 -08002233 dev->stats.tx_fifo_errors++;
Dai Haruki4669bc92008-12-17 16:51:04 -08002234 return NETDEV_TX_BUSY;
2235 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002236
2237 /* Update transmit stats */
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002238 bytes_sent = skb->len;
2239 tx_queue->stats.tx_bytes += bytes_sent;
2240 /* keep Tx bytes on wire for BQL accounting */
2241 GFAR_CB(skb)->bytes_sent = bytes_sent;
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00002242 tx_queue->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002244 txbdp = txbdp_start = tx_queue->cur_tx;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002245 lstatus = txbdp->lstatus;
2246
2247 /* Time stamp insertion requires one additional TxBD */
2248 if (unlikely(do_tstamp))
2249 txbdp_tstamp = txbdp = next_txbd(txbdp, base,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002250 tx_queue->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251
Dai Haruki4669bc92008-12-17 16:51:04 -08002252 if (nr_frags == 0) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002253 if (unlikely(do_tstamp))
2254 txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_LAST |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002255 TXBD_INTERRUPT);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002256 else
2257 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
Dai Haruki4669bc92008-12-17 16:51:04 -08002258 } else {
2259 /* Place the fragment addresses and lengths into the TxBDs */
2260 for (i = 0; i < nr_frags; i++) {
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002261 unsigned int frag_len;
Dai Haruki4669bc92008-12-17 16:51:04 -08002262 /* Point at the next BD, wrapping as needed */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002263 txbdp = next_txbd(txbdp, base, tx_queue->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002265 frag_len = skb_shinfo(skb)->frags[i].size;
Dai Haruki4669bc92008-12-17 16:51:04 -08002266
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002267 lstatus = txbdp->lstatus | frag_len |
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002268 BD_LFLAG(TXBD_READY);
Dai Haruki4669bc92008-12-17 16:51:04 -08002269
2270 /* Handle the last BD specially */
2271 if (i == nr_frags - 1)
2272 lstatus |= BD_LFLAG(TXBD_LAST | TXBD_INTERRUPT);
2273
Claudiu Manoil369ec162013-02-14 05:00:02 +00002274 bufaddr = skb_frag_dma_map(priv->dev,
Ian Campbell2234a722011-08-29 23:18:29 +00002275 &skb_shinfo(skb)->frags[i],
2276 0,
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002277 frag_len,
Ian Campbell2234a722011-08-29 23:18:29 +00002278 DMA_TO_DEVICE);
Dai Haruki4669bc92008-12-17 16:51:04 -08002279
2280 /* set the TxBD length and buffer pointer */
2281 txbdp->bufPtr = bufaddr;
2282 txbdp->lstatus = lstatus;
2283 }
2284
2285 lstatus = txbdp_start->lstatus;
2286 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002288 /* Add TxPAL between FCB and frame if required */
2289 if (unlikely(do_tstamp)) {
2290 skb_push(skb, GMAC_TXPAL_LEN);
2291 memset(skb->data, 0, GMAC_TXPAL_LEN);
2292 }
2293
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002294 /* Add TxFCB if required */
2295 if (fcb_len) {
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002296 fcb = gfar_add_fcb(skb);
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002297 lstatus |= BD_LFLAG(TXBD_TOE);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002298 }
2299
2300 /* Set up checksumming */
2301 if (do_csum) {
2302 gfar_tx_checksum(skb, fcb, fcb_len);
Claudiu Manoil02d88fb2013-08-05 17:20:09 +03002303
2304 if (unlikely(gfar_csum_errata_12(priv, (unsigned long)fcb)) ||
2305 unlikely(gfar_csum_errata_76(priv, skb->len))) {
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00002306 __skb_pull(skb, GMAC_FCB_LEN);
2307 skb_checksum_help(skb);
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002308 if (do_vlan || do_tstamp) {
2309 /* put back a new fcb for vlan/tstamp TOE */
2310 fcb = gfar_add_fcb(skb);
2311 } else {
2312 /* Tx TOE not used */
2313 lstatus &= ~(BD_LFLAG(TXBD_TOE));
2314 fcb = NULL;
2315 }
Alex Dubov4363c2fdd2011-03-16 17:57:13 +00002316 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002317 }
2318
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002319 if (do_vlan)
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002320 gfar_tx_vlan(skb, fcb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002321
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002322 /* Setup tx hardware time stamping if requested */
2323 if (unlikely(do_tstamp)) {
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002324 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002325 fcb->ptp = 1;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002326 }
2327
Claudiu Manoil369ec162013-02-14 05:00:02 +00002328 txbdp_start->bufPtr = dma_map_single(priv->dev, skb->data,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002329 skb_headlen(skb), DMA_TO_DEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330
Jan Ceuleers0977f812012-06-05 03:42:12 +00002331 /* If time stamping is requested one additional TxBD must be set up. The
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002332 * first TxBD points to the FCB and must have a data length of
2333 * GMAC_FCB_LEN. The second TxBD points to the actual frame data with
2334 * the full frame length.
2335 */
2336 if (unlikely(do_tstamp)) {
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002337 txbdp_tstamp->bufPtr = txbdp_start->bufPtr + fcb_len;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002338 txbdp_tstamp->lstatus |= BD_LFLAG(TXBD_READY) |
Claudiu Manoil0d0cffd2013-08-05 17:20:10 +03002339 (skb_headlen(skb) - fcb_len);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002340 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | GMAC_FCB_LEN;
2341 } else {
2342 lstatus |= BD_LFLAG(TXBD_CRC | TXBD_READY) | skb_headlen(skb);
2343 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002344
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002345 netdev_tx_sent_queue(txq, bytes_sent);
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002346
Jan Ceuleers0977f812012-06-05 03:42:12 +00002347 /* We can work in parallel with gfar_clean_tx_ring(), except
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002348 * when modifying num_txbdfree. Note that we didn't grab the lock
2349 * when we were reading the num_txbdfree and checking for available
2350 * space, that's because outside of this function it can only grow,
2351 * and once we've got needed space, it cannot suddenly disappear.
2352 *
2353 * The lock also protects us from gfar_error(), which can modify
2354 * regs->tstat and thus retrigger the transfers, which is why we
2355 * also must grab the lock before setting ready bit for the first
2356 * to be transmitted BD.
2357 */
2358 spin_lock_irqsave(&tx_queue->txlock, flags);
2359
Jan Ceuleers0977f812012-06-05 03:42:12 +00002360 /* The powerpc-specific eieio() is used, as wmb() has too strong
Scott Wood3b6330c2007-05-16 15:06:59 -05002361 * semantics (it requires synchronization between cacheable and
2362 * uncacheable mappings, which eieio doesn't provide and which we
2363 * don't need), thus requiring a more expensive sync instruction. At
2364 * some point, the set of architecture-independent barrier functions
2365 * should be expanded to include weaker barriers.
2366 */
Scott Wood3b6330c2007-05-16 15:06:59 -05002367 eieio();
Andy Fleming7f7f5312005-11-11 12:38:59 -06002368
Dai Haruki4669bc92008-12-17 16:51:04 -08002369 txbdp_start->lstatus = lstatus;
2370
Anton Vorontsov0eddba52010-03-03 08:18:58 +00002371 eieio(); /* force lstatus write before tx_skbuff */
2372
2373 tx_queue->tx_skbuff[tx_queue->skb_curtx] = skb;
2374
Dai Haruki4669bc92008-12-17 16:51:04 -08002375 /* Update the current skb pointer to the next entry we will use
Jan Ceuleers0977f812012-06-05 03:42:12 +00002376 * (wrapping if necessary)
2377 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002378 tx_queue->skb_curtx = (tx_queue->skb_curtx + 1) &
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002379 TX_RING_MOD_MASK(tx_queue->tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002380
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002381 tx_queue->cur_tx = next_txbd(txbdp, base, tx_queue->tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002382
2383 /* reduce TxBD free count */
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002384 tx_queue->num_txbdfree -= (nr_txbds);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002385
2386 /* If the next BD still needs to be cleaned up, then the bds
Jan Ceuleers0977f812012-06-05 03:42:12 +00002387 * are full. We need to tell the kernel to stop sending us stuff.
2388 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002389 if (!tx_queue->num_txbdfree) {
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002390 netif_tx_stop_queue(txq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002391
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002392 dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393 }
2394
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395 /* Tell the DMA to go go go */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002396 gfar_write(&regs->tstat, TSTAT_CLEAR_THALT >> tx_queue->qindex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002397
2398 /* Unlock priv */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002399 spin_unlock_irqrestore(&tx_queue->txlock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400
Stephen Hemminger54dc79f2009-03-27 00:38:45 -07002401 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002402}
2403
2404/* Stops the kernel queue, and halts the controller */
2405static int gfar_close(struct net_device *dev)
2406{
2407 struct gfar_private *priv = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002408
Sebastian Siewiorab939902008-08-19 21:12:45 +02002409 cancel_work_sync(&priv->reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410 stop_gfar(dev);
2411
Andy Flemingbb40dcb2005-09-23 22:54:21 -04002412 /* Disconnect from the PHY */
2413 phy_disconnect(priv->phydev);
2414 priv->phydev = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002415
Claudiu Manoil80ec3962014-02-24 12:13:44 +02002416 gfar_free_irq(priv);
2417
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418 return 0;
2419}
2420
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421/* Changes the mac address if the controller is not running. */
Andy Flemingf162b9d2008-05-02 13:00:30 -05002422static int gfar_set_mac_address(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423{
Andy Fleming7f7f5312005-11-11 12:38:59 -06002424 gfar_set_mac_for_addr(dev, 0, dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002425
2426 return 0;
2427}
2428
Linus Torvalds1da177e2005-04-16 15:20:36 -07002429static int gfar_change_mtu(struct net_device *dev, int new_mtu)
2430{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002432 int frame_size = new_mtu + ETH_HLEN;
2433
Linus Torvalds1da177e2005-04-16 15:20:36 -07002434 if ((frame_size < 64) || (frame_size > JUMBO_FRAME_SIZE)) {
Joe Perches59deab22011-06-14 08:57:47 +00002435 netif_err(priv, drv, dev, "Invalid MTU setting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436 return -EINVAL;
2437 }
2438
Claudiu Manoil08511332014-02-24 12:13:45 +02002439 while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
2440 cpu_relax();
2441
Claudiu Manoil88302642014-02-24 12:13:43 +02002442 if (dev->flags & IFF_UP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002443 stop_gfar(dev);
2444
Linus Torvalds1da177e2005-04-16 15:20:36 -07002445 dev->mtu = new_mtu;
2446
Claudiu Manoil88302642014-02-24 12:13:43 +02002447 if (dev->flags & IFF_UP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448 startup_gfar(dev);
2449
Claudiu Manoil08511332014-02-24 12:13:45 +02002450 clear_bit_unlock(GFAR_RESETTING, &priv->state);
2451
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 return 0;
2453}
2454
Claudiu Manoil08511332014-02-24 12:13:45 +02002455void reset_gfar(struct net_device *ndev)
2456{
2457 struct gfar_private *priv = netdev_priv(ndev);
2458
2459 while (test_and_set_bit_lock(GFAR_RESETTING, &priv->state))
2460 cpu_relax();
2461
2462 stop_gfar(ndev);
2463 startup_gfar(ndev);
2464
2465 clear_bit_unlock(GFAR_RESETTING, &priv->state);
2466}
2467
Sebastian Siewiorab939902008-08-19 21:12:45 +02002468/* gfar_reset_task gets scheduled when a packet has not been
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469 * transmitted after a set amount of time.
2470 * For now, assume that clearing out all the structures, and
Sebastian Siewiorab939902008-08-19 21:12:45 +02002471 * starting over will fix the problem.
2472 */
2473static void gfar_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474{
Sebastian Siewiorab939902008-08-19 21:12:45 +02002475 struct gfar_private *priv = container_of(work, struct gfar_private,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002476 reset_task);
Claudiu Manoil08511332014-02-24 12:13:45 +02002477 reset_gfar(priv->ndev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478}
2479
Sebastian Siewiorab939902008-08-19 21:12:45 +02002480static void gfar_timeout(struct net_device *dev)
2481{
2482 struct gfar_private *priv = netdev_priv(dev);
2483
2484 dev->stats.tx_errors++;
2485 schedule_work(&priv->reset_task);
2486}
2487
Eran Libertyacbc0f02010-07-07 15:54:54 -07002488static void gfar_align_skb(struct sk_buff *skb)
2489{
2490 /* We need the data buffer to be aligned properly. We will reserve
2491 * as many bytes as needed to align the data properly
2492 */
2493 skb_reserve(skb, RXBUF_ALIGNMENT -
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002494 (((unsigned long) skb->data) & (RXBUF_ALIGNMENT - 1)));
Eran Libertyacbc0f02010-07-07 15:54:54 -07002495}
2496
Linus Torvalds1da177e2005-04-16 15:20:36 -07002497/* Interrupt Handler for Transmit complete */
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002498static void gfar_clean_tx_ring(struct gfar_priv_tx_q *tx_queue)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002499{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002500 struct net_device *dev = tx_queue->dev;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002501 struct netdev_queue *txq;
Dai Harukid080cd62008-04-09 19:37:51 -05002502 struct gfar_private *priv = netdev_priv(dev);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002503 struct txbd8 *bdp, *next = NULL;
Dai Haruki4669bc92008-12-17 16:51:04 -08002504 struct txbd8 *lbdp = NULL;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002505 struct txbd8 *base = tx_queue->tx_bd_base;
Dai Haruki4669bc92008-12-17 16:51:04 -08002506 struct sk_buff *skb;
2507 int skb_dirtytx;
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002508 int tx_ring_size = tx_queue->tx_ring_size;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002509 int frags = 0, nr_txbds = 0;
Dai Haruki4669bc92008-12-17 16:51:04 -08002510 int i;
Dai Harukid080cd62008-04-09 19:37:51 -05002511 int howmany = 0;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002512 int tqi = tx_queue->qindex;
2513 unsigned int bytes_sent = 0;
Dai Haruki4669bc92008-12-17 16:51:04 -08002514 u32 lstatus;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002515 size_t buflen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002516
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002517 txq = netdev_get_tx_queue(dev, tqi);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002518 bdp = tx_queue->dirty_tx;
2519 skb_dirtytx = tx_queue->skb_dirtytx;
Dai Haruki4669bc92008-12-17 16:51:04 -08002520
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002521 while ((skb = tx_queue->tx_skbuff[skb_dirtytx])) {
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002522 unsigned long flags;
2523
Dai Haruki4669bc92008-12-17 16:51:04 -08002524 frags = skb_shinfo(skb)->nr_frags;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002525
Jan Ceuleers0977f812012-06-05 03:42:12 +00002526 /* When time stamping, one additional TxBD must be freed.
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002527 * Also, we need to dma_unmap_single() the TxPAL.
2528 */
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002529 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002530 nr_txbds = frags + 2;
2531 else
2532 nr_txbds = frags + 1;
2533
2534 lbdp = skip_txbd(bdp, nr_txbds - 1, base, tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002535
2536 lstatus = lbdp->lstatus;
2537
2538 /* Only clean completed frames */
2539 if ((lstatus & BD_LFLAG(TXBD_READY)) &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002540 (lstatus & BD_LENGTH_MASK))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002541 break;
2542
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002543 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002544 next = next_txbd(bdp, base, tx_ring_size);
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002545 buflen = next->length + GMAC_FCB_LEN + GMAC_TXPAL_LEN;
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002546 } else
2547 buflen = bdp->length;
2548
Claudiu Manoil369ec162013-02-14 05:00:02 +00002549 dma_unmap_single(priv->dev, bdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002550 buflen, DMA_TO_DEVICE);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002551
Oliver Hartkopp2244d072010-08-17 08:59:14 +00002552 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)) {
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002553 struct skb_shared_hwtstamps shhwtstamps;
2554 u64 *ns = (u64*) (((u32)skb->data + 0x10) & ~0x7);
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002555
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002556 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
2557 shhwtstamps.hwtstamp = ns_to_ktime(*ns);
Manfred Rudigier9c4886e2012-01-09 23:26:51 +00002558 skb_pull(skb, GMAC_FCB_LEN + GMAC_TXPAL_LEN);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002559 skb_tstamp_tx(skb, &shhwtstamps);
2560 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2561 bdp = next;
2562 }
Dai Haruki4669bc92008-12-17 16:51:04 -08002563
2564 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2565 bdp = next_txbd(bdp, base, tx_ring_size);
2566
2567 for (i = 0; i < frags; i++) {
Claudiu Manoil369ec162013-02-14 05:00:02 +00002568 dma_unmap_page(priv->dev, bdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002569 bdp->length, DMA_TO_DEVICE);
Dai Haruki4669bc92008-12-17 16:51:04 -08002570 bdp->lstatus &= BD_LFLAG(TXBD_WRAP);
2571 bdp = next_txbd(bdp, base, tx_ring_size);
2572 }
2573
Claudiu Manoil50ad0762013-08-30 15:01:15 +03002574 bytes_sent += GFAR_CB(skb)->bytes_sent;
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002575
Eric Dumazetacb600d2012-10-05 06:23:55 +00002576 dev_kfree_skb_any(skb);
Andy Fleming0fd56bb2009-02-04 16:43:16 -08002577
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002578 tx_queue->tx_skbuff[skb_dirtytx] = NULL;
Dai Haruki4669bc92008-12-17 16:51:04 -08002579
2580 skb_dirtytx = (skb_dirtytx + 1) &
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002581 TX_RING_MOD_MASK(tx_ring_size);
Dai Haruki4669bc92008-12-17 16:51:04 -08002582
Dai Harukid080cd62008-04-09 19:37:51 -05002583 howmany++;
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002584 spin_lock_irqsave(&tx_queue->txlock, flags);
Manfred Rudigierf0ee7ac2010-04-08 23:10:35 +00002585 tx_queue->num_txbdfree += nr_txbds;
Anton Vorontsova3bc1f12009-11-10 14:11:10 +00002586 spin_unlock_irqrestore(&tx_queue->txlock, flags);
Dai Haruki4669bc92008-12-17 16:51:04 -08002587 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002588
Dai Haruki4669bc92008-12-17 16:51:04 -08002589 /* If we freed a buffer, we can restart transmission, if necessary */
Claudiu Manoil08511332014-02-24 12:13:45 +02002590 if (tx_queue->num_txbdfree &&
2591 netif_tx_queue_stopped(txq) &&
2592 !(test_bit(GFAR_DOWN, &priv->state)))
2593 netif_wake_subqueue(priv->ndev, tqi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594
Dai Haruki4669bc92008-12-17 16:51:04 -08002595 /* Update dirty indicators */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002596 tx_queue->skb_dirtytx = skb_dirtytx;
2597 tx_queue->dirty_tx = bdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002598
Paul Gortmakerd8a0f1b2012-01-06 13:51:03 -05002599 netdev_tx_completed_queue(txq, howmany, bytes_sent);
Dai Harukid080cd62008-04-09 19:37:51 -05002600}
2601
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002602static void gfar_new_rxbdp(struct gfar_priv_rx_q *rx_queue, struct rxbd8 *bdp,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002603 struct sk_buff *skb)
Andy Fleming815b97c2008-04-22 17:18:29 -05002604{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002605 struct net_device *dev = rx_queue->dev;
Andy Fleming815b97c2008-04-22 17:18:29 -05002606 struct gfar_private *priv = netdev_priv(dev);
Anton Vorontsov8a102fe2009-10-12 06:00:37 +00002607 dma_addr_t buf;
Andy Fleming815b97c2008-04-22 17:18:29 -05002608
Claudiu Manoil369ec162013-02-14 05:00:02 +00002609 buf = dma_map_single(priv->dev, skb->data,
Anton Vorontsov8a102fe2009-10-12 06:00:37 +00002610 priv->rx_buffer_size, DMA_FROM_DEVICE);
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002611 gfar_init_rxbdp(rx_queue, bdp, buf);
Andy Fleming815b97c2008-04-22 17:18:29 -05002612}
2613
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002614static struct sk_buff *gfar_alloc_skb(struct net_device *dev)
Eran Libertyacbc0f02010-07-07 15:54:54 -07002615{
2616 struct gfar_private *priv = netdev_priv(dev);
Eric Dumazetacb600d2012-10-05 06:23:55 +00002617 struct sk_buff *skb;
Eran Libertyacbc0f02010-07-07 15:54:54 -07002618
2619 skb = netdev_alloc_skb(dev, priv->rx_buffer_size + RXBUF_ALIGNMENT);
2620 if (!skb)
2621 return NULL;
2622
2623 gfar_align_skb(skb);
2624
2625 return skb;
2626}
Andy Fleming815b97c2008-04-22 17:18:29 -05002627
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002628struct sk_buff *gfar_new_skb(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629{
Eric Dumazetacb600d2012-10-05 06:23:55 +00002630 return gfar_alloc_skb(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631}
2632
Li Yang298e1a92007-10-16 14:18:13 +08002633static inline void count_errors(unsigned short status, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002634{
Li Yang298e1a92007-10-16 14:18:13 +08002635 struct gfar_private *priv = netdev_priv(dev);
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002636 struct net_device_stats *stats = &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637 struct gfar_extra_stats *estats = &priv->extra_stats;
2638
Jan Ceuleers0977f812012-06-05 03:42:12 +00002639 /* If the packet was truncated, none of the other errors matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002640 if (status & RXBD_TRUNCATED) {
2641 stats->rx_length_errors++;
2642
Paul Gortmaker212079d2013-02-12 15:38:19 -05002643 atomic64_inc(&estats->rx_trunc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002644
2645 return;
2646 }
2647 /* Count the errors, if there were any */
2648 if (status & (RXBD_LARGE | RXBD_SHORT)) {
2649 stats->rx_length_errors++;
2650
2651 if (status & RXBD_LARGE)
Paul Gortmaker212079d2013-02-12 15:38:19 -05002652 atomic64_inc(&estats->rx_large);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002653 else
Paul Gortmaker212079d2013-02-12 15:38:19 -05002654 atomic64_inc(&estats->rx_short);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655 }
2656 if (status & RXBD_NONOCTET) {
2657 stats->rx_frame_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05002658 atomic64_inc(&estats->rx_nonoctet);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002659 }
2660 if (status & RXBD_CRCERR) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05002661 atomic64_inc(&estats->rx_crcerr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002662 stats->rx_crc_errors++;
2663 }
2664 if (status & RXBD_OVERRUN) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05002665 atomic64_inc(&estats->rx_overrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666 stats->rx_crc_errors++;
2667 }
2668}
2669
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00002670irqreturn_t gfar_receive(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002671{
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002672 struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2673 unsigned long flags;
2674 u32 imask;
2675
2676 if (likely(napi_schedule_prep(&grp->napi_rx))) {
2677 spin_lock_irqsave(&grp->grplock, flags);
2678 imask = gfar_read(&grp->regs->imask);
2679 imask &= IMASK_RX_DISABLED;
2680 gfar_write(&grp->regs->imask, imask);
2681 spin_unlock_irqrestore(&grp->grplock, flags);
2682 __napi_schedule(&grp->napi_rx);
2683 } else {
2684 /* Clear IEVENT, so interrupts aren't called again
2685 * because of the packets that have already arrived.
2686 */
2687 gfar_write(&grp->regs->ievent, IEVENT_RX_MASK);
2688 }
2689
2690 return IRQ_HANDLED;
2691}
2692
2693/* Interrupt Handler for Transmit complete */
2694static irqreturn_t gfar_transmit(int irq, void *grp_id)
2695{
2696 struct gfar_priv_grp *grp = (struct gfar_priv_grp *)grp_id;
2697 unsigned long flags;
2698 u32 imask;
2699
2700 if (likely(napi_schedule_prep(&grp->napi_tx))) {
2701 spin_lock_irqsave(&grp->grplock, flags);
2702 imask = gfar_read(&grp->regs->imask);
2703 imask &= IMASK_TX_DISABLED;
2704 gfar_write(&grp->regs->imask, imask);
2705 spin_unlock_irqrestore(&grp->grplock, flags);
2706 __napi_schedule(&grp->napi_tx);
2707 } else {
2708 /* Clear IEVENT, so interrupts aren't called again
2709 * because of the packets that have already arrived.
2710 */
2711 gfar_write(&grp->regs->ievent, IEVENT_TX_MASK);
2712 }
2713
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714 return IRQ_HANDLED;
2715}
2716
Kumar Gala0bbaf062005-06-20 10:54:21 -05002717static inline void gfar_rx_checksum(struct sk_buff *skb, struct rxfcb *fcb)
2718{
2719 /* If valid headers were found, and valid sums
2720 * were verified, then we tell the kernel that no
Jan Ceuleers0977f812012-06-05 03:42:12 +00002721 * checksumming is necessary. Otherwise, it is [FIXME]
2722 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06002723 if ((fcb->flags & RXFCB_CSUM_MASK) == (RXFCB_CIP | RXFCB_CTU))
Kumar Gala0bbaf062005-06-20 10:54:21 -05002724 skb->ip_summed = CHECKSUM_UNNECESSARY;
2725 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002726 skb_checksum_none_assert(skb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002727}
2728
2729
Jan Ceuleers0977f812012-06-05 03:42:12 +00002730/* gfar_process_frame() -- handle one incoming packet if skb isn't NULL. */
Claudiu Manoil61db26c2013-02-14 05:00:05 +00002731static void gfar_process_frame(struct net_device *dev, struct sk_buff *skb,
2732 int amount_pull, struct napi_struct *napi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002733{
2734 struct gfar_private *priv = netdev_priv(dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002735 struct rxfcb *fcb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002736
Dai Haruki2c2db482008-12-16 15:31:15 -08002737 /* fcb is at the beginning if exists */
2738 fcb = (struct rxfcb *)skb->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002739
Jan Ceuleers0977f812012-06-05 03:42:12 +00002740 /* Remove the FCB from the skb
2741 * Remove the padded bytes, if there are any
2742 */
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002743 if (amount_pull) {
2744 skb_record_rx_queue(skb, fcb->rq);
Dai Haruki2c2db482008-12-16 15:31:15 -08002745 skb_pull(skb, amount_pull);
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002746 }
Kumar Gala0bbaf062005-06-20 10:54:21 -05002747
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00002748 /* Get receive timestamp from the skb */
2749 if (priv->hwts_rx_en) {
2750 struct skb_shared_hwtstamps *shhwtstamps = skb_hwtstamps(skb);
2751 u64 *ns = (u64 *) skb->data;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002752
Manfred Rudigiercc772ab2010-04-08 23:10:03 +00002753 memset(shhwtstamps, 0, sizeof(*shhwtstamps));
2754 shhwtstamps->hwtstamp = ns_to_ktime(*ns);
2755 }
2756
2757 if (priv->padding)
2758 skb_pull(skb, priv->padding);
2759
Michał Mirosław8b3afe92011-04-15 04:50:50 +00002760 if (dev->features & NETIF_F_RXCSUM)
Dai Haruki2c2db482008-12-16 15:31:15 -08002761 gfar_rx_checksum(skb, fcb);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002762
Dai Haruki2c2db482008-12-16 15:31:15 -08002763 /* Tell the skb what kind of packet this is */
2764 skb->protocol = eth_type_trans(skb, dev);
Kumar Gala0bbaf062005-06-20 10:54:21 -05002765
Patrick McHardyf6469682013-04-19 02:04:27 +00002766 /* There's need to check for NETIF_F_HW_VLAN_CTAG_RX here.
David S. Miller823dcd22011-08-20 10:39:12 -07002767 * Even if vlan rx accel is disabled, on some chips
2768 * RXFCB_VLN is pseudo randomly set.
2769 */
Patrick McHardyf6469682013-04-19 02:04:27 +00002770 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
David S. Miller823dcd22011-08-20 10:39:12 -07002771 fcb->flags & RXFCB_VLN)
David S. Millere5905c82013-04-22 19:24:19 -04002772 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), fcb->vlctl);
Jiri Pirko87c288c2011-07-20 04:54:19 +00002773
Dai Haruki2c2db482008-12-16 15:31:15 -08002774 /* Send the packet up the stack */
Claudiu Manoil953d2762013-03-21 03:12:15 +00002775 napi_gro_receive(napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002776
Linus Torvalds1da177e2005-04-16 15:20:36 -07002777}
2778
2779/* gfar_clean_rx_ring() -- Processes each frame in the rx ring
Jan Ceuleers2281a0f2012-06-05 03:42:11 +00002780 * until the budget/quota has been reached. Returns the number
2781 * of frames handled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002782 */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002783int gfar_clean_rx_ring(struct gfar_priv_rx_q *rx_queue, int rx_work_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002784{
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002785 struct net_device *dev = rx_queue->dev;
Andy Fleming31de1982008-12-16 15:33:40 -08002786 struct rxbd8 *bdp, *base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002787 struct sk_buff *skb;
Dai Haruki2c2db482008-12-16 15:31:15 -08002788 int pkt_len;
2789 int amount_pull;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002790 int howmany = 0;
2791 struct gfar_private *priv = netdev_priv(dev);
2792
2793 /* Get the first full descriptor */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002794 bdp = rx_queue->cur_rx;
2795 base = rx_queue->rx_bd_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002796
Claudiu Manoilba779712013-02-14 05:00:07 +00002797 amount_pull = priv->uses_rxfcb ? GMAC_FCB_LEN : 0;
Dai Haruki2c2db482008-12-16 15:31:15 -08002798
Linus Torvalds1da177e2005-04-16 15:20:36 -07002799 while (!((bdp->status & RXBD_EMPTY) || (--rx_work_limit < 0))) {
Andy Fleming815b97c2008-04-22 17:18:29 -05002800 struct sk_buff *newskb;
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002801
Scott Wood3b6330c2007-05-16 15:06:59 -05002802 rmb();
Andy Fleming815b97c2008-04-22 17:18:29 -05002803
2804 /* Add another skb for the future */
2805 newskb = gfar_new_skb(dev);
2806
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002807 skb = rx_queue->rx_skbuff[rx_queue->skb_currx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808
Claudiu Manoil369ec162013-02-14 05:00:02 +00002809 dma_unmap_single(priv->dev, bdp->bufPtr,
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002810 priv->rx_buffer_size, DMA_FROM_DEVICE);
Andy Fleming81183052008-11-12 10:07:11 -06002811
Anton Vorontsov63b88b92010-06-11 10:51:03 +00002812 if (unlikely(!(bdp->status & RXBD_ERR) &&
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002813 bdp->length > priv->rx_buffer_size))
Anton Vorontsov63b88b92010-06-11 10:51:03 +00002814 bdp->status = RXBD_LARGE;
2815
Andy Fleming815b97c2008-04-22 17:18:29 -05002816 /* We drop the frame if we failed to allocate a new buffer */
2817 if (unlikely(!newskb || !(bdp->status & RXBD_LAST) ||
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002818 bdp->status & RXBD_ERR)) {
Andy Fleming815b97c2008-04-22 17:18:29 -05002819 count_errors(bdp->status, dev);
2820
2821 if (unlikely(!newskb))
2822 newskb = skb;
Eran Libertyacbc0f02010-07-07 15:54:54 -07002823 else if (skb)
Eric Dumazetacb600d2012-10-05 06:23:55 +00002824 dev_kfree_skb(skb);
Andy Fleming815b97c2008-04-22 17:18:29 -05002825 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002826 /* Increment the number of packets */
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002827 rx_queue->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002828 howmany++;
2829
Dai Haruki2c2db482008-12-16 15:31:15 -08002830 if (likely(skb)) {
2831 pkt_len = bdp->length - ETH_FCS_LEN;
2832 /* Remove the FCS from the packet length */
2833 skb_put(skb, pkt_len);
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002834 rx_queue->stats.rx_bytes += pkt_len;
Sandeep Gopalpetf74dac02009-12-24 03:13:06 +00002835 skb_record_rx_queue(skb, rx_queue->qindex);
Wu Jiajun-B06378cd754a52012-04-19 22:54:35 +00002836 gfar_process_frame(dev, skb, amount_pull,
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002837 &rx_queue->grp->napi_rx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002838
Dai Haruki2c2db482008-12-16 15:31:15 -08002839 } else {
Joe Perches59deab22011-06-14 08:57:47 +00002840 netif_warn(priv, rx_err, dev, "Missing skb!\n");
Sandeep Gopalpeta7f38042009-12-16 01:15:07 +00002841 rx_queue->stats.rx_dropped++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05002842 atomic64_inc(&priv->extra_stats.rx_skbmissing);
Dai Haruki2c2db482008-12-16 15:31:15 -08002843 }
2844
Linus Torvalds1da177e2005-04-16 15:20:36 -07002845 }
2846
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002847 rx_queue->rx_skbuff[rx_queue->skb_currx] = newskb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848
Andy Fleming815b97c2008-04-22 17:18:29 -05002849 /* Setup the new bdp */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002850 gfar_new_rxbdp(rx_queue, bdp, newskb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002851
2852 /* Update to the next pointer */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002853 bdp = next_bd(bdp, base, rx_queue->rx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002854
2855 /* update to point at the next skb */
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002856 rx_queue->skb_currx = (rx_queue->skb_currx + 1) &
2857 RX_RING_MOD_MASK(rx_queue->rx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002858 }
2859
2860 /* Update the current rxbd pointer to be the next one */
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00002861 rx_queue->cur_rx = bdp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002862
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863 return howmany;
2864}
2865
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002866static int gfar_poll_rx_sq(struct napi_struct *napi, int budget)
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002867{
2868 struct gfar_priv_grp *gfargrp =
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002869 container_of(napi, struct gfar_priv_grp, napi_rx);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002870 struct gfar __iomem *regs = gfargrp->regs;
Claudiu Manoil71ff9e32014-03-07 14:42:46 +02002871 struct gfar_priv_rx_q *rx_queue = gfargrp->rx_queue;
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002872 int work_done = 0;
2873
2874 /* Clear IEVENT, so interrupts aren't called again
2875 * because of the packets that have already arrived
2876 */
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002877 gfar_write(&regs->ievent, IEVENT_RX_MASK);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002878
2879 work_done = gfar_clean_rx_ring(rx_queue, budget);
2880
2881 if (work_done < budget) {
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002882 u32 imask;
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002883 napi_complete(napi);
2884 /* Clear the halt bit in RSTAT */
2885 gfar_write(&regs->rstat, gfargrp->rstat);
2886
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002887 spin_lock_irq(&gfargrp->grplock);
2888 imask = gfar_read(&regs->imask);
2889 imask |= IMASK_RX_DEFAULT;
2890 gfar_write(&regs->imask, imask);
2891 spin_unlock_irq(&gfargrp->grplock);
Claudiu Manoil5eaedf32013-06-10 20:19:48 +03002892 }
2893
2894 return work_done;
2895}
2896
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002897static int gfar_poll_tx_sq(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002898{
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00002899 struct gfar_priv_grp *gfargrp =
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002900 container_of(napi, struct gfar_priv_grp, napi_tx);
2901 struct gfar __iomem *regs = gfargrp->regs;
Claudiu Manoil71ff9e32014-03-07 14:42:46 +02002902 struct gfar_priv_tx_q *tx_queue = gfargrp->tx_queue;
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002903 u32 imask;
2904
2905 /* Clear IEVENT, so interrupts aren't called again
2906 * because of the packets that have already arrived
2907 */
2908 gfar_write(&regs->ievent, IEVENT_TX_MASK);
2909
2910 /* run Tx cleanup to completion */
2911 if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx])
2912 gfar_clean_tx_ring(tx_queue);
2913
2914 napi_complete(napi);
2915
2916 spin_lock_irq(&gfargrp->grplock);
2917 imask = gfar_read(&regs->imask);
2918 imask |= IMASK_TX_DEFAULT;
2919 gfar_write(&regs->imask, imask);
2920 spin_unlock_irq(&gfargrp->grplock);
2921
2922 return 0;
2923}
2924
2925static int gfar_poll_rx(struct napi_struct *napi, int budget)
2926{
2927 struct gfar_priv_grp *gfargrp =
2928 container_of(napi, struct gfar_priv_grp, napi_rx);
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002929 struct gfar_private *priv = gfargrp->priv;
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00002930 struct gfar __iomem *regs = gfargrp->regs;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002931 struct gfar_priv_rx_q *rx_queue = NULL;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002932 int work_done = 0, work_done_per_q = 0;
Claudiu Manoil39c0a0d2013-03-21 03:12:13 +00002933 int i, budget_per_q = 0;
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00002934 unsigned long rstat_rxf;
2935 int num_act_queues;
Dai Harukid080cd62008-04-09 19:37:51 -05002936
Dai Haruki8c7396a2008-12-17 16:52:00 -08002937 /* Clear IEVENT, so interrupts aren't called again
Jan Ceuleers0977f812012-06-05 03:42:12 +00002938 * because of the packets that have already arrived
2939 */
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002940 gfar_write(&regs->ievent, IEVENT_RX_MASK);
Dai Haruki8c7396a2008-12-17 16:52:00 -08002941
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00002942 rstat_rxf = gfar_read(&regs->rstat) & RSTAT_RXF_MASK;
2943
2944 num_act_queues = bitmap_weight(&rstat_rxf, MAX_RX_QS);
2945 if (num_act_queues)
2946 budget_per_q = budget/num_act_queues;
2947
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002948 for_each_set_bit(i, &gfargrp->rx_bit_map, priv->num_rx_queues) {
2949 /* skip queue if not active */
2950 if (!(rstat_rxf & (RSTAT_CLEAR_RXF0 >> i)))
2951 continue;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002952
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002953 rx_queue = priv->rx_queue[i];
2954 work_done_per_q =
2955 gfar_clean_rx_ring(rx_queue, budget_per_q);
2956 work_done += work_done_per_q;
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002957
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002958 /* finished processing this queue */
2959 if (work_done_per_q < budget_per_q) {
2960 /* clear active queue hw indication */
2961 gfar_write(&regs->rstat,
2962 RSTAT_CLEAR_RXF0 >> i);
2963 num_act_queues--;
Claudiu Manoil6be5ed32013-03-19 07:40:03 +00002964
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002965 if (!num_act_queues)
2966 break;
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00002967 }
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002968 }
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002969
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002970 if (!num_act_queues) {
2971 u32 imask;
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002972 napi_complete(napi);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002973
Claudiu Manoil3ba405d2013-10-14 17:05:09 +03002974 /* Clear the halt bit in RSTAT */
2975 gfar_write(&regs->rstat, gfargrp->rstat);
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002976
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002977 spin_lock_irq(&gfargrp->grplock);
2978 imask = gfar_read(&regs->imask);
2979 imask |= IMASK_RX_DEFAULT;
2980 gfar_write(&regs->imask, imask);
2981 spin_unlock_irq(&gfargrp->grplock);
Dai Harukid080cd62008-04-09 19:37:51 -05002982 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002983
Claudiu Manoilc233cf402013-03-19 07:40:02 +00002984 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002985}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002986
Claudiu Manoilaeb12c52014-03-07 14:42:45 +02002987static int gfar_poll_tx(struct napi_struct *napi, int budget)
2988{
2989 struct gfar_priv_grp *gfargrp =
2990 container_of(napi, struct gfar_priv_grp, napi_tx);
2991 struct gfar_private *priv = gfargrp->priv;
2992 struct gfar __iomem *regs = gfargrp->regs;
2993 struct gfar_priv_tx_q *tx_queue = NULL;
2994 int has_tx_work = 0;
2995 int i;
2996
2997 /* Clear IEVENT, so interrupts aren't called again
2998 * because of the packets that have already arrived
2999 */
3000 gfar_write(&regs->ievent, IEVENT_TX_MASK);
3001
3002 for_each_set_bit(i, &gfargrp->tx_bit_map, priv->num_tx_queues) {
3003 tx_queue = priv->tx_queue[i];
3004 /* run Tx cleanup to completion */
3005 if (tx_queue->tx_skbuff[tx_queue->skb_dirtytx]) {
3006 gfar_clean_tx_ring(tx_queue);
3007 has_tx_work = 1;
3008 }
3009 }
3010
3011 if (!has_tx_work) {
3012 u32 imask;
3013 napi_complete(napi);
3014
3015 spin_lock_irq(&gfargrp->grplock);
3016 imask = gfar_read(&regs->imask);
3017 imask |= IMASK_TX_DEFAULT;
3018 gfar_write(&regs->imask, imask);
3019 spin_unlock_irq(&gfargrp->grplock);
3020 }
3021
3022 return 0;
3023}
3024
3025
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003026#ifdef CONFIG_NET_POLL_CONTROLLER
Jan Ceuleers0977f812012-06-05 03:42:12 +00003027/* Polling 'interrupt' - used by things like netconsole to send skbs
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003028 * without having to re-enable interrupts. It's not called while
3029 * the interrupt routine is executing.
3030 */
3031static void gfar_netpoll(struct net_device *dev)
3032{
3033 struct gfar_private *priv = netdev_priv(dev);
Jan Ceuleers3a2e16c2012-06-05 03:42:14 +00003034 int i;
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003035
3036 /* If the device has multiple interrupts, run tx/rx */
Andy Flemingb31a1d82008-12-16 15:29:15 -08003037 if (priv->device_flags & FSL_GIANFAR_DEV_HAS_MULTI_INTR) {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003038 for (i = 0; i < priv->num_grps; i++) {
Paul Gortmaker62ed8392013-02-24 05:38:31 +00003039 struct gfar_priv_grp *grp = &priv->gfargrp[i];
3040
3041 disable_irq(gfar_irq(grp, TX)->irq);
3042 disable_irq(gfar_irq(grp, RX)->irq);
3043 disable_irq(gfar_irq(grp, ER)->irq);
3044 gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
3045 enable_irq(gfar_irq(grp, ER)->irq);
3046 enable_irq(gfar_irq(grp, RX)->irq);
3047 enable_irq(gfar_irq(grp, TX)->irq);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003048 }
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003049 } else {
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003050 for (i = 0; i < priv->num_grps; i++) {
Paul Gortmaker62ed8392013-02-24 05:38:31 +00003051 struct gfar_priv_grp *grp = &priv->gfargrp[i];
3052
3053 disable_irq(gfar_irq(grp, TX)->irq);
3054 gfar_interrupt(gfar_irq(grp, TX)->irq, grp);
3055 enable_irq(gfar_irq(grp, TX)->irq);
Anton Vorontsov43de0042009-12-09 02:52:19 -08003056 }
Vitaly Woolf2d71c22006-11-07 13:27:02 +03003057 }
3058}
3059#endif
3060
Linus Torvalds1da177e2005-04-16 15:20:36 -07003061/* The interrupt handler for devices with one interrupt */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003062static irqreturn_t gfar_interrupt(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003063{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003064 struct gfar_priv_grp *gfargrp = grp_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003065
3066 /* Save ievent for future reference */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003067 u32 events = gfar_read(&gfargrp->regs->ievent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003068
Linus Torvalds1da177e2005-04-16 15:20:36 -07003069 /* Check for reception */
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003070 if (events & IEVENT_RX_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003071 gfar_receive(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003072
3073 /* Check for transmit completion */
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003074 if (events & IEVENT_TX_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003075 gfar_transmit(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003076
Sergei Shtylyov538cc7e2007-02-15 17:56:01 +04003077 /* Check for errors */
3078 if (events & IEVENT_ERR_MASK)
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003079 gfar_error(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003080
3081 return IRQ_HANDLED;
3082}
3083
Linus Torvalds1da177e2005-04-16 15:20:36 -07003084/* Called every time the controller might need to be made
3085 * aware of new link state. The PHY code conveys this
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003086 * information through variables in the phydev structure, and this
Linus Torvalds1da177e2005-04-16 15:20:36 -07003087 * function converts those variables into the appropriate
3088 * register values, and can bring down the device if needed.
3089 */
3090static void adjust_link(struct net_device *dev)
3091{
3092 struct gfar_private *priv = netdev_priv(dev);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003093 struct phy_device *phydev = priv->phydev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003094
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003095 if (unlikely(phydev->link != priv->oldlink ||
3096 phydev->duplex != priv->oldduplex ||
3097 phydev->speed != priv->oldspeed))
3098 gfar_update_link_state(priv);
Andy Flemingbb40dcb2005-09-23 22:54:21 -04003099}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003100
3101/* Update the hash table based on the current list of multicast
3102 * addresses we subscribe to. Also, change the promiscuity of
3103 * the device based on the flags (this function is called
Jan Ceuleers0977f812012-06-05 03:42:12 +00003104 * whenever dev->flags is changed
3105 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003106static void gfar_set_multi(struct net_device *dev)
3107{
Jiri Pirko22bedad32010-04-01 21:22:57 +00003108 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003109 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003110 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003111 u32 tempval;
3112
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003113 if (dev->flags & IFF_PROMISC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003114 /* Set RCTRL to PROM */
3115 tempval = gfar_read(&regs->rctrl);
3116 tempval |= RCTRL_PROM;
3117 gfar_write(&regs->rctrl, tempval);
3118 } else {
3119 /* Set RCTRL to not PROM */
3120 tempval = gfar_read(&regs->rctrl);
3121 tempval &= ~(RCTRL_PROM);
3122 gfar_write(&regs->rctrl, tempval);
3123 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003124
Sandeep Gopalpeta12f8012009-11-02 07:03:00 +00003125 if (dev->flags & IFF_ALLMULTI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003126 /* Set the hash to rx all multicast frames */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003127 gfar_write(&regs->igaddr0, 0xffffffff);
3128 gfar_write(&regs->igaddr1, 0xffffffff);
3129 gfar_write(&regs->igaddr2, 0xffffffff);
3130 gfar_write(&regs->igaddr3, 0xffffffff);
3131 gfar_write(&regs->igaddr4, 0xffffffff);
3132 gfar_write(&regs->igaddr5, 0xffffffff);
3133 gfar_write(&regs->igaddr6, 0xffffffff);
3134 gfar_write(&regs->igaddr7, 0xffffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003135 gfar_write(&regs->gaddr0, 0xffffffff);
3136 gfar_write(&regs->gaddr1, 0xffffffff);
3137 gfar_write(&regs->gaddr2, 0xffffffff);
3138 gfar_write(&regs->gaddr3, 0xffffffff);
3139 gfar_write(&regs->gaddr4, 0xffffffff);
3140 gfar_write(&regs->gaddr5, 0xffffffff);
3141 gfar_write(&regs->gaddr6, 0xffffffff);
3142 gfar_write(&regs->gaddr7, 0xffffffff);
3143 } else {
Andy Fleming7f7f5312005-11-11 12:38:59 -06003144 int em_num;
3145 int idx;
3146
Linus Torvalds1da177e2005-04-16 15:20:36 -07003147 /* zero out the hash */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003148 gfar_write(&regs->igaddr0, 0x0);
3149 gfar_write(&regs->igaddr1, 0x0);
3150 gfar_write(&regs->igaddr2, 0x0);
3151 gfar_write(&regs->igaddr3, 0x0);
3152 gfar_write(&regs->igaddr4, 0x0);
3153 gfar_write(&regs->igaddr5, 0x0);
3154 gfar_write(&regs->igaddr6, 0x0);
3155 gfar_write(&regs->igaddr7, 0x0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003156 gfar_write(&regs->gaddr0, 0x0);
3157 gfar_write(&regs->gaddr1, 0x0);
3158 gfar_write(&regs->gaddr2, 0x0);
3159 gfar_write(&regs->gaddr3, 0x0);
3160 gfar_write(&regs->gaddr4, 0x0);
3161 gfar_write(&regs->gaddr5, 0x0);
3162 gfar_write(&regs->gaddr6, 0x0);
3163 gfar_write(&regs->gaddr7, 0x0);
3164
Andy Fleming7f7f5312005-11-11 12:38:59 -06003165 /* If we have extended hash tables, we need to
3166 * clear the exact match registers to prepare for
Jan Ceuleers0977f812012-06-05 03:42:12 +00003167 * setting them
3168 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003169 if (priv->extended_hash) {
3170 em_num = GFAR_EM_NUM + 1;
3171 gfar_clear_exact_match(dev);
3172 idx = 1;
3173 } else {
3174 idx = 0;
3175 em_num = 0;
3176 }
3177
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003178 if (netdev_mc_empty(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003179 return;
3180
3181 /* Parse the list, and set the appropriate bits */
Jiri Pirko22bedad32010-04-01 21:22:57 +00003182 netdev_for_each_mc_addr(ha, dev) {
Andy Fleming7f7f5312005-11-11 12:38:59 -06003183 if (idx < em_num) {
Jiri Pirko22bedad32010-04-01 21:22:57 +00003184 gfar_set_mac_for_addr(dev, idx, ha->addr);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003185 idx++;
3186 } else
Jiri Pirko22bedad32010-04-01 21:22:57 +00003187 gfar_set_hash_for_addr(dev, ha->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003188 }
3189 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003190}
3191
Andy Fleming7f7f5312005-11-11 12:38:59 -06003192
3193/* Clears each of the exact match registers to zero, so they
Jan Ceuleers0977f812012-06-05 03:42:12 +00003194 * don't interfere with normal reception
3195 */
Andy Fleming7f7f5312005-11-11 12:38:59 -06003196static void gfar_clear_exact_match(struct net_device *dev)
3197{
3198 int idx;
Joe Perches6a3c910c2011-11-16 09:38:02 +00003199 static const u8 zero_arr[ETH_ALEN] = {0, 0, 0, 0, 0, 0};
Andy Fleming7f7f5312005-11-11 12:38:59 -06003200
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003201 for (idx = 1; idx < GFAR_EM_NUM + 1; idx++)
Joe Perchesb6bc7652010-12-21 02:16:08 -08003202 gfar_set_mac_for_addr(dev, idx, zero_arr);
Andy Fleming7f7f5312005-11-11 12:38:59 -06003203}
3204
Linus Torvalds1da177e2005-04-16 15:20:36 -07003205/* Set the appropriate hash bit for the given addr */
3206/* The algorithm works like so:
3207 * 1) Take the Destination Address (ie the multicast address), and
3208 * do a CRC on it (little endian), and reverse the bits of the
3209 * result.
3210 * 2) Use the 8 most significant bits as a hash into a 256-entry
3211 * table. The table is controlled through 8 32-bit registers:
3212 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
3213 * gaddr7. This means that the 3 most significant bits in the
3214 * hash index which gaddr register to use, and the 5 other bits
3215 * indicate which bit (assuming an IBM numbering scheme, which
3216 * for PowerPC (tm) is usually the case) in the register holds
Jan Ceuleers0977f812012-06-05 03:42:12 +00003217 * the entry.
3218 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003219static void gfar_set_hash_for_addr(struct net_device *dev, u8 *addr)
3220{
3221 u32 tempval;
3222 struct gfar_private *priv = netdev_priv(dev);
Joe Perches6a3c910c2011-11-16 09:38:02 +00003223 u32 result = ether_crc(ETH_ALEN, addr);
Kumar Gala0bbaf062005-06-20 10:54:21 -05003224 int width = priv->hash_width;
3225 u8 whichbit = (result >> (32 - width)) & 0x1f;
3226 u8 whichreg = result >> (32 - width + 5);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003227 u32 value = (1 << (31-whichbit));
3228
Kumar Gala0bbaf062005-06-20 10:54:21 -05003229 tempval = gfar_read(priv->hash_regs[whichreg]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003230 tempval |= value;
Kumar Gala0bbaf062005-06-20 10:54:21 -05003231 gfar_write(priv->hash_regs[whichreg], tempval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003232}
3233
Andy Fleming7f7f5312005-11-11 12:38:59 -06003234
3235/* There are multiple MAC Address register pairs on some controllers
3236 * This function sets the numth pair to a given address
3237 */
Joe Perchesb6bc7652010-12-21 02:16:08 -08003238static void gfar_set_mac_for_addr(struct net_device *dev, int num,
3239 const u8 *addr)
Andy Fleming7f7f5312005-11-11 12:38:59 -06003240{
3241 struct gfar_private *priv = netdev_priv(dev);
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003242 struct gfar __iomem *regs = priv->gfargrp[0].regs;
Andy Fleming7f7f5312005-11-11 12:38:59 -06003243 int idx;
Joe Perches6a3c910c2011-11-16 09:38:02 +00003244 char tmpbuf[ETH_ALEN];
Andy Fleming7f7f5312005-11-11 12:38:59 -06003245 u32 tempval;
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003246 u32 __iomem *macptr = &regs->macstnaddr1;
Andy Fleming7f7f5312005-11-11 12:38:59 -06003247
3248 macptr += num*2;
3249
Jan Ceuleers0977f812012-06-05 03:42:12 +00003250 /* Now copy it into the mac registers backwards, cuz
3251 * little endian is silly
3252 */
Joe Perches6a3c910c2011-11-16 09:38:02 +00003253 for (idx = 0; idx < ETH_ALEN; idx++)
3254 tmpbuf[ETH_ALEN - 1 - idx] = addr[idx];
Andy Fleming7f7f5312005-11-11 12:38:59 -06003255
3256 gfar_write(macptr, *((u32 *) (tmpbuf)));
3257
3258 tempval = *((u32 *) (tmpbuf + 4));
3259
3260 gfar_write(macptr+1, tempval);
3261}
3262
Linus Torvalds1da177e2005-04-16 15:20:36 -07003263/* GFAR error interrupt handler */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003264static irqreturn_t gfar_error(int irq, void *grp_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003265{
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003266 struct gfar_priv_grp *gfargrp = grp_id;
3267 struct gfar __iomem *regs = gfargrp->regs;
3268 struct gfar_private *priv= gfargrp->priv;
3269 struct net_device *dev = priv->ndev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003270
3271 /* Save ievent for future reference */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003272 u32 events = gfar_read(&regs->ievent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003273
3274 /* Clear IEVENT */
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003275 gfar_write(&regs->ievent, events & IEVENT_ERR_MASK);
Scott Woodd87eb122008-07-11 18:04:45 -05003276
3277 /* Magic Packet is not an error. */
Andy Flemingb31a1d82008-12-16 15:29:15 -08003278 if ((priv->device_flags & FSL_GIANFAR_DEV_HAS_MAGIC_PACKET) &&
Scott Woodd87eb122008-07-11 18:04:45 -05003279 (events & IEVENT_MAG))
3280 events &= ~IEVENT_MAG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003281
3282 /* Hmm... */
Kumar Gala0bbaf062005-06-20 10:54:21 -05003283 if (netif_msg_rx_err(priv) || netif_msg_tx_err(priv))
Jan Ceuleersbc4598b2012-06-05 03:42:13 +00003284 netdev_dbg(dev,
3285 "error interrupt (ievent=0x%08x imask=0x%08x)\n",
Joe Perches59deab22011-06-14 08:57:47 +00003286 events, gfar_read(&regs->imask));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003287
3288 /* Update the error counters */
3289 if (events & IEVENT_TXE) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003290 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003291
3292 if (events & IEVENT_LC)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003293 dev->stats.tx_window_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003294 if (events & IEVENT_CRL)
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003295 dev->stats.tx_aborted_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003296 if (events & IEVENT_XFUN) {
Anton Vorontsov836cf7f2009-11-10 14:11:08 +00003297 unsigned long flags;
3298
Joe Perches59deab22011-06-14 08:57:47 +00003299 netif_dbg(priv, tx_err, dev,
3300 "TX FIFO underrun, packet dropped\n");
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003301 dev->stats.tx_dropped++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003302 atomic64_inc(&priv->extra_stats.tx_underrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003303
Anton Vorontsov836cf7f2009-11-10 14:11:08 +00003304 local_irq_save(flags);
3305 lock_tx_qs(priv);
3306
Linus Torvalds1da177e2005-04-16 15:20:36 -07003307 /* Reactivate the Tx Queues */
Sandeep Gopalpetfba4ed02009-11-02 07:03:15 +00003308 gfar_write(&regs->tstat, gfargrp->tstat);
Anton Vorontsov836cf7f2009-11-10 14:11:08 +00003309
3310 unlock_tx_qs(priv);
3311 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003312 }
Joe Perches59deab22011-06-14 08:57:47 +00003313 netif_dbg(priv, tx_err, dev, "Transmit Error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003314 }
3315 if (events & IEVENT_BSY) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003316 dev->stats.rx_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003317 atomic64_inc(&priv->extra_stats.rx_bsy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003318
Sandeep Gopalpetf4983702009-11-02 07:03:09 +00003319 gfar_receive(irq, grp_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003320
Joe Perches59deab22011-06-14 08:57:47 +00003321 netif_dbg(priv, rx_err, dev, "busy error (rstat: %x)\n",
3322 gfar_read(&regs->rstat));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003323 }
3324 if (events & IEVENT_BABR) {
Jeff Garzik09f75cd2007-10-03 17:41:50 -07003325 dev->stats.rx_errors++;
Paul Gortmaker212079d2013-02-12 15:38:19 -05003326 atomic64_inc(&priv->extra_stats.rx_babr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003327
Joe Perches59deab22011-06-14 08:57:47 +00003328 netif_dbg(priv, rx_err, dev, "babbling RX error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003329 }
3330 if (events & IEVENT_EBERR) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05003331 atomic64_inc(&priv->extra_stats.eberr);
Joe Perches59deab22011-06-14 08:57:47 +00003332 netif_dbg(priv, rx_err, dev, "bus error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003333 }
Joe Perches59deab22011-06-14 08:57:47 +00003334 if (events & IEVENT_RXC)
3335 netif_dbg(priv, rx_status, dev, "control frame\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003336
3337 if (events & IEVENT_BABT) {
Paul Gortmaker212079d2013-02-12 15:38:19 -05003338 atomic64_inc(&priv->extra_stats.tx_babt);
Joe Perches59deab22011-06-14 08:57:47 +00003339 netif_dbg(priv, tx_err, dev, "babbling TX error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003340 }
3341 return IRQ_HANDLED;
3342}
3343
Claudiu Manoil6ce29b02014-04-30 14:27:21 +03003344static u32 gfar_get_flowctrl_cfg(struct gfar_private *priv)
3345{
3346 struct phy_device *phydev = priv->phydev;
3347 u32 val = 0;
3348
3349 if (!phydev->duplex)
3350 return val;
3351
3352 if (!priv->pause_aneg_en) {
3353 if (priv->tx_pause_en)
3354 val |= MACCFG1_TX_FLOW;
3355 if (priv->rx_pause_en)
3356 val |= MACCFG1_RX_FLOW;
3357 } else {
3358 u16 lcl_adv, rmt_adv;
3359 u8 flowctrl;
3360 /* get link partner capabilities */
3361 rmt_adv = 0;
3362 if (phydev->pause)
3363 rmt_adv = LPA_PAUSE_CAP;
3364 if (phydev->asym_pause)
3365 rmt_adv |= LPA_PAUSE_ASYM;
3366
3367 lcl_adv = mii_advertise_flowctrl(phydev->advertising);
3368
3369 flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
3370 if (flowctrl & FLOW_CTRL_TX)
3371 val |= MACCFG1_TX_FLOW;
3372 if (flowctrl & FLOW_CTRL_RX)
3373 val |= MACCFG1_RX_FLOW;
3374 }
3375
3376 return val;
3377}
3378
3379static noinline void gfar_update_link_state(struct gfar_private *priv)
3380{
3381 struct gfar __iomem *regs = priv->gfargrp[0].regs;
3382 struct phy_device *phydev = priv->phydev;
3383
3384 if (unlikely(test_bit(GFAR_RESETTING, &priv->state)))
3385 return;
3386
3387 if (phydev->link) {
3388 u32 tempval1 = gfar_read(&regs->maccfg1);
3389 u32 tempval = gfar_read(&regs->maccfg2);
3390 u32 ecntrl = gfar_read(&regs->ecntrl);
3391
3392 if (phydev->duplex != priv->oldduplex) {
3393 if (!(phydev->duplex))
3394 tempval &= ~(MACCFG2_FULL_DUPLEX);
3395 else
3396 tempval |= MACCFG2_FULL_DUPLEX;
3397
3398 priv->oldduplex = phydev->duplex;
3399 }
3400
3401 if (phydev->speed != priv->oldspeed) {
3402 switch (phydev->speed) {
3403 case 1000:
3404 tempval =
3405 ((tempval & ~(MACCFG2_IF)) | MACCFG2_GMII);
3406
3407 ecntrl &= ~(ECNTRL_R100);
3408 break;
3409 case 100:
3410 case 10:
3411 tempval =
3412 ((tempval & ~(MACCFG2_IF)) | MACCFG2_MII);
3413
3414 /* Reduced mode distinguishes
3415 * between 10 and 100
3416 */
3417 if (phydev->speed == SPEED_100)
3418 ecntrl |= ECNTRL_R100;
3419 else
3420 ecntrl &= ~(ECNTRL_R100);
3421 break;
3422 default:
3423 netif_warn(priv, link, priv->ndev,
3424 "Ack! Speed (%d) is not 10/100/1000!\n",
3425 phydev->speed);
3426 break;
3427 }
3428
3429 priv->oldspeed = phydev->speed;
3430 }
3431
3432 tempval1 &= ~(MACCFG1_TX_FLOW | MACCFG1_RX_FLOW);
3433 tempval1 |= gfar_get_flowctrl_cfg(priv);
3434
3435 gfar_write(&regs->maccfg1, tempval1);
3436 gfar_write(&regs->maccfg2, tempval);
3437 gfar_write(&regs->ecntrl, ecntrl);
3438
3439 if (!priv->oldlink)
3440 priv->oldlink = 1;
3441
3442 } else if (priv->oldlink) {
3443 priv->oldlink = 0;
3444 priv->oldspeed = 0;
3445 priv->oldduplex = -1;
3446 }
3447
3448 if (netif_msg_link(priv))
3449 phy_print_status(phydev);
3450}
3451
Andy Flemingb31a1d82008-12-16 15:29:15 -08003452static struct of_device_id gfar_match[] =
3453{
3454 {
3455 .type = "network",
3456 .compatible = "gianfar",
3457 },
Sandeep Gopalpet46ceb602009-11-02 07:03:34 +00003458 {
3459 .compatible = "fsl,etsec2",
3460 },
Andy Flemingb31a1d82008-12-16 15:29:15 -08003461 {},
3462};
Anton Vorontsove72701a2009-10-14 14:54:52 -07003463MODULE_DEVICE_TABLE(of, gfar_match);
Andy Flemingb31a1d82008-12-16 15:29:15 -08003464
Linus Torvalds1da177e2005-04-16 15:20:36 -07003465/* Structure for a device driver */
Grant Likely74888762011-02-22 21:05:51 -07003466static struct platform_driver gfar_driver = {
Grant Likely40182942010-04-13 16:13:02 -07003467 .driver = {
3468 .name = "fsl-gianfar",
3469 .owner = THIS_MODULE,
3470 .pm = GFAR_PM_OPS,
3471 .of_match_table = gfar_match,
3472 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003473 .probe = gfar_probe,
3474 .remove = gfar_remove,
3475};
3476
Axel Lindb62f682011-11-27 16:44:17 +00003477module_platform_driver(gfar_driver);