blob: ccf52368a073ecf0518b946853a8f7980087d8f1 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Maxim Levitskydd237362010-11-29 04:09:50 +020021#include <linux/bitops.h>
Stefan Richter65b27422010-06-12 20:26:51 +020022#include <linux/bug.h>
Stefan Richtere524f6162007-08-20 21:58:30 +020023#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050024#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020025#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080026#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020027#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020028#include <linux/firewire-constants.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/init.h>
30#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020031#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020032#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020033#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010034#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020035#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010036#include <linux/moduleparam.h>
Stefan Richter02d37be2010-07-08 16:09:06 +020037#include <linux/mutex.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020038#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020039#include <linux/pci_ids.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020041#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020042#include <linux/string.h>
Stefan Richtere78483c2010-08-02 09:33:25 +020043#include <linux/time.h>
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010044#include <linux/vmalloc.h>
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +020045#include <linux/workqueue.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080046
Stefan Richtere8ca9702009-06-04 21:09:38 +020047#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020048#include <asm/page.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050049
Stefan Richterea8d0062008-03-01 02:42:56 +010050#ifdef CONFIG_PPC_PMAC
51#include <asm/pmac_feature.h>
52#endif
53
Stefan Richter77c9a5d2009-06-05 16:26:18 +020054#include "core.h"
55#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050056
Peter Hurleyde97cb62013-03-26 11:54:06 -040057#define ohci_info(ohci, f, args...) dev_info(ohci->card.device, f, ##args)
58#define ohci_notice(ohci, f, args...) dev_notice(ohci->card.device, f, ##args)
59#define ohci_err(ohci, f, args...) dev_err(ohci->card.device, f, ##args)
60
Kristian Høgsberga77754a2007-05-07 20:33:35 -040061#define DESCRIPTOR_OUTPUT_MORE 0
62#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
63#define DESCRIPTOR_INPUT_MORE (2 << 12)
64#define DESCRIPTOR_INPUT_LAST (3 << 12)
65#define DESCRIPTOR_STATUS (1 << 11)
66#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
67#define DESCRIPTOR_PING (1 << 7)
68#define DESCRIPTOR_YY (1 << 6)
69#define DESCRIPTOR_NO_IRQ (0 << 4)
70#define DESCRIPTOR_IRQ_ERROR (1 << 4)
71#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
72#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
73#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050074
Andy Leisersonbe8dcab2013-04-24 09:10:32 -070075#define DESCRIPTOR_CMD (0xf << 12)
76
Kristian Høgsberged568912006-12-19 19:58:35 -050077struct descriptor {
78 __le16 req_count;
79 __le16 control;
80 __le32 data_address;
81 __le32 branch_address;
82 __le16 res_count;
83 __le16 transfer_status;
84} __attribute__((aligned(16)));
85
Kristian Høgsberga77754a2007-05-07 20:33:35 -040086#define CONTROL_SET(regs) (regs)
87#define CONTROL_CLEAR(regs) ((regs) + 4)
88#define COMMAND_PTR(regs) ((regs) + 12)
89#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050090
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010091#define AR_BUFFER_SIZE (32*1024)
92#define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
93/* we need at least two pages for proper list management */
94#define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
95
96#define MAX_ASYNC_PAYLOAD 4096
97#define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
98#define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
Kristian Høgsberg32b46092007-02-06 14:49:30 -050099
Kristian Høgsberged568912006-12-19 19:58:35 -0500100struct ar_context {
101 struct fw_ohci *ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100102 struct page *pages[AR_BUFFERS];
103 void *buffer;
104 struct descriptor *descriptors;
105 dma_addr_t descriptors_bus;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500106 void *pointer;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100107 unsigned int last_buffer_index;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500108 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -0500109 struct tasklet_struct tasklet;
110};
111
Kristian Høgsberg30200732007-02-16 17:34:39 -0500112struct context;
113
114typedef int (*descriptor_callback_t)(struct context *ctx,
115 struct descriptor *d,
116 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500117
118/*
119 * A buffer that contains a block of DMA-able coherent memory used for
120 * storing a portion of a DMA descriptor program.
121 */
122struct descriptor_buffer {
123 struct list_head list;
124 dma_addr_t buffer_bus;
125 size_t buffer_size;
126 size_t used;
127 struct descriptor buffer[0];
128};
129
Kristian Høgsberg30200732007-02-16 17:34:39 -0500130struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100131 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500132 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500133 int total_allocation;
Clemens Ladischa572e682011-10-15 23:12:23 +0200134 u32 current_bus;
Clemens Ladisch386a4152010-12-24 14:42:46 +0100135 bool running;
Clemens Ladisch82b662d2010-12-24 14:40:15 +0100136 bool flushing;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100137
David Moorefe5ca632008-01-06 17:21:41 -0500138 /*
139 * List of page-sized buffers for storing DMA descriptors.
140 * Head of list contains buffers in use and tail of list contains
141 * free buffers.
142 */
143 struct list_head buffer_list;
144
145 /*
146 * Pointer to a buffer inside buffer_list that contains the tail
147 * end of the current DMA program.
148 */
149 struct descriptor_buffer *buffer_tail;
150
151 /*
152 * The descriptor containing the branch address of the first
153 * descriptor that has not yet been filled by the device.
154 */
155 struct descriptor *last;
156
157 /*
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700158 * The last descriptor block in the DMA program. It contains the branch
David Moorefe5ca632008-01-06 17:21:41 -0500159 * address that must be updated upon appending a new descriptor.
160 */
161 struct descriptor *prev;
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700162 int prev_z;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500163
164 descriptor_callback_t callback;
165
Stefan Richter373b2ed2007-03-04 14:45:18 +0100166 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500167};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500168
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400169#define IT_HEADER_SY(v) ((v) << 0)
170#define IT_HEADER_TCODE(v) ((v) << 4)
171#define IT_HEADER_CHANNEL(v) ((v) << 8)
172#define IT_HEADER_TAG(v) ((v) << 14)
173#define IT_HEADER_SPEED(v) ((v) << 16)
174#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500175
176struct iso_context {
177 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500178 struct context context;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500179 void *header;
180 size_t header_length;
Clemens Ladischd1bbd202012-03-18 19:06:39 +0100181 unsigned long flushing_completions;
182 u32 mc_buffer_bus;
183 u16 mc_completed;
Clemens Ladisch910e76c2012-03-18 19:04:43 +0100184 u16 last_timestamp;
Maxim Levitskydd237362010-11-29 04:09:50 +0200185 u8 sync;
186 u8 tags;
Kristian Høgsberged568912006-12-19 19:58:35 -0500187};
188
189#define CONFIG_ROM_SIZE 1024
190
191struct fw_ohci {
192 struct fw_card card;
193
194 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500195 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500196 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100197 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100198 unsigned quirks;
Clemens Ladischa1a11322010-06-10 08:35:06 +0200199 unsigned int pri_req_max;
Clemens Ladischa48777e2010-06-10 08:33:07 +0200200 u32 bus_time;
Clemens Ladisch9d60ef22012-05-24 19:29:19 +0200201 bool bus_time_running;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +0200202 bool is_root;
Stefan Richterc8a94de2010-06-12 20:34:50 +0200203 bool csr_state_setclear_abdicate;
Maxim Levitskydd237362010-11-29 04:09:50 +0200204 int n_ir;
205 int n_it;
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400206 /*
207 * Spinlock for accessing fw_ohci data. Never call out of
208 * this driver with this lock held.
209 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500210 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500211
Stefan Richter02d37be2010-07-08 16:09:06 +0200212 struct mutex phy_reg_mutex;
213
Clemens Ladischec766a72010-11-30 08:25:17 +0100214 void *misc_buffer;
215 dma_addr_t misc_buffer_bus;
216
Kristian Høgsberged568912006-12-19 19:58:35 -0500217 struct ar_context ar_request_ctx;
218 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500219 struct context at_request_ctx;
220 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500221
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100222 u32 it_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200223 u32 it_context_mask; /* unoccupied IT contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500224 struct iso_context *it_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200225 u64 ir_context_channels; /* unoccupied channels */
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100226 u32 ir_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200227 u32 ir_context_mask; /* unoccupied IR contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500228 struct iso_context *ir_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200229 u64 mc_channels; /* channels in use by the multichannel IR context */
230 bool mc_allocated;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100231
232 __be32 *config_rom;
233 dma_addr_t config_rom_bus;
234 __be32 *next_config_rom;
235 dma_addr_t next_config_rom_bus;
236 __be32 next_header;
237
Stefan Richteraf531222013-08-05 15:10:38 +0200238 __le32 *self_id;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100239 dma_addr_t self_id_bus;
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +0200240 struct work_struct bus_reset_work;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100241
242 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500243};
244
Stephan Gatzkadb9ae8f2013-08-26 20:50:05 +0200245static struct workqueue_struct *selfid_workqueue;
246
Adrian Bunk95688e92007-01-22 19:17:37 +0100247static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500248{
249 return container_of(card, struct fw_ohci, card);
250}
251
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500252#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
253#define IR_CONTEXT_BUFFER_FILL 0x80000000
254#define IR_CONTEXT_ISOCH_HEADER 0x40000000
255#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
256#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
257#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500258
259#define CONTEXT_RUN 0x8000
260#define CONTEXT_WAKE 0x1000
261#define CONTEXT_DEAD 0x0800
262#define CONTEXT_ACTIVE 0x0400
263
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100264#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500265#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
266#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
267
Kristian Høgsberged568912006-12-19 19:58:35 -0500268#define OHCI1394_REGISTER_SIZE 0x800
Kristian Høgsberged568912006-12-19 19:58:35 -0500269#define OHCI1394_PCI_HCI_Control 0x40
270#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500271#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500272#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500273
Kristian Høgsberged568912006-12-19 19:58:35 -0500274static char ohci_driver_name[] = KBUILD_MODNAME;
275
Stefan Richter0dbe15f2013-08-05 15:14:36 +0200276#define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
Stefan Richter9993e0f2010-12-07 20:32:40 +0100277#define PCI_DEVICE_ID_AGERE_FW643 0x5901
Clemens Ladischd1bb3992012-01-26 22:05:58 +0100278#define PCI_DEVICE_ID_CREATIVE_SB1394 0x4001
Clemens Ladisch262444e2010-06-05 12:31:25 +0200279#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
Clemens Ladisch8301b912010-03-17 11:07:55 +0100280#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200281#define PCI_DEVICE_ID_TI_TSB12LV26 0x8020
282#define PCI_DEVICE_ID_TI_TSB82AA2 0x8025
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700283#define PCI_DEVICE_ID_VIA_VT630X 0x3044
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700284#define PCI_REV_ID_VIA_VT6306 0x46
Stefan Richterd151f982014-04-16 01:08:08 +0200285#define PCI_DEVICE_ID_VIA_VT6315 0x3403
Clemens Ladisch8301b912010-03-17 11:07:55 +0100286
Stefan Richter0dbe15f2013-08-05 15:14:36 +0200287#define QUIRK_CYCLE_TIMER 0x1
288#define QUIRK_RESET_PACKET 0x2
289#define QUIRK_BE_HEADERS 0x4
290#define QUIRK_NO_1394A 0x8
291#define QUIRK_NO_MSI 0x10
292#define QUIRK_TI_SLLZ059 0x20
293#define QUIRK_IR_WAKE 0x40
Stefan Richter4a635592010-02-21 17:58:01 +0100294
295/* In case of multiple matches in ohci_quirks[], only the first one is used. */
296static const struct {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100297 unsigned short vendor, device, revision, flags;
Stefan Richter4a635592010-02-21 17:58:01 +0100298} ohci_quirks[] = {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100299 {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
300 QUIRK_CYCLE_TIMER},
301
302 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
303 QUIRK_BE_HEADERS},
304
305 {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
Stefan Richter0ca49342014-03-06 20:39:04 +0100306 QUIRK_NO_MSI},
Stefan Richter9993e0f2010-12-07 20:32:40 +0100307
Clemens Ladischd1bb3992012-01-26 22:05:58 +0100308 {PCI_VENDOR_ID_CREATIVE, PCI_DEVICE_ID_CREATIVE_SB1394, PCI_ANY_ID,
309 QUIRK_RESET_PACKET},
310
Stefan Richter9993e0f2010-12-07 20:32:40 +0100311 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
312 QUIRK_NO_MSI},
313
314 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
315 QUIRK_CYCLE_TIMER},
316
Ming Leif39aa302011-08-31 10:45:46 +0800317 {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
318 QUIRK_NO_MSI},
319
Stefan Richter9993e0f2010-12-07 20:32:40 +0100320 {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
Stefan Richter320cfa6c2012-01-29 12:41:15 +0100321 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter9993e0f2010-12-07 20:32:40 +0100322
323 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
324 QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
325
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200326 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV26, PCI_ANY_ID,
327 QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
328
329 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB82AA2, PCI_ANY_ID,
330 QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
331
Stefan Richter9993e0f2010-12-07 20:32:40 +0100332 {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
333 QUIRK_RESET_PACKET},
334
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700335 {PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT630X, PCI_REV_ID_VIA_VT6306,
336 QUIRK_CYCLE_TIMER | QUIRK_IR_WAKE},
337
Stefan Richterd151f982014-04-16 01:08:08 +0200338 {PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT6315, 0,
Stefan Richterd584a662014-07-23 20:08:12 +0200339 QUIRK_CYCLE_TIMER /* FIXME: necessary? */ | QUIRK_NO_MSI},
Stefan Richterd151f982014-04-16 01:08:08 +0200340
341 {PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT6315, PCI_ANY_ID,
Stefan Richterd584a662014-07-23 20:08:12 +0200342 QUIRK_NO_MSI},
Stefan Richterd151f982014-04-16 01:08:08 +0200343
Stefan Richter9993e0f2010-12-07 20:32:40 +0100344 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
345 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter4a635592010-02-21 17:58:01 +0100346};
347
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100348/* This overrides anything that was found in ohci_quirks[]. */
349static int param_quirks;
350module_param_named(quirks, param_quirks, int, 0644);
351MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
352 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
353 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
Masanari Iida8a168ca2012-12-29 02:00:09 +0900354 ", AR/selfID endianness = " __stringify(QUIRK_BE_HEADERS)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200355 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
Clemens Ladisch262444e2010-06-05 12:31:25 +0200356 ", disable MSI = " __stringify(QUIRK_NO_MSI)
Stefan Richter28897fb2011-09-19 00:17:37 +0200357 ", TI SLLZ059 erratum = " __stringify(QUIRK_TI_SLLZ059)
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700358 ", IR wake unreliable = " __stringify(QUIRK_IR_WAKE)
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100359 ")");
360
Stefan Richtera007bb82008-04-07 22:33:35 +0200361#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100362#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200363#define OHCI_PARAM_DEBUG_IRQS 4
364#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100365
366static int param_debug;
367module_param_named(debug, param_debug, int, 0644);
368MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100369 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200370 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
371 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
372 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100373 ", or a combination, or all = -1)");
374
Lubomir Rintel8bc588e2013-12-22 11:34:22 +0100375static bool param_remote_dma;
376module_param_named(remote_dma, param_remote_dma, bool, 0444);
377MODULE_PARM_DESC(remote_dma, "Enable unfiltered remote DMA (default = N)");
378
Stefan Richter64d21722011-12-20 21:32:46 +0100379static void log_irqs(struct fw_ohci *ohci, u32 evt)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100380{
Stefan Richtera007bb82008-04-07 22:33:35 +0200381 if (likely(!(param_debug &
382 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100383 return;
384
Stefan Richtera007bb82008-04-07 22:33:35 +0200385 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
386 !(evt & OHCI1394_busReset))
387 return;
388
Peter Hurleyde97cb62013-03-26 11:54:06 -0400389 ohci_notice(ohci, "IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200390 evt & OHCI1394_selfIDComplete ? " selfID" : "",
391 evt & OHCI1394_RQPkt ? " AR_req" : "",
392 evt & OHCI1394_RSPkt ? " AR_resp" : "",
393 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
394 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
395 evt & OHCI1394_isochRx ? " IR" : "",
396 evt & OHCI1394_isochTx ? " IT" : "",
397 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
398 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Clemens Ladischa48777e2010-06-10 08:33:07 +0200399 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500400 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200401 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100402 evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200403 evt & OHCI1394_busReset ? " busReset" : "",
404 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
405 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
406 OHCI1394_respTxComplete | OHCI1394_isochRx |
407 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Clemens Ladischa48777e2010-06-10 08:33:07 +0200408 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
409 OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200410 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100411 ? " ?" : "");
412}
413
414static const char *speed[] = {
415 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
416};
417static const char *power[] = {
418 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
419 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
420};
421static const char port[] = { '.', '-', 'p', 'c', };
422
423static char _p(u32 *s, int shift)
424{
425 return port[*s >> shift & 3];
426}
427
Stefan Richter64d21722011-12-20 21:32:46 +0100428static void log_selfids(struct fw_ohci *ohci, int generation, int self_id_count)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100429{
Stefan Richter64d21722011-12-20 21:32:46 +0100430 u32 *s;
431
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100432 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
433 return;
434
Peter Hurleyde97cb62013-03-26 11:54:06 -0400435 ohci_notice(ohci, "%d selfIDs, generation %d, local node ID %04x\n",
436 self_id_count, generation, ohci->node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100437
Stefan Richter64d21722011-12-20 21:32:46 +0100438 for (s = ohci->self_id_buffer; self_id_count--; ++s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100439 if ((*s & 1 << 23) == 0)
Peter Hurleyde97cb62013-03-26 11:54:06 -0400440 ohci_notice(ohci,
441 "selfID 0: %08x, phy %d [%c%c%c] %s gc=%d %s %s%s%s\n",
Stefan Richter161b96e2008-06-14 14:23:43 +0200442 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
443 speed[*s >> 14 & 3], *s >> 16 & 63,
444 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
445 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100446 else
Peter Hurleyde97cb62013-03-26 11:54:06 -0400447 ohci_notice(ohci,
Stefan Richter64d21722011-12-20 21:32:46 +0100448 "selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
Stefan Richter161b96e2008-06-14 14:23:43 +0200449 *s, *s >> 24 & 63,
450 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
451 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100452}
453
454static const char *evts[] = {
455 [0x00] = "evt_no_status", [0x01] = "-reserved-",
456 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
457 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
458 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
459 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
460 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
461 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
462 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
463 [0x10] = "-reserved-", [0x11] = "ack_complete",
464 [0x12] = "ack_pending ", [0x13] = "-reserved-",
465 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
466 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
467 [0x18] = "-reserved-", [0x19] = "-reserved-",
468 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
469 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
470 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
471 [0x20] = "pending/cancelled",
472};
473static const char *tcodes[] = {
474 [0x0] = "QW req", [0x1] = "BW req",
475 [0x2] = "W resp", [0x3] = "-reserved-",
476 [0x4] = "QR req", [0x5] = "BR req",
477 [0x6] = "QR resp", [0x7] = "BR resp",
478 [0x8] = "cycle start", [0x9] = "Lk req",
479 [0xa] = "async stream packet", [0xb] = "Lk resp",
480 [0xc] = "-reserved-", [0xd] = "-reserved-",
481 [0xe] = "link internal", [0xf] = "-reserved-",
482};
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100483
Stefan Richter64d21722011-12-20 21:32:46 +0100484static void log_ar_at_event(struct fw_ohci *ohci,
485 char dir, int speed, u32 *header, int evt)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100486{
487 int tcode = header[0] >> 4 & 0xf;
488 char specific[12];
489
490 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
491 return;
492
493 if (unlikely(evt >= ARRAY_SIZE(evts)))
494 evt = 0x1f;
495
Stefan Richter08ddb2f42008-04-11 00:51:15 +0200496 if (evt == OHCI1394_evt_bus_reset) {
Peter Hurleyde97cb62013-03-26 11:54:06 -0400497 ohci_notice(ohci, "A%c evt_bus_reset, generation %d\n",
498 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f42008-04-11 00:51:15 +0200499 return;
500 }
501
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100502 switch (tcode) {
503 case 0x0: case 0x6: case 0x8:
504 snprintf(specific, sizeof(specific), " = %08x",
505 be32_to_cpu((__force __be32)header[3]));
506 break;
507 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
508 snprintf(specific, sizeof(specific), " %x,%x",
509 header[3] >> 16, header[3] & 0xffff);
510 break;
511 default:
512 specific[0] = '\0';
513 }
514
515 switch (tcode) {
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100516 case 0xa:
Peter Hurleyde97cb62013-03-26 11:54:06 -0400517 ohci_notice(ohci, "A%c %s, %s\n",
518 dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100519 break;
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100520 case 0xe:
Peter Hurleyde97cb62013-03-26 11:54:06 -0400521 ohci_notice(ohci, "A%c %s, PHY %08x %08x\n",
522 dir, evts[evt], header[1], header[2]);
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100523 break;
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100524 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Peter Hurleyde97cb62013-03-26 11:54:06 -0400525 ohci_notice(ohci,
526 "A%c spd %x tl %02x, %04x -> %04x, %s, %s, %04x%08x%s\n",
527 dir, speed, header[0] >> 10 & 0x3f,
528 header[1] >> 16, header[0] >> 16, evts[evt],
529 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100530 break;
531 default:
Peter Hurleyde97cb62013-03-26 11:54:06 -0400532 ohci_notice(ohci,
533 "A%c spd %x tl %02x, %04x -> %04x, %s, %s%s\n",
534 dir, speed, header[0] >> 10 & 0x3f,
535 header[1] >> 16, header[0] >> 16, evts[evt],
536 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100537 }
538}
539
Adrian Bunk95688e92007-01-22 19:17:37 +0100540static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500541{
542 writel(data, ohci->registers + offset);
543}
544
Adrian Bunk95688e92007-01-22 19:17:37 +0100545static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500546{
547 return readl(ohci->registers + offset);
548}
549
Adrian Bunk95688e92007-01-22 19:17:37 +0100550static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500551{
552 /* Do a dummy read to flush writes. */
553 reg_read(ohci, OHCI1394_Version);
554}
555
Stefan Richterb14c3692011-06-21 15:24:26 +0200556/*
557 * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
558 * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
559 * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
560 * directly. Exceptions are intrinsically serialized contexts like pci_probe.
561 */
Stefan Richter35d999b2010-04-10 16:04:56 +0200562static int read_phy_reg(struct fw_ohci *ohci, int addr)
Kristian Høgsberged568912006-12-19 19:58:35 -0500563{
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200564 u32 val;
Stefan Richter35d999b2010-04-10 16:04:56 +0200565 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -0500566
567 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200568 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200569 val = reg_read(ohci, OHCI1394_PhyControl);
Stefan Richter215fa442011-06-22 21:05:08 +0200570 if (!~val)
571 return -ENODEV; /* Card was ejected. */
572
Stefan Richter35d999b2010-04-10 16:04:56 +0200573 if (val & OHCI1394_PhyControl_ReadDone)
574 return OHCI1394_PhyControl_ReadData(val);
575
Clemens Ladisch153e3972010-06-10 08:22:07 +0200576 /*
577 * Try a few times without waiting. Sleeping is necessary
578 * only when the link/PHY interface is busy.
579 */
580 if (i >= 3)
581 msleep(1);
Kristian Høgsberged568912006-12-19 19:58:35 -0500582 }
Peter Hurley6fe9efb2013-03-27 06:57:40 -0400583 ohci_err(ohci, "failed to read phy reg %d\n", addr);
584 dump_stack();
Kristian Høgsberged568912006-12-19 19:58:35 -0500585
Stefan Richter35d999b2010-04-10 16:04:56 +0200586 return -EBUSY;
587}
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200588
Stefan Richter35d999b2010-04-10 16:04:56 +0200589static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
590{
591 int i;
592
593 reg_write(ohci, OHCI1394_PhyControl,
594 OHCI1394_PhyControl_Write(addr, val));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200595 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200596 val = reg_read(ohci, OHCI1394_PhyControl);
Stefan Richter215fa442011-06-22 21:05:08 +0200597 if (!~val)
598 return -ENODEV; /* Card was ejected. */
599
Stefan Richter35d999b2010-04-10 16:04:56 +0200600 if (!(val & OHCI1394_PhyControl_WritePending))
601 return 0;
602
Clemens Ladisch153e3972010-06-10 08:22:07 +0200603 if (i >= 3)
604 msleep(1);
Stefan Richter35d999b2010-04-10 16:04:56 +0200605 }
Peter Hurley6fe9efb2013-03-27 06:57:40 -0400606 ohci_err(ohci, "failed to write phy reg %d, val %u\n", addr, val);
607 dump_stack();
Stefan Richter35d999b2010-04-10 16:04:56 +0200608
609 return -EBUSY;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200610}
611
Stefan Richter02d37be2010-07-08 16:09:06 +0200612static int update_phy_reg(struct fw_ohci *ohci, int addr,
613 int clear_bits, int set_bits)
Kristian Høgsberged568912006-12-19 19:58:35 -0500614{
Stefan Richter02d37be2010-07-08 16:09:06 +0200615 int ret = read_phy_reg(ohci, addr);
Stefan Richter35d999b2010-04-10 16:04:56 +0200616 if (ret < 0)
617 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500618
Clemens Ladische7014da2010-04-01 16:40:18 +0200619 /*
620 * The interrupt status bits are cleared by writing a one bit.
621 * Avoid clearing them unless explicitly requested in set_bits.
622 */
623 if (addr == 5)
624 clear_bits |= PHY_INT_STATUS_BITS;
Kristian Høgsberged568912006-12-19 19:58:35 -0500625
Stefan Richter35d999b2010-04-10 16:04:56 +0200626 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
Kristian Høgsberged568912006-12-19 19:58:35 -0500627}
628
Stefan Richter35d999b2010-04-10 16:04:56 +0200629static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200630{
Stefan Richter35d999b2010-04-10 16:04:56 +0200631 int ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200632
Stefan Richter02d37be2010-07-08 16:09:06 +0200633 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
Stefan Richter35d999b2010-04-10 16:04:56 +0200634 if (ret < 0)
635 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200636
Stefan Richter35d999b2010-04-10 16:04:56 +0200637 return read_phy_reg(ohci, addr);
Kristian Høgsberged568912006-12-19 19:58:35 -0500638}
639
Stefan Richter02d37be2010-07-08 16:09:06 +0200640static int ohci_read_phy_reg(struct fw_card *card, int addr)
641{
642 struct fw_ohci *ohci = fw_ohci(card);
643 int ret;
644
645 mutex_lock(&ohci->phy_reg_mutex);
646 ret = read_phy_reg(ohci, addr);
647 mutex_unlock(&ohci->phy_reg_mutex);
648
649 return ret;
650}
651
Kristian Høgsberged568912006-12-19 19:58:35 -0500652static int ohci_update_phy_reg(struct fw_card *card, int addr,
653 int clear_bits, int set_bits)
654{
655 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter02d37be2010-07-08 16:09:06 +0200656 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500657
Stefan Richter02d37be2010-07-08 16:09:06 +0200658 mutex_lock(&ohci->phy_reg_mutex);
659 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
660 mutex_unlock(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -0500661
Stefan Richter02d37be2010-07-08 16:09:06 +0200662 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500663}
664
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100665static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
Kristian Høgsberged568912006-12-19 19:58:35 -0500666{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100667 return page_private(ctx->pages[i]);
668}
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500669
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100670static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
671{
672 struct descriptor *d;
673
674 d = &ctx->descriptors[index];
675 d->branch_address &= cpu_to_le32(~0xf);
676 d->res_count = cpu_to_le16(PAGE_SIZE);
677 d->transfer_status = 0;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500678
Stefan Richter071595e2010-07-27 13:20:33 +0200679 wmb(); /* finish init of new descriptors before branch_address update */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100680 d = &ctx->descriptors[ctx->last_buffer_index];
681 d->branch_address |= cpu_to_le32(1);
682
683 ctx->last_buffer_index = index;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500684
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400685 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladisch837596a2010-10-25 11:42:42 +0200686}
687
Jay Fenlasona55709b2008-10-22 15:59:42 -0400688static void ar_context_release(struct ar_context *ctx)
689{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100690 unsigned int i;
Jay Fenlasona55709b2008-10-22 15:59:42 -0400691
Clemens Ladisch51b04d52014-11-16 21:08:49 +0100692 vunmap(ctx->buffer);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100693
694 for (i = 0; i < AR_BUFFERS; i++)
695 if (ctx->pages[i]) {
696 dma_unmap_page(ctx->ohci->card.device,
697 ar_buffer_bus(ctx, i),
698 PAGE_SIZE, DMA_FROM_DEVICE);
699 __free_page(ctx->pages[i]);
700 }
701}
702
703static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
704{
Stefan Richter64d21722011-12-20 21:32:46 +0100705 struct fw_ohci *ohci = ctx->ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100706
Stefan Richter64d21722011-12-20 21:32:46 +0100707 if (reg_read(ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
708 reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
709 flush_writes(ohci);
710
Peter Hurleyde97cb62013-03-26 11:54:06 -0400711 ohci_err(ohci, "AR error: %s; DMA stopped\n", error_msg);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400712 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100713 /* FIXME: restart? */
714}
715
716static inline unsigned int ar_next_buffer_index(unsigned int index)
717{
718 return (index + 1) % AR_BUFFERS;
719}
720
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100721static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
722{
723 return ar_next_buffer_index(ctx->last_buffer_index);
724}
725
726/*
727 * We search for the buffer that contains the last AR packet DMA data written
728 * by the controller.
729 */
730static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
731 unsigned int *buffer_offset)
732{
733 unsigned int i, next_i, last = ctx->last_buffer_index;
734 __le16 res_count, next_res_count;
735
736 i = ar_first_buffer_index(ctx);
Mark Rutland6aa7de02017-10-23 14:07:29 -0700737 res_count = READ_ONCE(ctx->descriptors[i].res_count);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100738
739 /* A buffer that is not yet completely filled must be the last one. */
740 while (i != last && res_count == 0) {
741
742 /* Peek at the next descriptor. */
743 next_i = ar_next_buffer_index(i);
744 rmb(); /* read descriptors in order */
Mark Rutland6aa7de02017-10-23 14:07:29 -0700745 next_res_count = READ_ONCE(ctx->descriptors[next_i].res_count);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100746 /*
747 * If the next descriptor is still empty, we must stop at this
748 * descriptor.
749 */
750 if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
751 /*
752 * The exception is when the DMA data for one packet is
753 * split over three buffers; in this case, the middle
754 * buffer's descriptor might be never updated by the
755 * controller and look still empty, and we have to peek
756 * at the third one.
757 */
758 if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
759 next_i = ar_next_buffer_index(next_i);
760 rmb();
Mark Rutland6aa7de02017-10-23 14:07:29 -0700761 next_res_count = READ_ONCE(ctx->descriptors[next_i].res_count);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100762 if (next_res_count != cpu_to_le16(PAGE_SIZE))
763 goto next_buffer_is_active;
764 }
765
766 break;
767 }
768
769next_buffer_is_active:
770 i = next_i;
771 res_count = next_res_count;
772 }
773
774 rmb(); /* read res_count before the DMA data */
775
776 *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
777 if (*buffer_offset > PAGE_SIZE) {
778 *buffer_offset = 0;
779 ar_context_abort(ctx, "corrupted descriptor");
780 }
781
782 return i;
783}
784
785static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
786 unsigned int end_buffer_index,
787 unsigned int end_buffer_offset)
788{
789 unsigned int i;
790
791 i = ar_first_buffer_index(ctx);
792 while (i != end_buffer_index) {
793 dma_sync_single_for_cpu(ctx->ohci->card.device,
794 ar_buffer_bus(ctx, i),
795 PAGE_SIZE, DMA_FROM_DEVICE);
796 i = ar_next_buffer_index(i);
797 }
798 if (end_buffer_offset > 0)
799 dma_sync_single_for_cpu(ctx->ohci->card.device,
800 ar_buffer_bus(ctx, i),
801 end_buffer_offset, DMA_FROM_DEVICE);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400802}
803
Stefan Richter11bf20a2008-03-01 02:47:15 +0100804#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
805#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100806 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100807#else
808#define cond_le32_to_cpu(v) le32_to_cpu(v)
809#endif
810
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500811static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500812{
Kristian Høgsberged568912006-12-19 19:58:35 -0500813 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500814 struct fw_packet p;
815 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100816 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500817
Stefan Richter11bf20a2008-03-01 02:47:15 +0100818 p.header[0] = cond_le32_to_cpu(buffer[0]);
819 p.header[1] = cond_le32_to_cpu(buffer[1]);
820 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500821
822 tcode = (p.header[0] >> 4) & 0x0f;
823 switch (tcode) {
824 case TCODE_WRITE_QUADLET_REQUEST:
825 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500826 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500827 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500828 p.payload_length = 0;
829 break;
830
831 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100832 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500833 p.header_length = 16;
834 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500835 break;
836
837 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500838 case TCODE_READ_BLOCK_RESPONSE:
839 case TCODE_LOCK_REQUEST:
840 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100841 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500842 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500843 p.payload_length = p.header[3] >> 16;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100844 if (p.payload_length > MAX_ASYNC_PAYLOAD) {
845 ar_context_abort(ctx, "invalid packet length");
846 return NULL;
847 }
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500848 break;
849
850 case TCODE_WRITE_RESPONSE:
851 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500852 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500853 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500854 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500855 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200856
857 default:
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100858 ar_context_abort(ctx, "invalid tcode");
859 return NULL;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500860 }
861
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500862 p.payload = (void *) buffer + p.header_length;
863
864 /* FIXME: What to do about evt_* errors? */
865 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100866 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100867 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500868
Stefan Richter43286562008-03-11 21:22:26 +0100869 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500870 p.speed = (status >> 21) & 0x7;
871 p.timestamp = status & 0xffff;
872 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500873
Stefan Richter64d21722011-12-20 21:32:46 +0100874 log_ar_at_event(ohci, 'R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100875
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400876 /*
Stefan Richtera4dc0902010-08-28 14:21:26 +0200877 * Several controllers, notably from NEC and VIA, forget to
878 * write ack_complete status at PHY packet reception.
879 */
880 if (evt == OHCI1394_evt_no_status &&
881 (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
882 p.ack = ACK_COMPLETE;
883
884 /*
885 * The OHCI bus reset handler synthesizes a PHY packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500886 * the new generation number when a bus reset happens (see
887 * section 8.4.2.3). This helps us determine when a request
888 * was received and make sure we send the response in the same
889 * generation. We only need this for requests; for responses
890 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400891 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200892 *
893 * Alas some chips sometimes emit bus reset packets with a
894 * wrong generation. We set the correct generation for these
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +0200895 * at a slightly incorrect time (in bus_reset_work).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400896 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200897 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100898 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200899 ohci->request_generation = (p.header[2] >> 16) & 0xff;
900 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500901 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200902 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500903 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200904 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500905
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500906 return buffer + length + 1;
907}
Kristian Høgsberged568912006-12-19 19:58:35 -0500908
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100909static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
910{
911 void *next;
912
913 while (p < end) {
914 next = handle_ar_packet(ctx, p);
915 if (!next)
916 return p;
917 p = next;
918 }
919
920 return p;
921}
922
923static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
924{
925 unsigned int i;
926
927 i = ar_first_buffer_index(ctx);
928 while (i != end_buffer) {
929 dma_sync_single_for_device(ctx->ohci->card.device,
930 ar_buffer_bus(ctx, i),
931 PAGE_SIZE, DMA_FROM_DEVICE);
932 ar_context_link_page(ctx, i);
933 i = ar_next_buffer_index(i);
934 }
935}
936
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500937static void ar_context_tasklet(unsigned long data)
938{
939 struct ar_context *ctx = (struct ar_context *)data;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100940 unsigned int end_buffer_index, end_buffer_offset;
941 void *p, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500942
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100943 p = ctx->pointer;
944 if (!p)
945 return;
Kristian Høgsberged568912006-12-19 19:58:35 -0500946
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100947 end_buffer_index = ar_search_last_active_buffer(ctx,
948 &end_buffer_offset);
949 ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
950 end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500951
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100952 if (end_buffer_index < ar_first_buffer_index(ctx)) {
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400953 /*
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100954 * The filled part of the overall buffer wraps around; handle
955 * all packets up to the buffer end here. If the last packet
956 * wraps around, its tail will be visible after the buffer end
957 * because the buffer start pages are mapped there again.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400958 */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100959 void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
960 p = handle_ar_packets(ctx, p, buffer_end);
961 if (p < buffer_end)
962 goto error;
963 /* adjust p to point back into the actual buffer */
964 p -= AR_BUFFERS * PAGE_SIZE;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500965 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100966
967 p = handle_ar_packets(ctx, p, end);
968 if (p != end) {
969 if (p > end)
970 ar_context_abort(ctx, "inconsistent descriptor");
971 goto error;
972 }
973
974 ctx->pointer = p;
975 ar_recycle_buffers(ctx, end_buffer_index);
976
977 return;
978
979error:
980 ctx->pointer = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -0500981}
982
Clemens Ladischec766a72010-11-30 08:25:17 +0100983static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
984 unsigned int descriptors_offset, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500985{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100986 unsigned int i;
987 dma_addr_t dma_addr;
988 struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
989 struct descriptor *d;
Kristian Høgsberged568912006-12-19 19:58:35 -0500990
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500991 ctx->regs = regs;
992 ctx->ohci = ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -0500993 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
994
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100995 for (i = 0; i < AR_BUFFERS; i++) {
996 ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
997 if (!ctx->pages[i])
998 goto out_of_memory;
999 dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
1000 0, PAGE_SIZE, DMA_FROM_DEVICE);
1001 if (dma_mapping_error(ohci->card.device, dma_addr)) {
1002 __free_page(ctx->pages[i]);
1003 ctx->pages[i] = NULL;
1004 goto out_of_memory;
1005 }
1006 set_page_private(ctx->pages[i], dma_addr);
1007 }
1008
1009 for (i = 0; i < AR_BUFFERS; i++)
1010 pages[i] = ctx->pages[i];
1011 for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
1012 pages[AR_BUFFERS + i] = ctx->pages[i];
Clemens Ladisch51b04d52014-11-16 21:08:49 +01001013 ctx->buffer = vmap(pages, ARRAY_SIZE(pages), VM_MAP, PAGE_KERNEL);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001014 if (!ctx->buffer)
1015 goto out_of_memory;
1016
Clemens Ladischec766a72010-11-30 08:25:17 +01001017 ctx->descriptors = ohci->misc_buffer + descriptors_offset;
1018 ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001019
1020 for (i = 0; i < AR_BUFFERS; i++) {
1021 d = &ctx->descriptors[i];
1022 d->req_count = cpu_to_le16(PAGE_SIZE);
1023 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
1024 DESCRIPTOR_STATUS |
1025 DESCRIPTOR_BRANCH_ALWAYS);
1026 d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
1027 d->branch_address = cpu_to_le32(ctx->descriptors_bus +
1028 ar_next_buffer_index(i) * sizeof(struct descriptor));
1029 }
Kristian Høgsberg32b46092007-02-06 14:49:30 -05001030
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001031 return 0;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001032
1033out_of_memory:
1034 ar_context_release(ctx);
1035
1036 return -ENOMEM;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001037}
1038
1039static void ar_context_run(struct ar_context *ctx)
1040{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001041 unsigned int i;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001042
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001043 for (i = 0; i < AR_BUFFERS; i++)
1044 ar_context_link_page(ctx, i);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001045
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001046 ctx->pointer = ctx->buffer;
1047
1048 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001049 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberged568912006-12-19 19:58:35 -05001050}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001051
Stefan Richter53dca512008-12-14 21:47:04 +01001052static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001053{
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001054 __le16 branch;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001055
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001056 branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001057
1058 /* figure out which descriptor the branch address goes in */
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001059 if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001060 return d;
1061 else
1062 return d + z - 1;
1063}
1064
Kristian Høgsberg30200732007-02-16 17:34:39 -05001065static void context_tasklet(unsigned long data)
1066{
1067 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001068 struct descriptor *d, *last;
1069 u32 address;
1070 int z;
David Moorefe5ca632008-01-06 17:21:41 -05001071 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001072
David Moorefe5ca632008-01-06 17:21:41 -05001073 desc = list_entry(ctx->buffer_list.next,
1074 struct descriptor_buffer, list);
1075 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001076 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -05001077 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001078 address = le32_to_cpu(last->branch_address);
1079 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -05001080 address &= ~0xf;
Clemens Ladischa572e682011-10-15 23:12:23 +02001081 ctx->current_bus = address;
David Moorefe5ca632008-01-06 17:21:41 -05001082
1083 /* If the branch address points to a buffer outside of the
1084 * current buffer, advance to the next buffer. */
1085 if (address < desc->buffer_bus ||
1086 address >= desc->buffer_bus + desc->used)
1087 desc = list_entry(desc->list.next,
1088 struct descriptor_buffer, list);
1089 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001090 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001091
1092 if (!ctx->callback(ctx, d, last))
1093 break;
1094
David Moorefe5ca632008-01-06 17:21:41 -05001095 if (old_desc != desc) {
1096 /* If we've advanced to the next buffer, move the
1097 * previous buffer to the free list. */
1098 unsigned long flags;
1099 old_desc->used = 0;
1100 spin_lock_irqsave(&ctx->ohci->lock, flags);
1101 list_move_tail(&old_desc->list, &ctx->buffer_list);
1102 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1103 }
1104 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001105 }
1106}
1107
David Moorefe5ca632008-01-06 17:21:41 -05001108/*
1109 * Allocate a new buffer and add it to the list of free buffers for this
1110 * context. Must be called with ohci->lock held.
1111 */
Stefan Richter53dca512008-12-14 21:47:04 +01001112static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -05001113{
1114 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +01001115 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -05001116 int offset;
1117
1118 /*
1119 * 16MB of descriptors should be far more than enough for any DMA
1120 * program. This will catch run-away userspace or DoS attacks.
1121 */
1122 if (ctx->total_allocation >= 16*1024*1024)
1123 return -ENOMEM;
1124
1125 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
1126 &bus_addr, GFP_ATOMIC);
1127 if (!desc)
1128 return -ENOMEM;
1129
1130 offset = (void *)&desc->buffer - (void *)desc;
1131 desc->buffer_size = PAGE_SIZE - offset;
1132 desc->buffer_bus = bus_addr + offset;
1133 desc->used = 0;
1134
1135 list_add_tail(&desc->list, &ctx->buffer_list);
1136 ctx->total_allocation += PAGE_SIZE;
1137
1138 return 0;
1139}
1140
Stefan Richter53dca512008-12-14 21:47:04 +01001141static int context_init(struct context *ctx, struct fw_ohci *ohci,
1142 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001143{
1144 ctx->ohci = ohci;
1145 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -05001146 ctx->total_allocation = 0;
1147
1148 INIT_LIST_HEAD(&ctx->buffer_list);
1149 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001150 return -ENOMEM;
1151
David Moorefe5ca632008-01-06 17:21:41 -05001152 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
1153 struct descriptor_buffer, list);
1154
Kristian Høgsberg30200732007-02-16 17:34:39 -05001155 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
1156 ctx->callback = callback;
1157
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001158 /*
1159 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -05001160 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -05001161 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001162 */
David Moorefe5ca632008-01-06 17:21:41 -05001163 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
1164 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
1165 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
1166 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
1167 ctx->last = ctx->buffer_tail->buffer;
1168 ctx->prev = ctx->buffer_tail->buffer;
Andy Leisersonbe8dcab2013-04-24 09:10:32 -07001169 ctx->prev_z = 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001170
1171 return 0;
1172}
1173
Stefan Richter53dca512008-12-14 21:47:04 +01001174static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001175{
1176 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -05001177 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001178
David Moorefe5ca632008-01-06 17:21:41 -05001179 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
1180 dma_free_coherent(card->device, PAGE_SIZE, desc,
1181 desc->buffer_bus -
1182 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -05001183}
1184
David Moorefe5ca632008-01-06 17:21:41 -05001185/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +01001186static struct descriptor *context_get_descriptors(struct context *ctx,
1187 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001188{
David Moorefe5ca632008-01-06 17:21:41 -05001189 struct descriptor *d = NULL;
1190 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001191
David Moorefe5ca632008-01-06 17:21:41 -05001192 if (z * sizeof(*d) > desc->buffer_size)
1193 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001194
David Moorefe5ca632008-01-06 17:21:41 -05001195 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
1196 /* No room for the descriptor in this buffer, so advance to the
1197 * next one. */
1198
1199 if (desc->list.next == &ctx->buffer_list) {
1200 /* If there is no free buffer next in the list,
1201 * allocate one. */
1202 if (context_add_buffer(ctx) < 0)
1203 return NULL;
1204 }
1205 desc = list_entry(desc->list.next,
1206 struct descriptor_buffer, list);
1207 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001208 }
1209
David Moorefe5ca632008-01-06 17:21:41 -05001210 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001211 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -05001212 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001213
1214 return d;
1215}
1216
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001217static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001218{
1219 struct fw_ohci *ohci = ctx->ohci;
1220
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001221 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -05001222 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001223 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
1224 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001225 ctx->running = true;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001226 flush_writes(ohci);
1227}
1228
1229static void context_append(struct context *ctx,
1230 struct descriptor *d, int z, int extra)
1231{
1232 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -05001233 struct descriptor_buffer *desc = ctx->buffer_tail;
Andy Leisersonbe8dcab2013-04-24 09:10:32 -07001234 struct descriptor *d_branch;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001235
David Moorefe5ca632008-01-06 17:21:41 -05001236 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001237
David Moorefe5ca632008-01-06 17:21:41 -05001238 desc->used += (z + extra) * sizeof(*d);
Stefan Richter071595e2010-07-27 13:20:33 +02001239
1240 wmb(); /* finish init of new descriptors before branch_address update */
Andy Leisersonbe8dcab2013-04-24 09:10:32 -07001241
1242 d_branch = find_branch_descriptor(ctx->prev, ctx->prev_z);
1243 d_branch->branch_address = cpu_to_le32(d_bus | z);
1244
1245 /*
1246 * VT6306 incorrectly checks only the single descriptor at the
1247 * CommandPtr when the wake bit is written, so if it's a
1248 * multi-descriptor block starting with an INPUT_MORE, put a copy of
1249 * the branch address in the first descriptor.
1250 *
1251 * Not doing this for transmit contexts since not sure how it interacts
1252 * with skip addresses.
1253 */
1254 if (unlikely(ctx->ohci->quirks & QUIRK_IR_WAKE) &&
1255 d_branch != ctx->prev &&
1256 (ctx->prev->control & cpu_to_le16(DESCRIPTOR_CMD)) ==
1257 cpu_to_le16(DESCRIPTOR_INPUT_MORE)) {
1258 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
1259 }
1260
1261 ctx->prev = d;
1262 ctx->prev_z = z;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001263}
1264
1265static void context_stop(struct context *ctx)
1266{
Stefan Richter64d21722011-12-20 21:32:46 +01001267 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001268 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001269 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001270
Stefan Richter64d21722011-12-20 21:32:46 +01001271 reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001272 ctx->running = false;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001273
Stefan Richter9ef28cc2011-06-12 14:30:57 +02001274 for (i = 0; i < 1000; i++) {
Stefan Richter64d21722011-12-20 21:32:46 +01001275 reg = reg_read(ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001276 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +01001277 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001278
Stefan Richter9ef28cc2011-06-12 14:30:57 +02001279 if (i)
1280 udelay(10);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001281 }
Peter Hurleyde97cb62013-03-26 11:54:06 -04001282 ohci_err(ohci, "DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001283}
Kristian Høgsberged568912006-12-19 19:58:35 -05001284
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001285struct driver_data {
Clemens Ladischda289472011-04-11 09:57:54 +02001286 u8 inline_data[8];
Kristian Høgsberged568912006-12-19 19:58:35 -05001287 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001288};
1289
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001290/*
1291 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001292 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001293 * generation handling and locking around packet queue manipulation.
1294 */
Stefan Richter53dca512008-12-14 21:47:04 +01001295static int at_context_queue_packet(struct context *ctx,
1296 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001297{
Kristian Høgsberged568912006-12-19 19:58:35 -05001298 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +02001299 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001300 struct driver_data *driver_data;
1301 struct descriptor *d, *last;
1302 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001303 int z, tcode;
1304
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001305 d = context_get_descriptors(ctx, 4, &d_bus);
1306 if (d == NULL) {
1307 packet->ack = RCODE_SEND_ERROR;
1308 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001309 }
1310
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001311 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001312 d[0].res_count = cpu_to_le16(packet->timestamp);
1313
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001314 /*
Adam Buchbinderb3834be2012-09-19 21:48:02 -04001315 * The DMA format for asynchronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -05001316 * from the IEEE1394 layout, so shift the fields around
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001317 * accordingly.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001318 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001319
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001320 tcode = (packet->header[0] >> 4) & 0x0f;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001321 header = (__le32 *) &d[1];
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001322 switch (tcode) {
1323 case TCODE_WRITE_QUADLET_REQUEST:
1324 case TCODE_WRITE_BLOCK_REQUEST:
1325 case TCODE_WRITE_RESPONSE:
1326 case TCODE_READ_QUADLET_REQUEST:
1327 case TCODE_READ_BLOCK_REQUEST:
1328 case TCODE_READ_QUADLET_RESPONSE:
1329 case TCODE_READ_BLOCK_RESPONSE:
1330 case TCODE_LOCK_REQUEST:
1331 case TCODE_LOCK_RESPONSE:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001332 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1333 (packet->speed << 16));
1334 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1335 (packet->header[0] & 0xffff0000));
1336 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001337
Kristian Høgsberged568912006-12-19 19:58:35 -05001338 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001339 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001340 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001341 header[3] = (__force __le32) packet->header[3];
1342
1343 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001344 break;
1345
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001346 case TCODE_LINK_INTERNAL:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001347 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1348 (packet->speed << 16));
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001349 header[1] = cpu_to_le32(packet->header[1]);
1350 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001351 d[0].req_count = cpu_to_le16(12);
Stefan Richtercc550212010-07-18 13:00:50 +02001352
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001353 if (is_ping_packet(&packet->header[1]))
Stefan Richtercc550212010-07-18 13:00:50 +02001354 d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001355 break;
1356
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001357 case TCODE_STREAM_DATA:
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001358 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1359 (packet->speed << 16));
1360 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1361 d[0].req_count = cpu_to_le16(8);
1362 break;
1363
1364 default:
1365 /* BUG(); */
1366 packet->ack = RCODE_SEND_ERROR;
1367 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001368 }
1369
Clemens Ladischda289472011-04-11 09:57:54 +02001370 BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001371 driver_data = (struct driver_data *) &d[3];
1372 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001373 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001374
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001375 if (packet->payload_length > 0) {
Clemens Ladischda289472011-04-11 09:57:54 +02001376 if (packet->payload_length > sizeof(driver_data->inline_data)) {
1377 payload_bus = dma_map_single(ohci->card.device,
1378 packet->payload,
1379 packet->payload_length,
1380 DMA_TO_DEVICE);
1381 if (dma_mapping_error(ohci->card.device, payload_bus)) {
1382 packet->ack = RCODE_SEND_ERROR;
1383 return -1;
1384 }
1385 packet->payload_bus = payload_bus;
1386 packet->payload_mapped = true;
1387 } else {
1388 memcpy(driver_data->inline_data, packet->payload,
1389 packet->payload_length);
1390 payload_bus = d_bus + 3 * sizeof(*d);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001391 }
1392
1393 d[2].req_count = cpu_to_le16(packet->payload_length);
1394 d[2].data_address = cpu_to_le32(payload_bus);
1395 last = &d[2];
1396 z = 3;
1397 } else {
1398 last = &d[0];
1399 z = 2;
1400 }
1401
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001402 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1403 DESCRIPTOR_IRQ_ALWAYS |
1404 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001405
Stefan Richterb6258fc2011-02-26 15:08:35 +01001406 /* FIXME: Document how the locking works. */
1407 if (ohci->generation != packet->generation) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001408 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001409 dma_unmap_single(ohci->card.device, payload_bus,
1410 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001411 packet->ack = RCODE_GENERATION;
1412 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001413 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001414
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001415 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001416
Clemens Ladischdd6254e2011-05-16 08:10:10 +02001417 if (ctx->running)
Clemens Ladisch13882a82011-05-02 09:33:56 +02001418 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladischdd6254e2011-05-16 08:10:10 +02001419 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001420 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001421
1422 return 0;
1423}
1424
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001425static void at_context_flush(struct context *ctx)
1426{
1427 tasklet_disable(&ctx->tasklet);
1428
1429 ctx->flushing = true;
1430 context_tasklet((unsigned long)ctx);
1431 ctx->flushing = false;
1432
1433 tasklet_enable(&ctx->tasklet);
1434}
1435
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001436static int handle_at_packet(struct context *context,
1437 struct descriptor *d,
1438 struct descriptor *last)
1439{
1440 struct driver_data *driver_data;
1441 struct fw_packet *packet;
1442 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001443 int evt;
1444
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001445 if (last->transfer_status == 0 && !context->flushing)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001446 /* This descriptor isn't done yet, stop iteration. */
1447 return 0;
1448
1449 driver_data = (struct driver_data *) &d[3];
1450 packet = driver_data->packet;
1451 if (packet == NULL)
1452 /* This packet was cancelled, just continue. */
1453 return 1;
1454
Stefan Richter19593ff2009-10-14 20:40:10 +02001455 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001456 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001457 packet->payload_length, DMA_TO_DEVICE);
1458
1459 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1460 packet->timestamp = le16_to_cpu(last->res_count);
1461
Stefan Richter64d21722011-12-20 21:32:46 +01001462 log_ar_at_event(ohci, 'T', packet->speed, packet->header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001463
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001464 switch (evt) {
1465 case OHCI1394_evt_timeout:
1466 /* Async response transmit timed out. */
1467 packet->ack = RCODE_CANCELLED;
1468 break;
1469
1470 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001471 /*
1472 * The packet was flushed should give same error as
1473 * when we try to use a stale generation count.
1474 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001475 packet->ack = RCODE_GENERATION;
1476 break;
1477
1478 case OHCI1394_evt_missing_ack:
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001479 if (context->flushing)
1480 packet->ack = RCODE_GENERATION;
1481 else {
1482 /*
1483 * Using a valid (current) generation count, but the
1484 * node is not on the bus or not sending acks.
1485 */
1486 packet->ack = RCODE_NO_ACK;
1487 }
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001488 break;
1489
1490 case ACK_COMPLETE + 0x10:
1491 case ACK_PENDING + 0x10:
1492 case ACK_BUSY_X + 0x10:
1493 case ACK_BUSY_A + 0x10:
1494 case ACK_BUSY_B + 0x10:
1495 case ACK_DATA_ERROR + 0x10:
1496 case ACK_TYPE_ERROR + 0x10:
1497 packet->ack = evt - 0x10;
1498 break;
1499
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001500 case OHCI1394_evt_no_status:
1501 if (context->flushing) {
1502 packet->ack = RCODE_GENERATION;
1503 break;
1504 }
1505 /* fall through */
1506
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001507 default:
1508 packet->ack = RCODE_SEND_ERROR;
1509 break;
1510 }
1511
1512 packet->callback(packet, &ohci->card, packet->ack);
1513
1514 return 1;
1515}
1516
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001517#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1518#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1519#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1520#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1521#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001522
Stefan Richter53dca512008-12-14 21:47:04 +01001523static void handle_local_rom(struct fw_ohci *ohci,
1524 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001525{
1526 struct fw_packet response;
1527 int tcode, length, i;
1528
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001529 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001530 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001531 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001532 else
1533 length = 4;
1534
1535 i = csr - CSR_CONFIG_ROM;
1536 if (i + length > CONFIG_ROM_SIZE) {
1537 fw_fill_response(&response, packet->header,
1538 RCODE_ADDRESS_ERROR, NULL, 0);
1539 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1540 fw_fill_response(&response, packet->header,
1541 RCODE_TYPE_ERROR, NULL, 0);
1542 } else {
1543 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1544 (void *) ohci->config_rom + i, length);
1545 }
1546
1547 fw_core_handle_response(&ohci->card, &response);
1548}
1549
Stefan Richter53dca512008-12-14 21:47:04 +01001550static void handle_local_lock(struct fw_ohci *ohci,
1551 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001552{
1553 struct fw_packet response;
Clemens Ladische1393662010-04-12 10:35:44 +02001554 int tcode, length, ext_tcode, sel, try;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001555 __be32 *payload, lock_old;
1556 u32 lock_arg, lock_data;
1557
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001558 tcode = HEADER_GET_TCODE(packet->header[0]);
1559 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001560 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001561 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001562
1563 if (tcode == TCODE_LOCK_REQUEST &&
1564 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1565 lock_arg = be32_to_cpu(payload[0]);
1566 lock_data = be32_to_cpu(payload[1]);
1567 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1568 lock_arg = 0;
1569 lock_data = 0;
1570 } else {
1571 fw_fill_response(&response, packet->header,
1572 RCODE_TYPE_ERROR, NULL, 0);
1573 goto out;
1574 }
1575
1576 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1577 reg_write(ohci, OHCI1394_CSRData, lock_data);
1578 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1579 reg_write(ohci, OHCI1394_CSRControl, sel);
1580
Clemens Ladische1393662010-04-12 10:35:44 +02001581 for (try = 0; try < 20; try++)
1582 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
1583 lock_old = cpu_to_be32(reg_read(ohci,
1584 OHCI1394_CSRData));
1585 fw_fill_response(&response, packet->header,
1586 RCODE_COMPLETE,
1587 &lock_old, sizeof(lock_old));
1588 goto out;
1589 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001590
Peter Hurleyde97cb62013-03-26 11:54:06 -04001591 ohci_err(ohci, "swap not done (CSR lock timeout)\n");
Clemens Ladische1393662010-04-12 10:35:44 +02001592 fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
1593
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001594 out:
1595 fw_core_handle_response(&ohci->card, &response);
1596}
1597
Stefan Richter53dca512008-12-14 21:47:04 +01001598static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001599{
Clemens Ladisch26082032010-04-12 10:35:30 +02001600 u64 offset, csr;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001601
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001602 if (ctx == &ctx->ohci->at_request_ctx) {
1603 packet->ack = ACK_PENDING;
1604 packet->callback(packet, &ctx->ohci->card, packet->ack);
1605 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001606
1607 offset =
1608 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001609 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001610 packet->header[2];
1611 csr = offset - CSR_REGISTER_BASE;
1612
1613 /* Handle config rom reads. */
1614 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1615 handle_local_rom(ctx->ohci, packet, csr);
1616 else switch (csr) {
1617 case CSR_BUS_MANAGER_ID:
1618 case CSR_BANDWIDTH_AVAILABLE:
1619 case CSR_CHANNELS_AVAILABLE_HI:
1620 case CSR_CHANNELS_AVAILABLE_LO:
1621 handle_local_lock(ctx->ohci, packet, csr);
1622 break;
1623 default:
1624 if (ctx == &ctx->ohci->at_request_ctx)
1625 fw_core_handle_request(&ctx->ohci->card, packet);
1626 else
1627 fw_core_handle_response(&ctx->ohci->card, packet);
1628 break;
1629 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001630
1631 if (ctx == &ctx->ohci->at_response_ctx) {
1632 packet->ack = ACK_COMPLETE;
1633 packet->callback(packet, &ctx->ohci->card, packet->ack);
1634 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001635}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001636
Stefan Richter53dca512008-12-14 21:47:04 +01001637static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001638{
Kristian Høgsberged568912006-12-19 19:58:35 -05001639 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001640 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001641
1642 spin_lock_irqsave(&ctx->ohci->lock, flags);
1643
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001644 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001645 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001646 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1647 handle_local_request(ctx, packet);
1648 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001649 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001650
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001651 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001652 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1653
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001654 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001655 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001656
Kristian Høgsberged568912006-12-19 19:58:35 -05001657}
1658
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001659static void detect_dead_context(struct fw_ohci *ohci,
1660 const char *name, unsigned int regs)
1661{
1662 u32 ctl;
1663
1664 ctl = reg_read(ohci, CONTROL_SET(regs));
Stefan Richtercfda62b2012-03-04 21:34:21 +01001665 if (ctl & CONTEXT_DEAD)
Peter Hurleyde97cb62013-03-26 11:54:06 -04001666 ohci_err(ohci, "DMA context %s has stopped, error code: %s\n",
Stefan Richter64d21722011-12-20 21:32:46 +01001667 name, evts[ctl & 0x1f]);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001668}
1669
1670static void handle_dead_contexts(struct fw_ohci *ohci)
1671{
1672 unsigned int i;
1673 char name[8];
1674
1675 detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
1676 detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
1677 detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
1678 detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
1679 for (i = 0; i < 32; ++i) {
1680 if (!(ohci->it_context_support & (1 << i)))
1681 continue;
1682 sprintf(name, "IT%u", i);
1683 detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
1684 }
1685 for (i = 0; i < 32; ++i) {
1686 if (!(ohci->ir_context_support & (1 << i)))
1687 continue;
1688 sprintf(name, "IR%u", i);
1689 detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
1690 }
1691 /* TODO: maybe try to flush and restart the dead contexts */
1692}
1693
Clemens Ladischa48777e2010-06-10 08:33:07 +02001694static u32 cycle_timer_ticks(u32 cycle_timer)
1695{
1696 u32 ticks;
1697
1698 ticks = cycle_timer & 0xfff;
1699 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1700 ticks += (3072 * 8000) * (cycle_timer >> 25);
1701
1702 return ticks;
1703}
1704
1705/*
1706 * Some controllers exhibit one or more of the following bugs when updating the
1707 * iso cycle timer register:
1708 * - When the lowest six bits are wrapping around to zero, a read that happens
1709 * at the same time will return garbage in the lowest ten bits.
1710 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1711 * not incremented for about 60 ns.
1712 * - Occasionally, the entire register reads zero.
1713 *
1714 * To catch these, we read the register three times and ensure that the
1715 * difference between each two consecutive reads is approximately the same, i.e.
1716 * less than twice the other. Furthermore, any negative difference indicates an
1717 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1718 * execute, so we have enough precision to compute the ratio of the differences.)
1719 */
1720static u32 get_cycle_time(struct fw_ohci *ohci)
1721{
1722 u32 c0, c1, c2;
1723 u32 t0, t1, t2;
1724 s32 diff01, diff12;
1725 int i;
1726
1727 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1728
1729 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1730 i = 0;
1731 c1 = c2;
1732 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1733 do {
1734 c0 = c1;
1735 c1 = c2;
1736 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1737 t0 = cycle_timer_ticks(c0);
1738 t1 = cycle_timer_ticks(c1);
1739 t2 = cycle_timer_ticks(c2);
1740 diff01 = t1 - t0;
1741 diff12 = t2 - t1;
1742 } while ((diff01 <= 0 || diff12 <= 0 ||
1743 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1744 && i++ < 20);
1745 }
1746
1747 return c2;
1748}
1749
1750/*
1751 * This function has to be called at least every 64 seconds. The bus_time
1752 * field stores not only the upper 25 bits of the BUS_TIME register but also
1753 * the most significant bit of the cycle timer in bit 6 so that we can detect
1754 * changes in this bit.
1755 */
1756static u32 update_bus_time(struct fw_ohci *ohci)
1757{
1758 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1759
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02001760 if (unlikely(!ohci->bus_time_running)) {
1761 reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_cycle64Seconds);
1762 ohci->bus_time = (lower_32_bits(get_seconds()) & ~0x7f) |
1763 (cycle_time_seconds & 0x40);
1764 ohci->bus_time_running = true;
1765 }
1766
Clemens Ladischa48777e2010-06-10 08:33:07 +02001767 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1768 ohci->bus_time += 0x40;
1769
1770 return ohci->bus_time | cycle_time_seconds;
1771}
1772
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001773static int get_status_for_port(struct fw_ohci *ohci, int port_index)
1774{
1775 int reg;
1776
1777 mutex_lock(&ohci->phy_reg_mutex);
1778 reg = write_phy_reg(ohci, 7, port_index);
Stefan Richter28897fb2011-09-19 00:17:37 +02001779 if (reg >= 0)
1780 reg = read_phy_reg(ohci, 8);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001781 mutex_unlock(&ohci->phy_reg_mutex);
1782 if (reg < 0)
1783 return reg;
1784
1785 switch (reg & 0x0f) {
1786 case 0x06:
1787 return 2; /* is child node (connected to parent node) */
1788 case 0x0e:
1789 return 3; /* is parent node (connected to child node) */
1790 }
1791 return 1; /* not connected */
1792}
1793
1794static int get_self_id_pos(struct fw_ohci *ohci, u32 self_id,
1795 int self_id_count)
1796{
1797 int i;
1798 u32 entry;
Stefan Richter28897fb2011-09-19 00:17:37 +02001799
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001800 for (i = 0; i < self_id_count; i++) {
1801 entry = ohci->self_id_buffer[i];
1802 if ((self_id & 0xff000000) == (entry & 0xff000000))
1803 return -1;
1804 if ((self_id & 0xff000000) < (entry & 0xff000000))
1805 return i;
1806 }
1807 return i;
1808}
1809
Stephan Gatzka52439d62012-09-03 21:17:50 +02001810static int initiated_reset(struct fw_ohci *ohci)
1811{
1812 int reg;
1813 int ret = 0;
1814
1815 mutex_lock(&ohci->phy_reg_mutex);
1816 reg = write_phy_reg(ohci, 7, 0xe0); /* Select page 7 */
1817 if (reg >= 0) {
1818 reg = read_phy_reg(ohci, 8);
1819 reg |= 0x40;
1820 reg = write_phy_reg(ohci, 8, reg); /* set PMODE bit */
1821 if (reg >= 0) {
1822 reg = read_phy_reg(ohci, 12); /* read register 12 */
1823 if (reg >= 0) {
1824 if ((reg & 0x08) == 0x08) {
1825 /* bit 3 indicates "initiated reset" */
1826 ret = 0x2;
1827 }
1828 }
1829 }
1830 }
1831 mutex_unlock(&ohci->phy_reg_mutex);
1832 return ret;
1833}
1834
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001835/*
Stefan Richter28897fb2011-09-19 00:17:37 +02001836 * TI TSB82AA2B and TSB12LV26 do not receive the selfID of a locally
1837 * attached TSB41BA3D phy; see http://www.ti.com/litv/pdf/sllz059.
1838 * Construct the selfID from phy register contents.
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001839 */
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001840static int find_and_insert_self_id(struct fw_ohci *ohci, int self_id_count)
1841{
Stefan Richter28897fb2011-09-19 00:17:37 +02001842 int reg, i, pos, status;
1843 /* link active 1, speed 3, bridge 0, contender 1, more packets 0 */
1844 u32 self_id = 0x8040c800;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001845
1846 reg = reg_read(ohci, OHCI1394_NodeID);
1847 if (!(reg & OHCI1394_NodeID_idValid)) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04001848 ohci_notice(ohci,
1849 "node ID not valid, new bus reset in progress\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001850 return -EBUSY;
1851 }
1852 self_id |= ((reg & 0x3f) << 24); /* phy ID */
1853
Stefan Richter28897fb2011-09-19 00:17:37 +02001854 reg = ohci_read_phy_reg(&ohci->card, 4);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001855 if (reg < 0)
1856 return reg;
1857 self_id |= ((reg & 0x07) << 8); /* power class */
1858
Stefan Richter28897fb2011-09-19 00:17:37 +02001859 reg = ohci_read_phy_reg(&ohci->card, 1);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001860 if (reg < 0)
1861 return reg;
1862 self_id |= ((reg & 0x3f) << 16); /* gap count */
1863
1864 for (i = 0; i < 3; i++) {
1865 status = get_status_for_port(ohci, i);
1866 if (status < 0)
1867 return status;
1868 self_id |= ((status & 0x3) << (6 - (i * 2)));
1869 }
1870
Stephan Gatzka52439d62012-09-03 21:17:50 +02001871 self_id |= initiated_reset(ohci);
1872
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001873 pos = get_self_id_pos(ohci, self_id, self_id_count);
1874 if (pos >= 0) {
1875 memmove(&(ohci->self_id_buffer[pos+1]),
1876 &(ohci->self_id_buffer[pos]),
1877 (self_id_count - pos) * sizeof(*ohci->self_id_buffer));
1878 ohci->self_id_buffer[pos] = self_id;
1879 self_id_count++;
1880 }
1881 return self_id_count;
1882}
1883
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02001884static void bus_reset_work(struct work_struct *work)
Kristian Høgsberged568912006-12-19 19:58:35 -05001885{
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02001886 struct fw_ohci *ohci =
1887 container_of(work, struct fw_ohci, bus_reset_work);
Stefan Richterd713dfa2012-04-09 21:39:53 +02001888 int self_id_count, generation, new_generation, i, j;
1889 u32 reg;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001890 void *free_rom = NULL;
1891 dma_addr_t free_rom_bus = 0;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001892 bool is_new_root;
Kristian Høgsberged568912006-12-19 19:58:35 -05001893
1894 reg = reg_read(ohci, OHCI1394_NodeID);
1895 if (!(reg & OHCI1394_NodeID_idValid)) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04001896 ohci_notice(ohci,
1897 "node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001898 return;
1899 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001900 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04001901 ohci_notice(ohci, "malconfigured bus\n");
Stefan Richter02ff8f82007-08-30 00:11:40 +02001902 return;
1903 }
1904 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1905 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001906
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001907 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1908 if (!(ohci->is_root && is_new_root))
1909 reg_write(ohci, OHCI1394_LinkControlSet,
1910 OHCI1394_LinkControl_cycleMaster);
1911 ohci->is_root = is_new_root;
1912
Stefan Richterc8a9a492008-03-19 21:40:32 +01001913 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1914 if (reg & OHCI1394_SelfIDCount_selfIDError) {
Peter Hurley67672132013-03-27 06:56:01 -04001915 ohci_notice(ohci, "self ID receive error\n");
Stefan Richterc8a9a492008-03-19 21:40:32 +01001916 return;
1917 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001918 /*
1919 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001920 * bytes in the self ID receive buffer. Since we also receive
1921 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001922 * bit extra to get the actual number of self IDs.
1923 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001924 self_id_count = (reg >> 3) & 0xff;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001925
1926 if (self_id_count > 252) {
Peter Hurley67672132013-03-27 06:56:01 -04001927 ohci_notice(ohci, "bad selfIDSize (%08x)\n", reg);
Stefan Richter016bf3d2008-03-19 22:05:02 +01001928 return;
1929 }
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001930
Stefan Richteraf531222013-08-05 15:10:38 +02001931 generation = (cond_le32_to_cpu(ohci->self_id[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001932 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001933
1934 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richteraf531222013-08-05 15:10:38 +02001935 u32 id = cond_le32_to_cpu(ohci->self_id[i]);
1936 u32 id2 = cond_le32_to_cpu(ohci->self_id[i + 1]);
Peter Hurley67672132013-03-27 06:56:01 -04001937
1938 if (id != ~id2) {
Clemens Ladisch32eaeae12011-10-15 18:14:39 +02001939 /*
1940 * If the invalid data looks like a cycle start packet,
1941 * it's likely to be the result of the cycle master
1942 * having a wrong gap count. In this case, the self IDs
1943 * so far are valid and should be processed so that the
1944 * bus manager can then correct the gap count.
1945 */
Peter Hurley67672132013-03-27 06:56:01 -04001946 if (id == 0xffff008f) {
1947 ohci_notice(ohci, "ignoring spurious self IDs\n");
Clemens Ladisch32eaeae12011-10-15 18:14:39 +02001948 self_id_count = j;
1949 break;
Clemens Ladisch32eaeae12011-10-15 18:14:39 +02001950 }
Peter Hurley67672132013-03-27 06:56:01 -04001951
1952 ohci_notice(ohci, "bad self ID %d/%d (%08x != ~%08x)\n",
1953 j, self_id_count, id, id2);
1954 return;
Stefan Richterc8a9a492008-03-19 21:40:32 +01001955 }
Peter Hurley67672132013-03-27 06:56:01 -04001956 ohci->self_id_buffer[j] = id;
Kristian Høgsberged568912006-12-19 19:58:35 -05001957 }
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001958
1959 if (ohci->quirks & QUIRK_TI_SLLZ059) {
1960 self_id_count = find_and_insert_self_id(ohci, self_id_count);
1961 if (self_id_count < 0) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04001962 ohci_notice(ohci,
1963 "could not construct local self ID\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001964 return;
1965 }
1966 }
1967
1968 if (self_id_count == 0) {
Peter Hurley67672132013-03-27 06:56:01 -04001969 ohci_notice(ohci, "no self IDs\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001970 return;
1971 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001972 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001973
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001974 /*
1975 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001976 * problem we face is that a new bus reset can start while we
1977 * read out the self IDs from the DMA buffer. If this happens,
1978 * the DMA buffer will be overwritten with new self IDs and we
1979 * will read out inconsistent data. The OHCI specification
1980 * (section 11.2) recommends a technique similar to
1981 * linux/seqlock.h, where we remember the generation of the
1982 * self IDs in the buffer before reading them out and compare
1983 * it to the current generation after reading them out. If
1984 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001985 * of self IDs.
1986 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001987
1988 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1989 if (new_generation != generation) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04001990 ohci_notice(ohci, "new bus reset, discarding self ids\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001991 return;
1992 }
1993
1994 /* FIXME: Document how the locking works. */
Stefan Richter8a8c4732012-04-09 21:40:33 +02001995 spin_lock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05001996
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001997 ohci->generation = -1; /* prevent AT packet queueing */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001998 context_stop(&ohci->at_request_ctx);
1999 context_stop(&ohci->at_response_ctx);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002000
Stefan Richter8a8c4732012-04-09 21:40:33 +02002001 spin_unlock_irq(&ohci->lock);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002002
Stefan Richter78dec562011-01-01 15:15:40 +01002003 /*
2004 * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
2005 * packets in the AT queues and software needs to drain them.
2006 * Some OHCI 1.1 controllers (JMicron) apparently require this too.
2007 */
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002008 at_context_flush(&ohci->at_request_ctx);
2009 at_context_flush(&ohci->at_response_ctx);
2010
Stefan Richter8a8c4732012-04-09 21:40:33 +02002011 spin_lock_irq(&ohci->lock);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002012
2013 ohci->generation = generation;
Kristian Høgsberged568912006-12-19 19:58:35 -05002014 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
2015
Stefan Richter4a635592010-02-21 17:58:01 +01002016 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02002017 ohci->request_generation = generation;
2018
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002019 /*
2020 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05002021 * have to do it under the spinlock also. If a new config rom
2022 * was set up before this reset, the old one is now no longer
2023 * in use and we can free it. Update the config rom pointers
2024 * to point to the current config rom and clear the
Thomas Weber88393162010-03-16 11:47:56 +01002025 * next_config_rom pointer so a new update can take place.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002026 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002027
2028 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002029 if (ohci->next_config_rom != ohci->config_rom) {
2030 free_rom = ohci->config_rom;
2031 free_rom_bus = ohci->config_rom_bus;
2032 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002033 ohci->config_rom = ohci->next_config_rom;
2034 ohci->config_rom_bus = ohci->next_config_rom_bus;
2035 ohci->next_config_rom = NULL;
2036
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002037 /*
2038 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05002039 * config_rom registers. Writing the header quadlet
2040 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002041 * do that last.
2042 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002043 reg_write(ohci, OHCI1394_BusOptions,
2044 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02002045 ohci->config_rom[0] = ohci->next_header;
2046 reg_write(ohci, OHCI1394_ConfigROMhdr,
2047 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05002048 }
2049
Lubomir Rintel8bc588e2013-12-22 11:34:22 +01002050 if (param_remote_dma) {
2051 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
2052 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
2053 }
Stefan Richter080de8c2008-02-28 20:54:43 +01002054
Stefan Richter8a8c4732012-04-09 21:40:33 +02002055 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002056
Stefan Richter4eaff7d2007-07-25 19:18:08 +02002057 if (free_rom)
2058 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2059 free_rom, free_rom_bus);
2060
Stefan Richter64d21722011-12-20 21:32:46 +01002061 log_selfids(ohci, generation, self_id_count);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01002062
Kristian Høgsberge636fe22007-01-26 00:38:04 -05002063 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Stefan Richterc8a94de2010-06-12 20:34:50 +02002064 self_id_count, ohci->self_id_buffer,
2065 ohci->csr_state_setclear_abdicate);
2066 ohci->csr_state_setclear_abdicate = false;
Kristian Høgsberged568912006-12-19 19:58:35 -05002067}
2068
2069static irqreturn_t irq_handler(int irq, void *data)
2070{
2071 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01002072 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05002073 int i;
2074
2075 event = reg_read(ohci, OHCI1394_IntEventClear);
2076
Stefan Richtera5159582007-06-09 19:31:14 +02002077 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05002078 return IRQ_NONE;
2079
Clemens Ladisch8327b372010-11-30 08:24:32 +01002080 /*
2081 * busReset and postedWriteErr must not be cleared yet
2082 * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
2083 */
2084 reg_write(ohci, OHCI1394_IntEventClear,
2085 event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
Stefan Richter64d21722011-12-20 21:32:46 +01002086 log_irqs(ohci, event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002087
2088 if (event & OHCI1394_selfIDComplete)
Stephan Gatzkadb9ae8f2013-08-26 20:50:05 +02002089 queue_work(selfid_workqueue, &ohci->bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05002090
2091 if (event & OHCI1394_RQPkt)
2092 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
2093
2094 if (event & OHCI1394_RSPkt)
2095 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
2096
2097 if (event & OHCI1394_reqTxComplete)
2098 tasklet_schedule(&ohci->at_request_ctx.tasklet);
2099
2100 if (event & OHCI1394_respTxComplete)
2101 tasklet_schedule(&ohci->at_response_ctx.tasklet);
2102
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002103 if (event & OHCI1394_isochRx) {
2104 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
2105 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002106
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002107 while (iso_event) {
2108 i = ffs(iso_event) - 1;
2109 tasklet_schedule(
2110 &ohci->ir_context_list[i].context.tasklet);
2111 iso_event &= ~(1 << i);
2112 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002113 }
2114
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002115 if (event & OHCI1394_isochTx) {
2116 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
2117 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002118
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002119 while (iso_event) {
2120 i = ffs(iso_event) - 1;
2121 tasklet_schedule(
2122 &ohci->it_context_list[i].context.tasklet);
2123 iso_event &= ~(1 << i);
2124 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002125 }
2126
Jarod Wilson75f78322008-04-03 17:18:23 -04002127 if (unlikely(event & OHCI1394_regAccessFail))
Peter Hurleyde97cb62013-03-26 11:54:06 -04002128 ohci_err(ohci, "register access failure\n");
Jarod Wilson75f78322008-04-03 17:18:23 -04002129
Clemens Ladisch8327b372010-11-30 08:24:32 +01002130 if (unlikely(event & OHCI1394_postedWriteErr)) {
2131 reg_read(ohci, OHCI1394_PostedWriteAddressHi);
2132 reg_read(ohci, OHCI1394_PostedWriteAddressLo);
2133 reg_write(ohci, OHCI1394_IntEventClear,
2134 OHCI1394_postedWriteErr);
Stephan Gatzkaa74477d2011-09-26 21:44:30 +02002135 if (printk_ratelimit())
Peter Hurleyde97cb62013-03-26 11:54:06 -04002136 ohci_err(ohci, "PCI posted write error\n");
Clemens Ladisch8327b372010-11-30 08:24:32 +01002137 }
Stefan Richtere524f6162007-08-20 21:58:30 +02002138
Stefan Richterbb9f2202007-12-22 22:14:52 +01002139 if (unlikely(event & OHCI1394_cycleTooLong)) {
2140 if (printk_ratelimit())
Peter Hurleyde97cb62013-03-26 11:54:06 -04002141 ohci_notice(ohci, "isochronous cycle too long\n");
Stefan Richterbb9f2202007-12-22 22:14:52 +01002142 reg_write(ohci, OHCI1394_LinkControlSet,
2143 OHCI1394_LinkControl_cycleMaster);
2144 }
2145
Jay Fenlason5ed1f322009-11-17 12:29:17 -05002146 if (unlikely(event & OHCI1394_cycleInconsistent)) {
2147 /*
2148 * We need to clear this event bit in order to make
2149 * cycleMatch isochronous I/O work. In theory we should
2150 * stop active cycleMatch iso contexts now and restart
2151 * them at least two cycles later. (FIXME?)
2152 */
2153 if (printk_ratelimit())
Peter Hurleyde97cb62013-03-26 11:54:06 -04002154 ohci_notice(ohci, "isochronous cycle inconsistent\n");
Jay Fenlason5ed1f322009-11-17 12:29:17 -05002155 }
2156
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002157 if (unlikely(event & OHCI1394_unrecoverableError))
2158 handle_dead_contexts(ohci);
2159
Clemens Ladischa48777e2010-06-10 08:33:07 +02002160 if (event & OHCI1394_cycle64Seconds) {
2161 spin_lock(&ohci->lock);
2162 update_bus_time(ohci);
2163 spin_unlock(&ohci->lock);
Clemens Ladische597e982010-11-30 08:24:19 +01002164 } else
2165 flush_writes(ohci);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002166
Kristian Høgsberged568912006-12-19 19:58:35 -05002167 return IRQ_HANDLED;
2168}
2169
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002170static int software_reset(struct fw_ohci *ohci)
2171{
Stefan Richter9f426172011-07-03 17:39:26 +02002172 u32 val;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002173 int i;
2174
2175 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
Stefan Richter9f426172011-07-03 17:39:26 +02002176 for (i = 0; i < 500; i++) {
2177 val = reg_read(ohci, OHCI1394_HCControlSet);
2178 if (!~val)
2179 return -ENODEV; /* Card was ejected. */
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002180
Stefan Richter9f426172011-07-03 17:39:26 +02002181 if (!(val & OHCI1394_HCControl_softReset))
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002182 return 0;
Stefan Richter9f426172011-07-03 17:39:26 +02002183
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002184 msleep(1);
2185 }
2186
2187 return -EBUSY;
2188}
2189
Stefan Richter8e859732009-10-08 00:41:59 +02002190static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
2191{
2192 size_t size = length * 4;
2193
2194 memcpy(dest, src, size);
2195 if (size < CONFIG_ROM_SIZE)
2196 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
2197}
2198
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002199static int configure_1394a_enhancements(struct fw_ohci *ohci)
2200{
2201 bool enable_1394a;
Stefan Richter35d999b2010-04-10 16:04:56 +02002202 int ret, clear, set, offset;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002203
2204 /* Check if the driver should configure link and PHY. */
2205 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
2206 OHCI1394_HCControl_programPhyEnable))
2207 return 0;
2208
2209 /* Paranoia: check whether the PHY supports 1394a, too. */
2210 enable_1394a = false;
Stefan Richter35d999b2010-04-10 16:04:56 +02002211 ret = read_phy_reg(ohci, 2);
2212 if (ret < 0)
2213 return ret;
2214 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
2215 ret = read_paged_phy_reg(ohci, 1, 8);
2216 if (ret < 0)
2217 return ret;
2218 if (ret >= 1)
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002219 enable_1394a = true;
2220 }
2221
2222 if (ohci->quirks & QUIRK_NO_1394A)
2223 enable_1394a = false;
2224
2225 /* Configure PHY and link consistently. */
2226 if (enable_1394a) {
2227 clear = 0;
2228 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2229 } else {
2230 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2231 set = 0;
2232 }
Stefan Richter02d37be2010-07-08 16:09:06 +02002233 ret = update_phy_reg(ohci, 5, clear, set);
Stefan Richter35d999b2010-04-10 16:04:56 +02002234 if (ret < 0)
2235 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002236
2237 if (enable_1394a)
2238 offset = OHCI1394_HCControlSet;
2239 else
2240 offset = OHCI1394_HCControlClear;
2241 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
2242
2243 /* Clean up: configuration has been taken care of. */
2244 reg_write(ohci, OHCI1394_HCControlClear,
2245 OHCI1394_HCControl_programPhyEnable);
2246
2247 return 0;
2248}
2249
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002250static int probe_tsb41ba3d(struct fw_ohci *ohci)
2251{
Stefan Richterb810e4a2011-09-19 09:29:30 +02002252 /* TI vendor ID = 0x080028, TSB41BA3D product ID = 0x833005 (sic) */
2253 static const u8 id[] = { 0x08, 0x00, 0x28, 0x83, 0x30, 0x05, };
2254 int reg, i;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002255
2256 reg = read_phy_reg(ohci, 2);
2257 if (reg < 0)
2258 return reg;
Stefan Richterb810e4a2011-09-19 09:29:30 +02002259 if ((reg & PHY_EXTENDED_REGISTERS) != PHY_EXTENDED_REGISTERS)
2260 return 0;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002261
Stefan Richterb810e4a2011-09-19 09:29:30 +02002262 for (i = ARRAY_SIZE(id) - 1; i >= 0; i--) {
2263 reg = read_paged_phy_reg(ohci, 1, i + 10);
2264 if (reg < 0)
2265 return reg;
2266 if (reg != id[i])
2267 return 0;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002268 }
Stefan Richterb810e4a2011-09-19 09:29:30 +02002269 return 1;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002270}
2271
Stefan Richter8e859732009-10-08 00:41:59 +02002272static int ohci_enable(struct fw_card *card,
2273 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002274{
2275 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002276 u32 lps, version, irqs;
Stefan Richter28897fb2011-09-19 00:17:37 +02002277 int i, ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05002278
Stefan Richtera354cf002015-11-01 15:52:13 +01002279 ret = software_reset(ohci);
2280 if (ret < 0) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04002281 ohci_err(ohci, "failed to reset ohci card\n");
Stefan Richtera354cf002015-11-01 15:52:13 +01002282 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002283 }
2284
2285 /*
2286 * Now enable LPS, which we need in order to start accessing
2287 * most of the registers. In fact, on some cards (ALI M5251),
2288 * accessing registers in the SClk domain without LPS enabled
2289 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04002290 * full link enabled. However, with some cards (well, at least
2291 * a JMicron PCIe card), we have to try again sometimes.
Peter Hurleybd972682013-04-28 23:24:08 +02002292 *
2293 * TI TSB82AA2 + TSB81BA3(A) cards signal LPS enabled early but
2294 * cannot actually use the phy at that time. These need tens of
2295 * millisecods pause between LPS write and first phy access too.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002296 */
Peter Hurleybd972682013-04-28 23:24:08 +02002297
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002298 reg_write(ohci, OHCI1394_HCControlSet,
2299 OHCI1394_HCControl_LPS |
2300 OHCI1394_HCControl_postedWriteEnable);
2301 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04002302
Stefan Richter0ca49342014-03-06 20:39:04 +01002303 for (lps = 0, i = 0; !lps && i < 3; i++) {
Jarod Wilson02214722008-03-28 10:02:50 -04002304 msleep(50);
2305 lps = reg_read(ohci, OHCI1394_HCControlSet) &
2306 OHCI1394_HCControl_LPS;
2307 }
2308
2309 if (!lps) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04002310 ohci_err(ohci, "failed to set Link Power Status\n");
Jarod Wilson02214722008-03-28 10:02:50 -04002311 return -EIO;
2312 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002313
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002314 if (ohci->quirks & QUIRK_TI_SLLZ059) {
Stefan Richter28897fb2011-09-19 00:17:37 +02002315 ret = probe_tsb41ba3d(ohci);
2316 if (ret < 0)
2317 return ret;
2318 if (ret)
Peter Hurleyde97cb62013-03-26 11:54:06 -04002319 ohci_notice(ohci, "local TSB41BA3D phy\n");
Stefan Richter28897fb2011-09-19 00:17:37 +02002320 else
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002321 ohci->quirks &= ~QUIRK_TI_SLLZ059;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002322 }
2323
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002324 reg_write(ohci, OHCI1394_HCControlClear,
2325 OHCI1394_HCControl_noByteSwapData);
2326
Stefan Richteraffc9c22008-06-05 20:50:53 +02002327 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002328 reg_write(ohci, OHCI1394_LinkControlSet,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002329 OHCI1394_LinkControl_cycleTimerEnable |
2330 OHCI1394_LinkControl_cycleMaster);
2331
2332 reg_write(ohci, OHCI1394_ATRetries,
2333 OHCI1394_MAX_AT_REQ_RETRIES |
2334 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
Clemens Ladisch27a23292010-06-10 08:34:13 +02002335 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
2336 (200 << 16));
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002337
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002338 ohci->bus_time_running = false;
Clemens Ladischa48777e2010-06-10 08:33:07 +02002339
Clemens Ladische18907c2012-06-13 22:29:20 +02002340 for (i = 0; i < 32; i++)
2341 if (ohci->ir_context_support & (1 << i))
2342 reg_write(ohci, OHCI1394_IsoRcvContextControlClear(i),
2343 IR_CONTEXT_MULTI_CHANNEL_MODE);
2344
Clemens Ladische91b2782010-06-10 08:40:49 +02002345 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2346 if (version >= OHCI_VERSION_1_1) {
2347 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
2348 0xfffffffe);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002349 card->broadcast_channel_auto_allocated = true;
Clemens Ladische91b2782010-06-10 08:40:49 +02002350 }
2351
Clemens Ladischa1a11322010-06-10 08:35:06 +02002352 /* Get implemented bits of the priority arbitration request counter. */
2353 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
2354 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
2355 reg_write(ohci, OHCI1394_FairnessControl, 0);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002356 card->priority_budget_implemented = ohci->pri_req_max != 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002357
Stefan Richterfcd46b32014-01-18 17:32:20 +01002358 reg_write(ohci, OHCI1394_PhyUpperBound, FW_MAX_PHYSICAL_RANGE >> 16);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002359 reg_write(ohci, OHCI1394_IntEventClear, ~0);
2360 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002361
Stefan Richter35d999b2010-04-10 16:04:56 +02002362 ret = configure_1394a_enhancements(ohci);
2363 if (ret < 0)
2364 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002365
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002366 /* Activate link_on bit and contender bit in our self ID packets.*/
Stefan Richter35d999b2010-04-10 16:04:56 +02002367 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
2368 if (ret < 0)
2369 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002370
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002371 /*
2372 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05002373 * update mechanism described below in ohci_set_config_rom()
2374 * is not active. We have to update ConfigRomHeader and
2375 * BusOptions manually, and the write to ConfigROMmap takes
2376 * effect immediately. We tie this to the enabling of the
2377 * link, so we have a valid config rom before enabling - the
2378 * OHCI requires that ConfigROMhdr and BusOptions have valid
2379 * values before enabling.
2380 *
2381 * However, when the ConfigROMmap is written, some controllers
2382 * always read back quadlets 0 and 2 from the config rom to
2383 * the ConfigRomHeader and BusOptions registers on bus reset.
2384 * They shouldn't do that in this initial case where the link
2385 * isn't enabled. This means we have to use the same
2386 * workaround here, setting the bus header to 0 and then write
2387 * the right values in the bus reset tasklet.
2388 */
2389
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002390 if (config_rom) {
2391 ohci->next_config_rom =
2392 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2393 &ohci->next_config_rom_bus,
2394 GFP_KERNEL);
2395 if (ohci->next_config_rom == NULL)
2396 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002397
Stefan Richter8e859732009-10-08 00:41:59 +02002398 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002399 } else {
2400 /*
2401 * In the suspend case, config_rom is NULL, which
2402 * means that we just reuse the old config rom.
2403 */
2404 ohci->next_config_rom = ohci->config_rom;
2405 ohci->next_config_rom_bus = ohci->config_rom_bus;
2406 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002407
Stefan Richter8e859732009-10-08 00:41:59 +02002408 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05002409 ohci->next_config_rom[0] = 0;
2410 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002411 reg_write(ohci, OHCI1394_BusOptions,
2412 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05002413 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2414
2415 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
2416
Stefan Richter148c7862010-06-05 11:46:49 +02002417 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
2418 OHCI1394_RQPkt | OHCI1394_RSPkt |
2419 OHCI1394_isochTx | OHCI1394_isochRx |
2420 OHCI1394_postedWriteErr |
2421 OHCI1394_selfIDComplete |
2422 OHCI1394_regAccessFail |
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002423 OHCI1394_cycleInconsistent |
2424 OHCI1394_unrecoverableError |
2425 OHCI1394_cycleTooLong |
Stefan Richter148c7862010-06-05 11:46:49 +02002426 OHCI1394_masterIntEnable;
2427 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
2428 irqs |= OHCI1394_busReset;
2429 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
2430
Kristian Høgsberged568912006-12-19 19:58:35 -05002431 reg_write(ohci, OHCI1394_HCControlSet,
2432 OHCI1394_HCControl_linkEnable |
2433 OHCI1394_HCControl_BIBimageValid);
Clemens Ladischecf83282011-04-11 09:56:12 +02002434
2435 reg_write(ohci, OHCI1394_LinkControlSet,
2436 OHCI1394_LinkControl_rcvSelfID |
2437 OHCI1394_LinkControl_rcvPhyPkt);
2438
2439 ar_context_run(&ohci->ar_request_ctx);
Clemens Ladischdd6254e2011-05-16 08:10:10 +02002440 ar_context_run(&ohci->ar_response_ctx);
2441
2442 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002443
Stefan Richter02d37be2010-07-08 16:09:06 +02002444 /* We are ready to go, reset bus to finish initialization. */
2445 fw_schedule_bus_reset(&ohci->card, false, true);
Kristian Høgsberged568912006-12-19 19:58:35 -05002446
2447 return 0;
2448}
2449
Stefan Richter53dca512008-12-14 21:47:04 +01002450static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02002451 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002452{
2453 struct fw_ohci *ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -05002454 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01002455 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05002456
2457 ohci = fw_ohci(card);
2458
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002459 /*
2460 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05002461 * mechanism is a bit tricky, but easy enough to use. See
2462 * section 5.5.6 in the OHCI specification.
2463 *
2464 * The OHCI controller caches the new config rom address in a
2465 * shadow register (ConfigROMmapNext) and needs a bus reset
2466 * for the changes to take place. When the bus reset is
2467 * detected, the controller loads the new values for the
2468 * ConfigRomHeader and BusOptions registers from the specified
2469 * config rom and loads ConfigROMmap from the ConfigROMmapNext
2470 * shadow register. All automatically and atomically.
2471 *
2472 * Now, there's a twist to this story. The automatic load of
2473 * ConfigRomHeader and BusOptions doesn't honor the
2474 * noByteSwapData bit, so with a be32 config rom, the
2475 * controller will load be32 values in to these registers
2476 * during the atomic update, even on litte endian
2477 * architectures. The workaround we use is to put a 0 in the
2478 * header quadlet; 0 is endian agnostic and means that the
2479 * config rom isn't ready yet. In the bus reset tasklet we
2480 * then set up the real values for the two registers.
2481 *
2482 * We use ohci->lock to avoid racing with the code that sets
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02002483 * ohci->next_config_rom to NULL (see bus_reset_work).
Kristian Høgsberged568912006-12-19 19:58:35 -05002484 */
2485
2486 next_config_rom =
2487 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2488 &next_config_rom_bus, GFP_KERNEL);
2489 if (next_config_rom == NULL)
2490 return -ENOMEM;
2491
Stefan Richter8a8c4732012-04-09 21:40:33 +02002492 spin_lock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002493
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002494 /*
2495 * If there is not an already pending config_rom update,
2496 * push our new allocation into the ohci->next_config_rom
2497 * and then mark the local variable as null so that we
2498 * won't deallocate the new buffer.
2499 *
2500 * OTOH, if there is a pending config_rom update, just
2501 * use that buffer with the new config_rom data, and
2502 * let this routine free the unused DMA allocation.
2503 */
2504
Kristian Høgsberged568912006-12-19 19:58:35 -05002505 if (ohci->next_config_rom == NULL) {
2506 ohci->next_config_rom = next_config_rom;
2507 ohci->next_config_rom_bus = next_config_rom_bus;
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002508 next_config_rom = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -05002509 }
2510
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002511 copy_config_rom(ohci->next_config_rom, config_rom, length);
2512
2513 ohci->next_header = config_rom[0];
2514 ohci->next_config_rom[0] = 0;
2515
2516 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2517
Stefan Richter8a8c4732012-04-09 21:40:33 +02002518 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002519
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002520 /* If we didn't use the DMA allocation, delete it. */
2521 if (next_config_rom != NULL)
2522 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2523 next_config_rom, next_config_rom_bus);
2524
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002525 /*
2526 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05002527 * effect. We clean up the old config rom memory and DMA
2528 * mappings in the bus reset tasklet, since the OHCI
2529 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002530 * takes effect.
2531 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002532
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002533 fw_schedule_bus_reset(&ohci->card, true, true);
2534
2535 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002536}
2537
2538static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
2539{
2540 struct fw_ohci *ohci = fw_ohci(card);
2541
2542 at_context_transmit(&ohci->at_request_ctx, packet);
2543}
2544
2545static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
2546{
2547 struct fw_ohci *ohci = fw_ohci(card);
2548
2549 at_context_transmit(&ohci->at_response_ctx, packet);
2550}
2551
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002552static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
2553{
2554 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002555 struct context *ctx = &ohci->at_request_ctx;
2556 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002557 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002558
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002559 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002560
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002561 if (packet->ack != 0)
2562 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002563
Stefan Richter19593ff2009-10-14 20:40:10 +02002564 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01002565 dma_unmap_single(ohci->card.device, packet->payload_bus,
2566 packet->payload_length, DMA_TO_DEVICE);
2567
Stefan Richter64d21722011-12-20 21:32:46 +01002568 log_ar_at_event(ohci, 'T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002569 driver_data->packet = NULL;
2570 packet->ack = RCODE_CANCELLED;
2571 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002572 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002573 out:
2574 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002575
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002576 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002577}
2578
Stefan Richter53dca512008-12-14 21:47:04 +01002579static int ohci_enable_phys_dma(struct fw_card *card,
2580 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05002581{
2582 struct fw_ohci *ohci = fw_ohci(card);
2583 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002584 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002585
Lubomir Rintel8bc588e2013-12-22 11:34:22 +01002586 if (param_remote_dma)
2587 return 0;
2588
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002589 /*
2590 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2591 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2592 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002593
2594 spin_lock_irqsave(&ohci->lock, flags);
2595
2596 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002597 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05002598 goto out;
2599 }
2600
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002601 /*
2602 * Note, if the node ID contains a non-local bus ID, physical DMA is
2603 * enabled for _all_ nodes on remote buses.
2604 */
Stefan Richter907293d2007-01-23 21:11:43 +01002605
2606 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2607 if (n < 32)
2608 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2609 else
2610 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2611
Kristian Høgsberged568912006-12-19 19:58:35 -05002612 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002613 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01002614 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002615
2616 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05002617}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002618
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002619static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002620{
2621 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002622 unsigned long flags;
2623 u32 value;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002624
Clemens Ladisch60d32972010-06-10 08:24:35 +02002625 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002626 case CSR_STATE_CLEAR:
2627 case CSR_STATE_SET:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002628 if (ohci->is_root &&
2629 (reg_read(ohci, OHCI1394_LinkControlSet) &
2630 OHCI1394_LinkControl_cycleMaster))
Stefan Richterc8a94de2010-06-12 20:34:50 +02002631 value = CSR_STATE_BIT_CMSTR;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002632 else
Stefan Richterc8a94de2010-06-12 20:34:50 +02002633 value = 0;
2634 if (ohci->csr_state_setclear_abdicate)
2635 value |= CSR_STATE_BIT_ABDICATE;
Stefan Richter4a9bde92010-02-20 22:24:43 +01002636
Stefan Richterc8a94de2010-06-12 20:34:50 +02002637 return value;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002638
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002639 case CSR_NODE_IDS:
2640 return reg_read(ohci, OHCI1394_NodeID) << 16;
2641
Clemens Ladisch60d32972010-06-10 08:24:35 +02002642 case CSR_CYCLE_TIME:
2643 return get_cycle_time(ohci);
2644
Clemens Ladischa48777e2010-06-10 08:33:07 +02002645 case CSR_BUS_TIME:
2646 /*
2647 * We might be called just after the cycle timer has wrapped
2648 * around but just before the cycle64Seconds handler, so we
2649 * better check here, too, if the bus time needs to be updated.
2650 */
2651 spin_lock_irqsave(&ohci->lock, flags);
2652 value = update_bus_time(ohci);
2653 spin_unlock_irqrestore(&ohci->lock, flags);
2654 return value;
2655
Clemens Ladisch27a23292010-06-10 08:34:13 +02002656 case CSR_BUSY_TIMEOUT:
2657 value = reg_read(ohci, OHCI1394_ATRetries);
2658 return (value >> 4) & 0x0ffff00f;
2659
Clemens Ladischa1a11322010-06-10 08:35:06 +02002660 case CSR_PRIORITY_BUDGET:
2661 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2662 (ohci->pri_req_max << 8);
2663
Clemens Ladisch60d32972010-06-10 08:24:35 +02002664 default:
2665 WARN_ON(1);
2666 return 0;
Clemens Ladischb6775322010-01-20 09:58:02 +01002667 }
Clemens Ladisch60d32972010-06-10 08:24:35 +02002668}
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002669
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002670static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002671{
2672 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002673 unsigned long flags;
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002674
2675 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002676 case CSR_STATE_CLEAR:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002677 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2678 reg_write(ohci, OHCI1394_LinkControlClear,
2679 OHCI1394_LinkControl_cycleMaster);
2680 flush_writes(ohci);
2681 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002682 if (value & CSR_STATE_BIT_ABDICATE)
2683 ohci->csr_state_setclear_abdicate = false;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002684 break;
2685
2686 case CSR_STATE_SET:
2687 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2688 reg_write(ohci, OHCI1394_LinkControlSet,
2689 OHCI1394_LinkControl_cycleMaster);
2690 flush_writes(ohci);
2691 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002692 if (value & CSR_STATE_BIT_ABDICATE)
2693 ohci->csr_state_setclear_abdicate = true;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002694 break;
2695
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002696 case CSR_NODE_IDS:
2697 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2698 flush_writes(ohci);
2699 break;
2700
Clemens Ladisch9ab50712010-06-10 08:26:48 +02002701 case CSR_CYCLE_TIME:
2702 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2703 reg_write(ohci, OHCI1394_IntEventSet,
2704 OHCI1394_cycleInconsistent);
2705 flush_writes(ohci);
2706 break;
2707
Clemens Ladischa48777e2010-06-10 08:33:07 +02002708 case CSR_BUS_TIME:
2709 spin_lock_irqsave(&ohci->lock, flags);
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002710 ohci->bus_time = (update_bus_time(ohci) & 0x40) |
2711 (value & ~0x7f);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002712 spin_unlock_irqrestore(&ohci->lock, flags);
2713 break;
2714
Clemens Ladisch27a23292010-06-10 08:34:13 +02002715 case CSR_BUSY_TIMEOUT:
2716 value = (value & 0xf) | ((value & 0xf) << 4) |
2717 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2718 reg_write(ohci, OHCI1394_ATRetries, value);
2719 flush_writes(ohci);
2720 break;
2721
Clemens Ladischa1a11322010-06-10 08:35:06 +02002722 case CSR_PRIORITY_BUDGET:
2723 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2724 flush_writes(ohci);
2725 break;
2726
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002727 default:
2728 WARN_ON(1);
2729 break;
2730 }
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002731}
2732
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002733static void flush_iso_completions(struct iso_context *ctx)
David Moore1aa292b2008-07-22 23:23:40 -07002734{
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002735 ctx->base.callback.sc(&ctx->base, ctx->last_timestamp,
2736 ctx->header_length, ctx->header,
2737 ctx->base.callback_data);
2738 ctx->header_length = 0;
2739}
David Moore1aa292b2008-07-22 23:23:40 -07002740
Clemens Ladisch73864012012-03-18 19:04:05 +01002741static void copy_iso_headers(struct iso_context *ctx, const u32 *dma_hdr)
David Moore1aa292b2008-07-22 23:23:40 -07002742{
Clemens Ladisch73864012012-03-18 19:04:05 +01002743 u32 *ctx_hdr;
David Moore1aa292b2008-07-22 23:23:40 -07002744
Clemens Ladisch0699a732013-07-22 21:32:09 +02002745 if (ctx->header_length + ctx->base.header_size > PAGE_SIZE) {
2746 if (ctx->base.drop_overflow_headers)
2747 return;
Clemens Ladisch18d62712012-03-18 19:05:29 +01002748 flush_iso_completions(ctx);
Clemens Ladisch0699a732013-07-22 21:32:09 +02002749 }
David Moore1aa292b2008-07-22 23:23:40 -07002750
Clemens Ladisch73864012012-03-18 19:04:05 +01002751 ctx_hdr = ctx->header + ctx->header_length;
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002752 ctx->last_timestamp = (u16)le32_to_cpu((__force __le32)dma_hdr[0]);
David Moore1aa292b2008-07-22 23:23:40 -07002753
2754 /*
Clemens Ladisch32c507f2012-03-18 19:01:39 +01002755 * The two iso header quadlets are byteswapped to little
2756 * endian by the controller, but we want to present them
2757 * as big endian for consistency with the bus endianness.
David Moore1aa292b2008-07-22 23:23:40 -07002758 */
2759 if (ctx->base.header_size > 0)
Clemens Ladisch73864012012-03-18 19:04:05 +01002760 ctx_hdr[0] = swab32(dma_hdr[1]); /* iso packet header */
David Moore1aa292b2008-07-22 23:23:40 -07002761 if (ctx->base.header_size > 4)
Clemens Ladisch73864012012-03-18 19:04:05 +01002762 ctx_hdr[1] = swab32(dma_hdr[0]); /* timestamp */
David Moore1aa292b2008-07-22 23:23:40 -07002763 if (ctx->base.header_size > 8)
Clemens Ladisch73864012012-03-18 19:04:05 +01002764 memcpy(&ctx_hdr[2], &dma_hdr[2], ctx->base.header_size - 8);
David Moore1aa292b2008-07-22 23:23:40 -07002765 ctx->header_length += ctx->base.header_size;
2766}
2767
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002768static int handle_ir_packet_per_buffer(struct context *context,
2769 struct descriptor *d,
2770 struct descriptor *last)
2771{
2772 struct iso_context *ctx =
2773 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05002774 struct descriptor *pd;
Clemens Ladischa572e682011-10-15 23:12:23 +02002775 u32 buffer_dma;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002776
Stefan Richter872e3302010-07-29 18:19:22 +02002777 for (pd = d; pd <= last; pd++)
David Moorebcee8932007-12-19 15:26:38 -05002778 if (pd->transfer_status)
2779 break;
David Moorebcee8932007-12-19 15:26:38 -05002780 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002781 /* Descriptor(s) not done yet, stop iteration */
2782 return 0;
2783
Clemens Ladischa572e682011-10-15 23:12:23 +02002784 while (!(d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))) {
2785 d++;
2786 buffer_dma = le32_to_cpu(d->data_address);
2787 dma_sync_single_range_for_cpu(context->ohci->card.device,
2788 buffer_dma & PAGE_MASK,
2789 buffer_dma & ~PAGE_MASK,
2790 le16_to_cpu(d->req_count),
2791 DMA_FROM_DEVICE);
2792 }
2793
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002794 copy_iso_headers(ctx, (u32 *) (last + 1));
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002795
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002796 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
2797 flush_iso_completions(ctx);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002798
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002799 return 1;
2800}
2801
Stefan Richter872e3302010-07-29 18:19:22 +02002802/* d == last because each descriptor block is only a single descriptor. */
2803static int handle_ir_buffer_fill(struct context *context,
2804 struct descriptor *d,
2805 struct descriptor *last)
2806{
2807 struct iso_context *ctx =
2808 container_of(context, struct iso_context, context);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002809 unsigned int req_count, res_count, completed;
Clemens Ladischa572e682011-10-15 23:12:23 +02002810 u32 buffer_dma;
Stefan Richter872e3302010-07-29 18:19:22 +02002811
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002812 req_count = le16_to_cpu(last->req_count);
Mark Rutland6aa7de02017-10-23 14:07:29 -07002813 res_count = le16_to_cpu(READ_ONCE(last->res_count));
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002814 completed = req_count - res_count;
2815 buffer_dma = le32_to_cpu(last->data_address);
2816
2817 if (completed > 0) {
2818 ctx->mc_buffer_bus = buffer_dma;
2819 ctx->mc_completed = completed;
2820 }
2821
2822 if (res_count != 0)
Stefan Richter872e3302010-07-29 18:19:22 +02002823 /* Descriptor(s) not done yet, stop iteration */
2824 return 0;
2825
Clemens Ladischa572e682011-10-15 23:12:23 +02002826 dma_sync_single_range_for_cpu(context->ohci->card.device,
2827 buffer_dma & PAGE_MASK,
2828 buffer_dma & ~PAGE_MASK,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002829 completed, DMA_FROM_DEVICE);
Clemens Ladischa572e682011-10-15 23:12:23 +02002830
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002831 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS)) {
Stefan Richter872e3302010-07-29 18:19:22 +02002832 ctx->base.callback.mc(&ctx->base,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002833 buffer_dma + completed,
Stefan Richter872e3302010-07-29 18:19:22 +02002834 ctx->base.callback_data);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002835 ctx->mc_completed = 0;
2836 }
Stefan Richter872e3302010-07-29 18:19:22 +02002837
2838 return 1;
2839}
2840
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002841static void flush_ir_buffer_fill(struct iso_context *ctx)
2842{
2843 dma_sync_single_range_for_cpu(ctx->context.ohci->card.device,
2844 ctx->mc_buffer_bus & PAGE_MASK,
2845 ctx->mc_buffer_bus & ~PAGE_MASK,
2846 ctx->mc_completed, DMA_FROM_DEVICE);
2847
2848 ctx->base.callback.mc(&ctx->base,
2849 ctx->mc_buffer_bus + ctx->mc_completed,
2850 ctx->base.callback_data);
2851 ctx->mc_completed = 0;
2852}
2853
Clemens Ladischa572e682011-10-15 23:12:23 +02002854static inline void sync_it_packet_for_cpu(struct context *context,
2855 struct descriptor *pd)
2856{
2857 __le16 control;
2858 u32 buffer_dma;
2859
2860 /* only packets beginning with OUTPUT_MORE* have data buffers */
2861 if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
2862 return;
2863
2864 /* skip over the OUTPUT_MORE_IMMEDIATE descriptor */
2865 pd += 2;
2866
2867 /*
2868 * If the packet has a header, the first OUTPUT_MORE/LAST descriptor's
2869 * data buffer is in the context program's coherent page and must not
2870 * be synced.
2871 */
2872 if ((le32_to_cpu(pd->data_address) & PAGE_MASK) ==
2873 (context->current_bus & PAGE_MASK)) {
2874 if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
2875 return;
2876 pd++;
2877 }
2878
2879 do {
2880 buffer_dma = le32_to_cpu(pd->data_address);
2881 dma_sync_single_range_for_cpu(context->ohci->card.device,
2882 buffer_dma & PAGE_MASK,
2883 buffer_dma & ~PAGE_MASK,
2884 le16_to_cpu(pd->req_count),
2885 DMA_TO_DEVICE);
2886 control = pd->control;
2887 pd++;
2888 } while (!(control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS)));
2889}
2890
Kristian Høgsberg30200732007-02-16 17:34:39 -05002891static int handle_it_packet(struct context *context,
2892 struct descriptor *d,
2893 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05002894{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002895 struct iso_context *ctx =
2896 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002897 struct descriptor *pd;
Clemens Ladisch73864012012-03-18 19:04:05 +01002898 __be32 *ctx_hdr;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002899
Jay Fenlason31769ce2009-11-21 00:05:56 +01002900 for (pd = d; pd <= last; pd++)
2901 if (pd->transfer_status)
2902 break;
2903 if (pd > last)
2904 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05002905 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002906
Clemens Ladischa572e682011-10-15 23:12:23 +02002907 sync_it_packet_for_cpu(context, d);
2908
Clemens Ladisch0699a732013-07-22 21:32:09 +02002909 if (ctx->header_length + 4 > PAGE_SIZE) {
2910 if (ctx->base.drop_overflow_headers)
2911 return 1;
Clemens Ladisch18d62712012-03-18 19:05:29 +01002912 flush_iso_completions(ctx);
Clemens Ladisch0699a732013-07-22 21:32:09 +02002913 }
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002914
Clemens Ladisch18d62712012-03-18 19:05:29 +01002915 ctx_hdr = ctx->header + ctx->header_length;
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002916 ctx->last_timestamp = le16_to_cpu(last->res_count);
Clemens Ladisch18d62712012-03-18 19:05:29 +01002917 /* Present this value as big-endian to match the receive code */
2918 *ctx_hdr = cpu_to_be32((le16_to_cpu(pd->transfer_status) << 16) |
2919 le16_to_cpu(pd->res_count));
2920 ctx->header_length += 4;
2921
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002922 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
2923 flush_iso_completions(ctx);
2924
Kristian Høgsberg30200732007-02-16 17:34:39 -05002925 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05002926}
2927
Stefan Richter872e3302010-07-29 18:19:22 +02002928static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
2929{
2930 u32 hi = channels >> 32, lo = channels;
2931
2932 reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
2933 reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
2934 reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
2935 reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
2936 mmiowb();
2937 ohci->mc_channels = channels;
2938}
2939
Stefan Richter53dca512008-12-14 21:47:04 +01002940static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01002941 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05002942{
2943 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter872e3302010-07-29 18:19:22 +02002944 struct iso_context *uninitialized_var(ctx);
2945 descriptor_callback_t uninitialized_var(callback);
2946 u64 *uninitialized_var(channels);
2947 u32 *uninitialized_var(mask), uninitialized_var(regs);
Stefan Richter872e3302010-07-29 18:19:22 +02002948 int index, ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05002949
Stefan Richter8a8c4732012-04-09 21:40:33 +02002950 spin_lock_irq(&ohci->lock);
Stefan Richter872e3302010-07-29 18:19:22 +02002951
2952 switch (type) {
2953 case FW_ISO_CONTEXT_TRANSMIT:
2954 mask = &ohci->it_context_mask;
2955 callback = handle_it_packet;
2956 index = ffs(*mask) - 1;
2957 if (index >= 0) {
2958 *mask &= ~(1 << index);
2959 regs = OHCI1394_IsoXmitContextBase(index);
2960 ctx = &ohci->it_context_list[index];
2961 }
2962 break;
2963
2964 case FW_ISO_CONTEXT_RECEIVE:
2965 channels = &ohci->ir_context_channels;
2966 mask = &ohci->ir_context_mask;
2967 callback = handle_ir_packet_per_buffer;
2968 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2969 if (index >= 0) {
2970 *channels &= ~(1ULL << channel);
2971 *mask &= ~(1 << index);
2972 regs = OHCI1394_IsoRcvContextBase(index);
2973 ctx = &ohci->ir_context_list[index];
2974 }
2975 break;
2976
2977 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2978 mask = &ohci->ir_context_mask;
2979 callback = handle_ir_buffer_fill;
2980 index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
2981 if (index >= 0) {
2982 ohci->mc_allocated = true;
2983 *mask &= ~(1 << index);
2984 regs = OHCI1394_IsoRcvContextBase(index);
2985 ctx = &ohci->ir_context_list[index];
2986 }
2987 break;
2988
2989 default:
2990 index = -1;
2991 ret = -ENOSYS;
Stefan Richter4817ed22008-12-21 16:39:46 +01002992 }
Stefan Richter872e3302010-07-29 18:19:22 +02002993
Stefan Richter8a8c4732012-04-09 21:40:33 +02002994 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002995
2996 if (index < 0)
Stefan Richter872e3302010-07-29 18:19:22 +02002997 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002998
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002999 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003000 ctx->header_length = 0;
3001 ctx->header = (void *) __get_free_page(GFP_KERNEL);
Stefan Richter872e3302010-07-29 18:19:22 +02003002 if (ctx->header == NULL) {
3003 ret = -ENOMEM;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003004 goto out;
Stefan Richter872e3302010-07-29 18:19:22 +02003005 }
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003006 ret = context_init(&ctx->context, ohci, regs, callback);
3007 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003008 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05003009
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003010 if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL) {
Stefan Richter872e3302010-07-29 18:19:22 +02003011 set_multichannel_mask(ohci, 0);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003012 ctx->mc_completed = 0;
3013 }
Stefan Richter872e3302010-07-29 18:19:22 +02003014
Kristian Høgsberged568912006-12-19 19:58:35 -05003015 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003016
3017 out_with_header:
3018 free_page((unsigned long)ctx->header);
3019 out:
Stefan Richter8a8c4732012-04-09 21:40:33 +02003020 spin_lock_irq(&ohci->lock);
Stefan Richter872e3302010-07-29 18:19:22 +02003021
3022 switch (type) {
3023 case FW_ISO_CONTEXT_RECEIVE:
3024 *channels |= 1ULL << channel;
3025 break;
3026
3027 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3028 ohci->mc_allocated = false;
3029 break;
3030 }
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003031 *mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02003032
Stefan Richter8a8c4732012-04-09 21:40:33 +02003033 spin_unlock_irq(&ohci->lock);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003034
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003035 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05003036}
3037
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04003038static int ohci_start_iso(struct fw_iso_context *base,
3039 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05003040{
Stefan Richter373b2ed2007-03-04 14:45:18 +01003041 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05003042 struct fw_ohci *ohci = ctx->context.ohci;
Stefan Richter872e3302010-07-29 18:19:22 +02003043 u32 control = IR_CONTEXT_ISOCH_HEADER, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05003044 int index;
3045
Clemens Ladisch44b74d92011-02-23 09:27:40 +01003046 /* the controller cannot start without any queued packets */
3047 if (ctx->context.last->branch_address == 0)
3048 return -ENODATA;
3049
Stefan Richter872e3302010-07-29 18:19:22 +02003050 switch (ctx->base.type) {
3051 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003052 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003053 match = 0;
3054 if (cycle >= 0)
3055 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003056 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05003057
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003058 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
3059 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003060 context_run(&ctx->context, match);
Stefan Richter872e3302010-07-29 18:19:22 +02003061 break;
3062
3063 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3064 control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
3065 /* fall through */
3066 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003067 index = ctx - ohci->ir_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003068 match = (tags << 28) | (sync << 8) | ctx->base.channel;
3069 if (cycle >= 0) {
3070 match |= (cycle & 0x07fff) << 12;
3071 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
3072 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003073
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003074 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
3075 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003076 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003077 context_run(&ctx->context, control);
Maxim Levitskydd237362010-11-29 04:09:50 +02003078
3079 ctx->sync = sync;
3080 ctx->tags = tags;
3081
Stefan Richter872e3302010-07-29 18:19:22 +02003082 break;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003083 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003084
3085 return 0;
3086}
3087
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003088static int ohci_stop_iso(struct fw_iso_context *base)
3089{
3090 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01003091 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003092 int index;
3093
Stefan Richter872e3302010-07-29 18:19:22 +02003094 switch (ctx->base.type) {
3095 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003096 index = ctx - ohci->it_context_list;
3097 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02003098 break;
3099
3100 case FW_ISO_CONTEXT_RECEIVE:
3101 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003102 index = ctx - ohci->ir_context_list;
3103 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02003104 break;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003105 }
3106 flush_writes(ohci);
3107 context_stop(&ctx->context);
Clemens Ladische81cbeb2011-02-16 10:32:11 +01003108 tasklet_kill(&ctx->context.tasklet);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003109
3110 return 0;
3111}
3112
Kristian Høgsberged568912006-12-19 19:58:35 -05003113static void ohci_free_iso_context(struct fw_iso_context *base)
3114{
3115 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01003116 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05003117 unsigned long flags;
3118 int index;
3119
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003120 ohci_stop_iso(base);
3121 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003122 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003123
Kristian Høgsberged568912006-12-19 19:58:35 -05003124 spin_lock_irqsave(&ohci->lock, flags);
3125
Stefan Richter872e3302010-07-29 18:19:22 +02003126 switch (base->type) {
3127 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberged568912006-12-19 19:58:35 -05003128 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05003129 ohci->it_context_mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02003130 break;
3131
3132 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberged568912006-12-19 19:58:35 -05003133 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05003134 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01003135 ohci->ir_context_channels |= 1ULL << base->channel;
Stefan Richter872e3302010-07-29 18:19:22 +02003136 break;
3137
3138 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3139 index = ctx - ohci->ir_context_list;
3140 ohci->ir_context_mask |= 1 << index;
3141 ohci->ir_context_channels |= ohci->mc_channels;
3142 ohci->mc_channels = 0;
3143 ohci->mc_allocated = false;
3144 break;
Kristian Høgsberged568912006-12-19 19:58:35 -05003145 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003146
3147 spin_unlock_irqrestore(&ohci->lock, flags);
3148}
3149
Stefan Richter872e3302010-07-29 18:19:22 +02003150static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
Kristian Høgsberged568912006-12-19 19:58:35 -05003151{
Stefan Richter872e3302010-07-29 18:19:22 +02003152 struct fw_ohci *ohci = fw_ohci(base->card);
3153 unsigned long flags;
3154 int ret;
3155
3156 switch (base->type) {
3157 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3158
3159 spin_lock_irqsave(&ohci->lock, flags);
3160
3161 /* Don't allow multichannel to grab other contexts' channels. */
3162 if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
3163 *channels = ohci->ir_context_channels;
3164 ret = -EBUSY;
3165 } else {
3166 set_multichannel_mask(ohci, *channels);
3167 ret = 0;
3168 }
3169
3170 spin_unlock_irqrestore(&ohci->lock, flags);
3171
3172 break;
3173 default:
3174 ret = -EINVAL;
3175 }
3176
3177 return ret;
3178}
3179
Maxim Levitskydd237362010-11-29 04:09:50 +02003180#ifdef CONFIG_PM
3181static void ohci_resume_iso_dma(struct fw_ohci *ohci)
3182{
3183 int i;
3184 struct iso_context *ctx;
3185
3186 for (i = 0 ; i < ohci->n_ir ; i++) {
3187 ctx = &ohci->ir_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01003188 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02003189 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
3190 }
3191
3192 for (i = 0 ; i < ohci->n_it ; i++) {
3193 ctx = &ohci->it_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01003194 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02003195 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
3196 }
3197}
3198#endif
3199
Stefan Richter872e3302010-07-29 18:19:22 +02003200static int queue_iso_transmit(struct iso_context *ctx,
3201 struct fw_iso_packet *packet,
3202 struct fw_iso_buffer *buffer,
3203 unsigned long payload)
3204{
Kristian Høgsberg30200732007-02-16 17:34:39 -05003205 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05003206 struct fw_iso_packet *p;
3207 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003208 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05003209 u32 z, header_z, payload_z, irq;
3210 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05003211 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05003212
Kristian Høgsberged568912006-12-19 19:58:35 -05003213 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003214 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05003215
3216 if (p->skip)
3217 z = 1;
3218 else
3219 z = 2;
3220 if (p->header_length > 0)
3221 z++;
3222
3223 /* Determine the first page the payload isn't contained in. */
3224 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
3225 if (p->payload_length > 0)
3226 payload_z = end_page - (payload_index >> PAGE_SHIFT);
3227 else
3228 payload_z = 0;
3229
3230 z += payload_z;
3231
3232 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003233 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05003234
Kristian Høgsberg30200732007-02-16 17:34:39 -05003235 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
3236 if (d == NULL)
3237 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05003238
3239 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003240 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05003241 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01003242 /*
3243 * Link the skip address to this descriptor itself. This causes
3244 * a context to skip a cycle whenever lost cycles or FIFO
3245 * overruns occur, without dropping the data. The application
3246 * should then decide whether this is an error condition or not.
3247 * FIXME: Make the context's cycle-lost behaviour configurable?
3248 */
3249 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05003250
3251 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003252 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
3253 IT_HEADER_TAG(p->tag) |
3254 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
3255 IT_HEADER_CHANNEL(ctx->base.channel) |
3256 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05003257 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003258 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05003259 p->payload_length));
3260 }
3261
3262 if (p->header_length > 0) {
3263 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003264 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05003265 memcpy(&d[z], p->header, p->header_length);
3266 }
3267
3268 pd = d + z - payload_z;
3269 payload_end_index = payload_index + p->payload_length;
3270 for (i = 0; i < payload_z; i++) {
3271 page = payload_index >> PAGE_SHIFT;
3272 offset = payload_index & ~PAGE_MASK;
3273 next_page_index = (page + 1) << PAGE_SHIFT;
3274 length =
3275 min(next_page_index, payload_end_index) - payload_index;
3276 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003277
3278 page_bus = page_private(buffer->pages[page]);
3279 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05003280
Clemens Ladischa572e682011-10-15 23:12:23 +02003281 dma_sync_single_range_for_device(ctx->context.ohci->card.device,
3282 page_bus, offset, length,
3283 DMA_TO_DEVICE);
3284
Kristian Høgsberged568912006-12-19 19:58:35 -05003285 payload_index += length;
3286 }
3287
Kristian Høgsberged568912006-12-19 19:58:35 -05003288 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003289 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05003290 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003291 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05003292
Kristian Høgsberg30200732007-02-16 17:34:39 -05003293 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003294 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
3295 DESCRIPTOR_STATUS |
3296 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05003297 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05003298
Kristian Høgsberg30200732007-02-16 17:34:39 -05003299 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05003300
3301 return 0;
3302}
Stefan Richter373b2ed2007-03-04 14:45:18 +01003303
Stefan Richter872e3302010-07-29 18:19:22 +02003304static int queue_iso_packet_per_buffer(struct iso_context *ctx,
3305 struct fw_iso_packet *packet,
3306 struct fw_iso_buffer *buffer,
3307 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003308{
Clemens Ladischa572e682011-10-15 23:12:23 +02003309 struct device *device = ctx->context.ohci->card.device;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003310 struct descriptor *d, *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003311 dma_addr_t d_bus, page_bus;
3312 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05003313 int i, j, length;
3314 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003315
3316 /*
David Moore1aa292b2008-07-22 23:23:40 -07003317 * The OHCI controller puts the isochronous header and trailer in the
3318 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003319 */
Stefan Richter872e3302010-07-29 18:19:22 +02003320 packet_count = packet->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07003321 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003322
3323 /* Get header size in number of descriptors. */
3324 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
3325 page = payload >> PAGE_SHIFT;
3326 offset = payload & ~PAGE_MASK;
Stefan Richter872e3302010-07-29 18:19:22 +02003327 payload_per_buffer = packet->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003328
3329 for (i = 0; i < packet_count; i++) {
3330 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05003331 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003332 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05003333 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003334 if (d == NULL)
3335 return -ENOMEM;
3336
David Moorebcee8932007-12-19 15:26:38 -05003337 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
3338 DESCRIPTOR_INPUT_MORE);
Stefan Richter872e3302010-07-29 18:19:22 +02003339 if (packet->skip && i == 0)
David Moorebcee8932007-12-19 15:26:38 -05003340 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003341 d->req_count = cpu_to_le16(header_size);
3342 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05003343 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003344 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
3345
David Moorebcee8932007-12-19 15:26:38 -05003346 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003347 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05003348 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003349 pd++;
David Moorebcee8932007-12-19 15:26:38 -05003350 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3351 DESCRIPTOR_INPUT_MORE);
3352
3353 if (offset + rest < PAGE_SIZE)
3354 length = rest;
3355 else
3356 length = PAGE_SIZE - offset;
3357 pd->req_count = cpu_to_le16(length);
3358 pd->res_count = pd->req_count;
3359 pd->transfer_status = 0;
3360
3361 page_bus = page_private(buffer->pages[page]);
3362 pd->data_address = cpu_to_le32(page_bus + offset);
3363
Clemens Ladischa572e682011-10-15 23:12:23 +02003364 dma_sync_single_range_for_device(device, page_bus,
3365 offset, length,
3366 DMA_FROM_DEVICE);
3367
David Moorebcee8932007-12-19 15:26:38 -05003368 offset = (offset + length) & ~PAGE_MASK;
3369 rest -= length;
3370 if (offset == 0)
3371 page++;
3372 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003373 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3374 DESCRIPTOR_INPUT_LAST |
3375 DESCRIPTOR_BRANCH_ALWAYS);
Stefan Richter872e3302010-07-29 18:19:22 +02003376 if (packet->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003377 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3378
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003379 context_append(&ctx->context, d, z, header_z);
3380 }
3381
3382 return 0;
3383}
3384
Stefan Richter872e3302010-07-29 18:19:22 +02003385static int queue_iso_buffer_fill(struct iso_context *ctx,
3386 struct fw_iso_packet *packet,
3387 struct fw_iso_buffer *buffer,
3388 unsigned long payload)
3389{
3390 struct descriptor *d;
3391 dma_addr_t d_bus, page_bus;
3392 int page, offset, rest, z, i, length;
3393
3394 page = payload >> PAGE_SHIFT;
3395 offset = payload & ~PAGE_MASK;
3396 rest = packet->payload_length;
3397
3398 /* We need one descriptor for each page in the buffer. */
3399 z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
3400
3401 if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
3402 return -EFAULT;
3403
3404 for (i = 0; i < z; i++) {
3405 d = context_get_descriptors(&ctx->context, 1, &d_bus);
3406 if (d == NULL)
3407 return -ENOMEM;
3408
3409 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
3410 DESCRIPTOR_BRANCH_ALWAYS);
3411 if (packet->skip && i == 0)
3412 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
3413 if (packet->interrupt && i == z - 1)
3414 d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3415
3416 if (offset + rest < PAGE_SIZE)
3417 length = rest;
3418 else
3419 length = PAGE_SIZE - offset;
3420 d->req_count = cpu_to_le16(length);
3421 d->res_count = d->req_count;
3422 d->transfer_status = 0;
3423
3424 page_bus = page_private(buffer->pages[page]);
3425 d->data_address = cpu_to_le32(page_bus + offset);
3426
Clemens Ladischa572e682011-10-15 23:12:23 +02003427 dma_sync_single_range_for_device(ctx->context.ohci->card.device,
3428 page_bus, offset, length,
3429 DMA_FROM_DEVICE);
3430
Stefan Richter872e3302010-07-29 18:19:22 +02003431 rest -= length;
3432 offset = 0;
3433 page++;
3434
3435 context_append(&ctx->context, d, 1, 0);
3436 }
3437
3438 return 0;
3439}
3440
Stefan Richter53dca512008-12-14 21:47:04 +01003441static int ohci_queue_iso(struct fw_iso_context *base,
3442 struct fw_iso_packet *packet,
3443 struct fw_iso_buffer *buffer,
3444 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003445{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003446 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05003447 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02003448 int ret = -ENOSYS;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003449
David Moorefe5ca632008-01-06 17:21:41 -05003450 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02003451 switch (base->type) {
3452 case FW_ISO_CONTEXT_TRANSMIT:
3453 ret = queue_iso_transmit(ctx, packet, buffer, payload);
3454 break;
3455 case FW_ISO_CONTEXT_RECEIVE:
3456 ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
3457 break;
3458 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3459 ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
3460 break;
3461 }
David Moorefe5ca632008-01-06 17:21:41 -05003462 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
3463
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003464 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003465}
3466
Clemens Ladisch13882a82011-05-02 09:33:56 +02003467static void ohci_flush_queue_iso(struct fw_iso_context *base)
3468{
3469 struct context *ctx =
3470 &container_of(base, struct iso_context, base)->context;
3471
3472 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladisch13882a82011-05-02 09:33:56 +02003473}
3474
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003475static int ohci_flush_iso_completions(struct fw_iso_context *base)
3476{
3477 struct iso_context *ctx = container_of(base, struct iso_context, base);
3478 int ret = 0;
3479
3480 tasklet_disable(&ctx->context.tasklet);
3481
3482 if (!test_and_set_bit_lock(0, &ctx->flushing_completions)) {
3483 context_tasklet((unsigned long)&ctx->context);
3484
3485 switch (base->type) {
3486 case FW_ISO_CONTEXT_TRANSMIT:
3487 case FW_ISO_CONTEXT_RECEIVE:
3488 if (ctx->header_length != 0)
3489 flush_iso_completions(ctx);
3490 break;
3491 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3492 if (ctx->mc_completed != 0)
3493 flush_ir_buffer_fill(ctx);
3494 break;
3495 default:
3496 ret = -ENOSYS;
3497 }
3498
3499 clear_bit_unlock(0, &ctx->flushing_completions);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01003500 smp_mb__after_atomic();
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003501 }
3502
3503 tasklet_enable(&ctx->context.tasklet);
3504
3505 return ret;
3506}
3507
Stefan Richter21ebcd12007-01-14 15:29:07 +01003508static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003509 .enable = ohci_enable,
Stefan Richter02d37be2010-07-08 16:09:06 +02003510 .read_phy_reg = ohci_read_phy_reg,
Kristian Høgsberged568912006-12-19 19:58:35 -05003511 .update_phy_reg = ohci_update_phy_reg,
3512 .set_config_rom = ohci_set_config_rom,
3513 .send_request = ohci_send_request,
3514 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05003515 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05003516 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter0fcff4e2010-06-12 20:35:52 +02003517 .read_csr = ohci_read_csr,
3518 .write_csr = ohci_write_csr,
Kristian Høgsberged568912006-12-19 19:58:35 -05003519
3520 .allocate_iso_context = ohci_allocate_iso_context,
3521 .free_iso_context = ohci_free_iso_context,
Stefan Richter872e3302010-07-29 18:19:22 +02003522 .set_iso_channels = ohci_set_iso_channels,
Kristian Høgsberged568912006-12-19 19:58:35 -05003523 .queue_iso = ohci_queue_iso,
Clemens Ladisch13882a82011-05-02 09:33:56 +02003524 .flush_queue_iso = ohci_flush_queue_iso,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003525 .flush_iso_completions = ohci_flush_iso_completions,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05003526 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003527 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05003528};
3529
Stefan Richter2ed0f182008-03-01 12:35:29 +01003530#ifdef CONFIG_PPC_PMAC
Stefan Richter5da3dac2010-04-02 14:05:02 +02003531static void pmac_ohci_on(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003532{
3533 if (machine_is(powermac)) {
3534 struct device_node *ofn = pci_device_to_OF_node(dev);
3535
3536 if (ofn) {
3537 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
3538 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
3539 }
3540 }
3541}
3542
Stefan Richter5da3dac2010-04-02 14:05:02 +02003543static void pmac_ohci_off(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003544{
3545 if (machine_is(powermac)) {
3546 struct device_node *ofn = pci_device_to_OF_node(dev);
3547
3548 if (ofn) {
3549 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
3550 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
3551 }
3552 }
3553}
3554#else
Stefan Richter5da3dac2010-04-02 14:05:02 +02003555static inline void pmac_ohci_on(struct pci_dev *dev) {}
3556static inline void pmac_ohci_off(struct pci_dev *dev) {}
Stefan Richter2ed0f182008-03-01 12:35:29 +01003557#endif /* CONFIG_PPC_PMAC */
3558
Bill Pemberton03f94c02012-11-19 13:22:57 -05003559static int pci_probe(struct pci_dev *dev,
Stefan Richter53dca512008-12-14 21:47:04 +01003560 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05003561{
3562 struct fw_ohci *ohci;
Stefan Richteraa0170f2010-10-17 14:09:12 +02003563 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05003564 u64 guid;
Maxim Levitskydd237362010-11-29 04:09:50 +02003565 int i, err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003566 size_t size;
3567
Stefan Richter7f7e37112011-07-10 00:23:03 +02003568 if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
3569 dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
3570 return -ENOSYS;
3571 }
3572
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003573 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05003574 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01003575 err = -ENOMEM;
3576 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05003577 }
3578
3579 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
3580
Stefan Richter5da3dac2010-04-02 14:05:02 +02003581 pmac_ohci_on(dev);
Stefan Richter130d5492008-03-24 20:55:28 +01003582
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003583 err = pci_enable_device(dev);
3584 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003585 dev_err(&dev->dev, "failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01003586 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05003587 }
3588
3589 pci_set_master(dev);
3590 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
3591 pci_set_drvdata(dev, ohci);
3592
3593 spin_lock_init(&ohci->lock);
Stefan Richter02d37be2010-07-08 16:09:06 +02003594 mutex_init(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -05003595
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02003596 INIT_WORK(&ohci->bus_reset_work, bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05003597
Clemens Ladisch7baab9a2012-06-04 21:28:07 +02003598 if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM) ||
3599 pci_resource_len(dev, 0) < OHCI1394_REGISTER_SIZE) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003600 ohci_err(ohci, "invalid MMIO resource\n");
Clemens Ladisch7baab9a2012-06-04 21:28:07 +02003601 err = -ENXIO;
3602 goto fail_disable;
3603 }
3604
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003605 err = pci_request_region(dev, 0, ohci_driver_name);
3606 if (err) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003607 ohci_err(ohci, "MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003608 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05003609 }
3610
3611 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
3612 if (ohci->registers == NULL) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003613 ohci_err(ohci, "failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003614 err = -ENXIO;
3615 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05003616 }
3617
Stefan Richter4a635592010-02-21 17:58:01 +01003618 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
Stefan Richter9993e0f2010-12-07 20:32:40 +01003619 if ((ohci_quirks[i].vendor == dev->vendor) &&
3620 (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
3621 ohci_quirks[i].device == dev->device) &&
3622 (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
3623 ohci_quirks[i].revision >= dev->revision)) {
Stefan Richter4a635592010-02-21 17:58:01 +01003624 ohci->quirks = ohci_quirks[i].flags;
3625 break;
3626 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01003627 if (param_quirks)
3628 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01003629
Clemens Ladischec766a72010-11-30 08:25:17 +01003630 /*
3631 * Because dma_alloc_coherent() allocates at least one page,
3632 * we save space by using a common buffer for the AR request/
3633 * response descriptors and the self IDs buffer.
3634 */
3635 BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
3636 BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
3637 ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
3638 PAGE_SIZE,
3639 &ohci->misc_buffer_bus,
3640 GFP_KERNEL);
3641 if (!ohci->misc_buffer) {
3642 err = -ENOMEM;
3643 goto fail_iounmap;
3644 }
3645
3646 err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003647 OHCI1394_AsReqRcvContextControlSet);
3648 if (err < 0)
Clemens Ladischec766a72010-11-30 08:25:17 +01003649 goto fail_misc_buf;
Kristian Høgsberged568912006-12-19 19:58:35 -05003650
Clemens Ladischec766a72010-11-30 08:25:17 +01003651 err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003652 OHCI1394_AsRspRcvContextControlSet);
3653 if (err < 0)
3654 goto fail_arreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003655
Clemens Ladischc088ab302010-11-30 08:24:01 +01003656 err = context_init(&ohci->at_request_ctx, ohci,
3657 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
3658 if (err < 0)
3659 goto fail_arrsp_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003660
Clemens Ladischc088ab302010-11-30 08:24:01 +01003661 err = context_init(&ohci->at_response_ctx, ohci,
3662 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
3663 if (err < 0)
3664 goto fail_atreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003665
Kristian Høgsberged568912006-12-19 19:58:35 -05003666 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01003667 ohci->ir_context_channels = ~0ULL;
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003668 ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003669 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003670 ohci->ir_context_mask = ohci->ir_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003671 ohci->n_ir = hweight32(ohci->ir_context_mask);
3672 size = sizeof(struct iso_context) * ohci->n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05003673 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
3674
Stefan Richter4802f162010-02-21 17:58:52 +01003675 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003676 ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
Stefan Richter100ceb62015-11-03 01:46:21 +01003677 /* JMicron JMB38x often shows 0 at first read, just ignore it */
3678 if (!ohci->it_context_support) {
3679 ohci_notice(ohci, "overriding IsoXmitIntMask\n");
3680 ohci->it_context_support = 0xf;
3681 }
Stefan Richter4802f162010-02-21 17:58:52 +01003682 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003683 ohci->it_context_mask = ohci->it_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003684 ohci->n_it = hweight32(ohci->it_context_mask);
3685 size = sizeof(struct iso_context) * ohci->n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01003686 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
3687
Kristian Høgsberged568912006-12-19 19:58:35 -05003688 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003689 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01003690 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003691 }
3692
Stefan Richteraf531222013-08-05 15:10:38 +02003693 ohci->self_id = ohci->misc_buffer + PAGE_SIZE/2;
Clemens Ladischec766a72010-11-30 08:25:17 +01003694 ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
Kristian Høgsberged568912006-12-19 19:58:35 -05003695
Kristian Høgsberged568912006-12-19 19:58:35 -05003696 bus_options = reg_read(ohci, OHCI1394_BusOptions);
3697 max_receive = (bus_options >> 12) & 0xf;
3698 link_speed = bus_options & 0x7;
3699 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
3700 reg_read(ohci, OHCI1394_GUIDLo);
3701
Peter Hurley247fd502013-03-27 06:59:58 -04003702 if (!(ohci->quirks & QUIRK_NO_MSI))
3703 pci_enable_msi(dev);
3704 if (request_irq(dev->irq, irq_handler,
3705 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
3706 ohci_driver_name, ohci)) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003707 ohci_err(ohci, "failed to allocate interrupt %d\n", dev->irq);
Peter Hurley247fd502013-03-27 06:59:58 -04003708 err = -EIO;
3709 goto fail_msi;
3710 }
3711
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003712 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003713 if (err)
Peter Hurley247fd502013-03-27 06:59:58 -04003714 goto fail_irq;
Kristian Høgsberged568912006-12-19 19:58:35 -05003715
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01003716 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
Peter Hurleyde97cb62013-03-26 11:54:06 -04003717 ohci_notice(ohci,
3718 "added OHCI v%x.%x device as card %d, "
Stefan Richterfcd46b32014-01-18 17:32:20 +01003719 "%d IR + %d IT contexts, quirks 0x%x%s\n",
Peter Hurleyde97cb62013-03-26 11:54:06 -04003720 version >> 16, version & 0xff, ohci->card.index,
Stefan Richterfcd46b32014-01-18 17:32:20 +01003721 ohci->n_ir, ohci->n_it, ohci->quirks,
3722 reg_read(ohci, OHCI1394_PhyUpperBound) ?
Stefan Richter2fe20232014-05-29 15:23:26 +02003723 ", physUB" : "");
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003724
Kristian Høgsberged568912006-12-19 19:58:35 -05003725 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003726
Peter Hurley247fd502013-03-27 06:59:58 -04003727 fail_irq:
3728 free_irq(dev->irq, ohci);
3729 fail_msi:
3730 pci_disable_msi(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01003731 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003732 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01003733 kfree(ohci->it_context_list);
3734 context_release(&ohci->at_response_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003735 fail_atreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003736 context_release(&ohci->at_request_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003737 fail_arrsp_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003738 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003739 fail_arreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003740 ar_context_release(&ohci->ar_request_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003741 fail_misc_buf:
3742 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3743 ohci->misc_buffer, ohci->misc_buffer_bus);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003744 fail_iounmap:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003745 pci_iounmap(dev, ohci->registers);
3746 fail_iomem:
3747 pci_release_region(dev, 0);
3748 fail_disable:
3749 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01003750 fail_free:
Oleg Drokind838d2c02011-03-11 04:17:27 +03003751 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003752 pmac_ohci_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01003753 fail:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003754 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003755}
3756
3757static void pci_remove(struct pci_dev *dev)
3758{
Peter Hurley8db49142013-03-27 06:59:59 -04003759 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05003760
Peter Hurley8db49142013-03-27 06:59:59 -04003761 /*
3762 * If the removal is happening from the suspend state, LPS won't be
3763 * enabled and host registers (eg., IntMaskClear) won't be accessible.
3764 */
3765 if (reg_read(ohci, OHCI1394_HCControlSet) & OHCI1394_HCControl_LPS) {
3766 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
3767 flush_writes(ohci);
3768 }
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02003769 cancel_work_sync(&ohci->bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05003770 fw_core_remove_card(&ohci->card);
3771
Kristian Høgsbergc781c062007-05-07 20:33:32 -04003772 /*
3773 * FIXME: Fail all pending packets here, now that the upper
3774 * layers can't queue any more.
3775 */
Kristian Høgsberged568912006-12-19 19:58:35 -05003776
3777 software_reset(ohci);
3778 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003779
3780 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
3781 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3782 ohci->next_config_rom, ohci->next_config_rom_bus);
3783 if (ohci->config_rom)
3784 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3785 ohci->config_rom, ohci->config_rom_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003786 ar_context_release(&ohci->ar_request_ctx);
3787 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003788 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3789 ohci->misc_buffer, ohci->misc_buffer_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003790 context_release(&ohci->at_request_ctx);
3791 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003792 kfree(ohci->it_context_list);
3793 kfree(ohci->ir_context_list);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003794 pci_disable_msi(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003795 pci_iounmap(dev, ohci->registers);
3796 pci_release_region(dev, 0);
3797 pci_disable_device(dev);
Oleg Drokind838d2c02011-03-11 04:17:27 +03003798 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003799 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003800
Stefan Richter64d21722011-12-20 21:32:46 +01003801 dev_notice(&dev->dev, "removed fw-ohci device\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05003802}
3803
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003804#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01003805static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003806{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003807 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003808 int err;
3809
3810 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003811 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003812 if (err) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003813 ohci_err(ohci, "pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003814 return err;
3815 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01003816 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02003817 if (err)
Peter Hurleyde97cb62013-03-26 11:54:06 -04003818 ohci_err(ohci, "pci_set_power_state failed with %d\n", err);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003819 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003820
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003821 return 0;
3822}
3823
Stefan Richter2ed0f182008-03-01 12:35:29 +01003824static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003825{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003826 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003827 int err;
3828
Stefan Richter5da3dac2010-04-02 14:05:02 +02003829 pmac_ohci_on(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003830 pci_set_power_state(dev, PCI_D0);
3831 pci_restore_state(dev);
3832 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003833 if (err) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003834 ohci_err(ohci, "pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003835 return err;
3836 }
3837
Maxim Levitsky8662b6b2010-11-29 04:09:49 +02003838 /* Some systems don't setup GUID register on resume from ram */
3839 if (!reg_read(ohci, OHCI1394_GUIDLo) &&
3840 !reg_read(ohci, OHCI1394_GUIDHi)) {
3841 reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
3842 reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
3843 }
3844
Maxim Levitskydd237362010-11-29 04:09:50 +02003845 err = ohci_enable(&ohci->card, NULL, 0);
Maxim Levitskydd237362010-11-29 04:09:50 +02003846 if (err)
3847 return err;
3848
3849 ohci_resume_iso_dma(ohci);
Stefan Richter693a50b2011-01-01 15:17:05 +01003850
Maxim Levitskydd237362010-11-29 04:09:50 +02003851 return 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003852}
3853#endif
3854
Németh Mártona67483d2010-01-10 13:14:26 +01003855static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003856 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
3857 { }
3858};
3859
3860MODULE_DEVICE_TABLE(pci, pci_table);
3861
3862static struct pci_driver fw_ohci_pci_driver = {
3863 .name = ohci_driver_name,
3864 .id_table = pci_table,
3865 .probe = pci_probe,
3866 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003867#ifdef CONFIG_PM
3868 .resume = pci_resume,
3869 .suspend = pci_suspend,
3870#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05003871};
3872
Stephan Gatzka7a723c62013-08-26 20:50:04 +02003873static int __init fw_ohci_init(void)
3874{
Stephan Gatzkadb9ae8f2013-08-26 20:50:05 +02003875 selfid_workqueue = alloc_workqueue(KBUILD_MODNAME, WQ_MEM_RECLAIM, 0);
3876 if (!selfid_workqueue)
3877 return -ENOMEM;
3878
Stephan Gatzka7a723c62013-08-26 20:50:04 +02003879 return pci_register_driver(&fw_ohci_pci_driver);
3880}
3881
3882static void __exit fw_ohci_cleanup(void)
3883{
3884 pci_unregister_driver(&fw_ohci_pci_driver);
Stephan Gatzkadb9ae8f2013-08-26 20:50:05 +02003885 destroy_workqueue(selfid_workqueue);
Stephan Gatzka7a723c62013-08-26 20:50:04 +02003886}
3887
3888module_init(fw_ohci_init);
3889module_exit(fw_ohci_cleanup);
Axel Linfe2af112012-04-03 10:07:01 +08003890
Kristian Høgsberged568912006-12-19 19:58:35 -05003891MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
3892MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
3893MODULE_LICENSE("GPL");
3894
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003895/* Provide a module alias so root-on-sbp2 initrds don't break. */
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003896MODULE_ALIAS("ohci1394");