blob: f71c497393a6f15def13bd96df63011c657380e5 [file] [log] [blame]
Thomas Gleixnerc942fdd2019-05-27 08:55:06 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Sandeep Paulraj358934a2009-12-16 22:02:18 +00002/*
3 * Copyright (C) 2009 Texas Instruments.
Brian Niebuhr43abb112010-10-06 18:34:47 +05304 * Copyright (C) 2010 EF Johnson Technologies
Sandeep Paulraj358934a2009-12-16 22:02:18 +00005 */
6
7#include <linux/interrupt.h>
8#include <linux/io.h>
Linus Walleij101a68e2019-01-07 16:51:55 +01009#include <linux/gpio/consumer.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000010#include <linux/module.h>
11#include <linux/delay.h>
12#include <linux/platform_device.h>
13#include <linux/err.h>
14#include <linux/clk.h>
Matt Porter048177c2012-08-22 21:09:36 -040015#include <linux/dmaengine.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000016#include <linux/dma-mapping.h>
Murali Karicheriaae71472012-12-11 16:20:39 -050017#include <linux/of.h>
18#include <linux/of_device.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000019#include <linux/spi/spi.h>
20#include <linux/spi/spi_bitbang.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000022
Arnd Bergmannec2a0832012-08-24 15:11:34 +020023#include <linux/platform_data/spi-davinci.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000024
Sandeep Paulraj358934a2009-12-16 22:02:18 +000025#define CS_DEFAULT 0xFF
26
Sandeep Paulraj358934a2009-12-16 22:02:18 +000027#define SPIFMT_PHASE_MASK BIT(16)
28#define SPIFMT_POLARITY_MASK BIT(17)
29#define SPIFMT_DISTIMER_MASK BIT(18)
30#define SPIFMT_SHIFTDIR_MASK BIT(20)
31#define SPIFMT_WAITENA_MASK BIT(21)
32#define SPIFMT_PARITYENA_MASK BIT(22)
33#define SPIFMT_ODD_PARITY_MASK BIT(23)
34#define SPIFMT_WDELAY_MASK 0x3f000000u
35#define SPIFMT_WDELAY_SHIFT 24
Brian Niebuhr7fe00922010-08-13 13:27:23 +053036#define SPIFMT_PRESCALE_SHIFT 8
Sandeep Paulraj358934a2009-12-16 22:02:18 +000037
Sandeep Paulraj358934a2009-12-16 22:02:18 +000038/* SPIPC0 */
39#define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
40#define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
41#define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
42#define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000043
44#define SPIINT_MASKALL 0x0101035F
Brian Niebuhre0d205e2010-09-02 16:52:06 +053045#define SPIINT_MASKINT 0x0000015F
46#define SPI_INTLVL_1 0x000001FF
47#define SPI_INTLVL_0 0x00000000
Sandeep Paulraj358934a2009-12-16 22:02:18 +000048
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053049/* SPIDAT1 (upper 16 bit defines) */
50#define SPIDAT1_CSHOLD_MASK BIT(12)
Murali Karicheri365a7bb2014-09-16 14:25:05 +030051#define SPIDAT1_WDEL BIT(10)
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053052
53/* SPIGCR1 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000054#define SPIGCR1_CLKMOD_MASK BIT(1)
55#define SPIGCR1_MASTER_MASK BIT(0)
Brian Niebuhr3f27b572010-10-06 18:25:43 +053056#define SPIGCR1_POWERDOWN_MASK BIT(8)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000057#define SPIGCR1_LOOPBACK_MASK BIT(16)
Sekhar Nori8e206f12010-08-20 16:20:49 +053058#define SPIGCR1_SPIENA_MASK BIT(24)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000059
60/* SPIBUF */
61#define SPIBUF_TXFULL_MASK BIT(29)
62#define SPIBUF_RXEMPTY_MASK BIT(31)
63
Brian Niebuhr7abbf232010-08-19 15:07:38 +053064/* SPIDELAY */
65#define SPIDELAY_C2TDELAY_SHIFT 24
66#define SPIDELAY_C2TDELAY_MASK (0xFF << SPIDELAY_C2TDELAY_SHIFT)
67#define SPIDELAY_T2CDELAY_SHIFT 16
68#define SPIDELAY_T2CDELAY_MASK (0xFF << SPIDELAY_T2CDELAY_SHIFT)
69#define SPIDELAY_T2EDELAY_SHIFT 8
70#define SPIDELAY_T2EDELAY_MASK (0xFF << SPIDELAY_T2EDELAY_SHIFT)
71#define SPIDELAY_C2EDELAY_SHIFT 0
72#define SPIDELAY_C2EDELAY_MASK 0xFF
73
Sandeep Paulraj358934a2009-12-16 22:02:18 +000074/* Error Masks */
75#define SPIFLG_DLEN_ERR_MASK BIT(0)
76#define SPIFLG_TIMEOUT_MASK BIT(1)
77#define SPIFLG_PARERR_MASK BIT(2)
78#define SPIFLG_DESYNC_MASK BIT(3)
79#define SPIFLG_BITERR_MASK BIT(4)
80#define SPIFLG_OVRRUN_MASK BIT(6)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000081#define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
Brian Niebuhr839c9962010-08-23 16:39:19 +053082#define SPIFLG_ERROR_MASK (SPIFLG_DLEN_ERR_MASK \
83 | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
84 | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
85 | SPIFLG_OVRRUN_MASK)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000086
Sandeep Paulraj358934a2009-12-16 22:02:18 +000087#define SPIINT_DMA_REQ_EN BIT(16)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000088
Sandeep Paulraj358934a2009-12-16 22:02:18 +000089/* SPI Controller registers */
90#define SPIGCR0 0x00
91#define SPIGCR1 0x04
92#define SPIINT 0x08
93#define SPILVL 0x0c
94#define SPIFLG 0x10
95#define SPIPC0 0x14
Sandeep Paulraj358934a2009-12-16 22:02:18 +000096#define SPIDAT1 0x3c
97#define SPIBUF 0x40
Sandeep Paulraj358934a2009-12-16 22:02:18 +000098#define SPIDELAY 0x48
99#define SPIDEF 0x4c
100#define SPIFMT0 0x50
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000101
Frode Isaksen0718b762017-02-23 19:01:59 +0100102#define DMA_MIN_BYTES 16
103
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000104/* SPI Controller driver's private data. */
105struct davinci_spi {
106 struct spi_bitbang bitbang;
107 struct clk *clk;
108
109 u8 version;
110 resource_size_t pbase;
111 void __iomem *base;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530112 u32 irq;
113 struct completion done;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000114
115 const void *tx;
116 void *rx;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530117 int rcount;
118 int wcount;
Matt Porter048177c2012-08-22 21:09:36 -0400119
120 struct dma_chan *dma_rx;
121 struct dma_chan *dma_tx;
Matt Porter048177c2012-08-22 21:09:36 -0400122
Murali Karicheriaae71472012-12-11 16:20:39 -0500123 struct davinci_spi_platform_data pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000124
125 void (*get_rx)(u32 rx_data, struct davinci_spi *);
126 u32 (*get_tx)(struct davinci_spi *);
127
Murali Karicheri7480e752014-07-31 20:33:14 +0300128 u8 *bytes_per_word;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500129
130 u8 prescaler_limit;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000131};
132
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530133static struct davinci_spi_config davinci_spi_default_cfg;
134
Sekhar Nori212d4b62010-10-11 10:41:39 +0530135static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000136{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530137 if (dspi->rx) {
138 u8 *rx = dspi->rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530139 *rx++ = (u8)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530140 dspi->rx = rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530141 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000142}
143
Sekhar Nori212d4b62010-10-11 10:41:39 +0530144static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000145{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530146 if (dspi->rx) {
147 u16 *rx = dspi->rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530148 *rx++ = (u16)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530149 dspi->rx = rx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530150 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000151}
152
Sekhar Nori212d4b62010-10-11 10:41:39 +0530153static u32 davinci_spi_tx_buf_u8(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000154{
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530155 u32 data = 0;
Jingoo Han859c3372014-09-02 11:48:00 +0900156
Sekhar Nori212d4b62010-10-11 10:41:39 +0530157 if (dspi->tx) {
158 const u8 *tx = dspi->tx;
Jingoo Han859c3372014-09-02 11:48:00 +0900159
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530160 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530161 dspi->tx = tx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530162 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000163 return data;
164}
165
Sekhar Nori212d4b62010-10-11 10:41:39 +0530166static u32 davinci_spi_tx_buf_u16(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000167{
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530168 u32 data = 0;
Jingoo Han859c3372014-09-02 11:48:00 +0900169
Sekhar Nori212d4b62010-10-11 10:41:39 +0530170 if (dspi->tx) {
171 const u16 *tx = dspi->tx;
Jingoo Han859c3372014-09-02 11:48:00 +0900172
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530173 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530174 dspi->tx = tx;
Brian Niebuhr53d454a12010-08-19 17:04:25 +0530175 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000176 return data;
177}
178
179static inline void set_io_bits(void __iomem *addr, u32 bits)
180{
181 u32 v = ioread32(addr);
182
183 v |= bits;
184 iowrite32(v, addr);
185}
186
187static inline void clear_io_bits(void __iomem *addr, u32 bits)
188{
189 u32 v = ioread32(addr);
190
191 v &= ~bits;
192 iowrite32(v, addr);
193}
194
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000195/*
196 * Interface to control the chip select signal
197 */
198static void davinci_spi_chipselect(struct spi_device *spi, int value)
199{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530200 struct davinci_spi *dspi;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300201 struct davinci_spi_config *spicfg = spi->controller_data;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530202 u8 chip_sel = spi->chip_select;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530203 u16 spidat1 = CS_DEFAULT;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000204
Sekhar Nori212d4b62010-10-11 10:41:39 +0530205 dspi = spi_master_get_devdata(spi->master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000206
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300207 /* program delay transfers if tx_delay is non zero */
Bartosz Golaszewski563a53f2018-08-10 11:13:52 +0200208 if (spicfg && spicfg->wdelay)
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300209 spidat1 |= SPIDAT1_WDEL;
210
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000211 /*
212 * Board specific chip select logic decides the polarity and cs
213 * line for the controller
214 */
Linus Walleij101a68e2019-01-07 16:51:55 +0100215 if (spi->cs_gpiod) {
216 /*
217 * FIXME: is this code ever executed? This host does not
218 * set SPI_MASTER_GPIO_SS so this chipselect callback should
219 * not get called from the SPI core when we are using
220 * GPIOs for chip select.
221 */
Brian Niebuhr23853972010-08-13 10:57:44 +0530222 if (value == BITBANG_CS_ACTIVE)
Linus Walleij101a68e2019-01-07 16:51:55 +0100223 gpiod_set_value(spi->cs_gpiod, 1);
Brian Niebuhr23853972010-08-13 10:57:44 +0530224 else
Linus Walleij101a68e2019-01-07 16:51:55 +0100225 gpiod_set_value(spi->cs_gpiod, 0);
Brian Niebuhr23853972010-08-13 10:57:44 +0530226 } else {
227 if (value == BITBANG_CS_ACTIVE) {
David Lechnera3762b12018-09-12 19:39:20 -0500228 if (!(spi->mode & SPI_CS_WORD))
229 spidat1 |= SPIDAT1_CSHOLD_MASK;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530230 spidat1 &= ~(0x1 << chip_sel);
Brian Niebuhr23853972010-08-13 10:57:44 +0530231 }
Brian Niebuhr23853972010-08-13 10:57:44 +0530232 }
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300233
234 iowrite16(spidat1, dspi->base + SPIDAT1 + 2);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000235}
236
237/**
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530238 * davinci_spi_get_prescale - Calculates the correct prescale value
239 * @maxspeed_hz: the maximum rate the SPI clock can run at
240 *
241 * This function calculates the prescale value that generates a clock rate
242 * less than or equal to the specified maximum.
243 *
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500244 * Returns: calculated prescale value for easy programming into SPI registers
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530245 * or negative error number if valid prescalar cannot be updated.
246 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530247static inline int davinci_spi_get_prescale(struct davinci_spi *dspi,
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530248 u32 max_speed_hz)
249{
250 int ret;
251
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500252 /* Subtract 1 to match what will be programmed into SPI register. */
253 ret = DIV_ROUND_UP(clk_get_rate(dspi->clk), max_speed_hz) - 1;
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530254
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500255 if (ret < dspi->prescaler_limit || ret > 255)
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530256 return -EINVAL;
257
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500258 return ret;
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530259}
260
261/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000262 * davinci_spi_setup_transfer - This functions will determine transfer method
263 * @spi: spi device on which data transfer to be done
264 * @t: spi transfer in which transfer info is filled
265 *
266 * This function determines data transfer method (8/16/32 bit transfer).
267 * It will also set the SPI Clock Control register according to
268 * SPI slave device freq.
269 */
270static int davinci_spi_setup_transfer(struct spi_device *spi,
271 struct spi_transfer *t)
272{
273
Sekhar Nori212d4b62010-10-11 10:41:39 +0530274 struct davinci_spi *dspi;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530275 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000276 u8 bits_per_word = 0;
Sachin Kamat32ea3942013-09-11 16:05:04 +0530277 u32 hz = 0, spifmt = 0;
278 int prescale;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000279
Sekhar Nori212d4b62010-10-11 10:41:39 +0530280 dspi = spi_master_get_devdata(spi->master);
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300281 spicfg = spi->controller_data;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530282 if (!spicfg)
283 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000284
285 if (t) {
286 bits_per_word = t->bits_per_word;
287 hz = t->speed_hz;
288 }
289
290 /* if bits_per_word is not set then set it default */
291 if (!bits_per_word)
292 bits_per_word = spi->bits_per_word;
293
294 /*
295 * Assign function pointer to appropriate transfer method
296 * 8bit, 16bit or 32bit transfer
297 */
Stephen Warren24778be2013-05-21 20:36:35 -0600298 if (bits_per_word <= 8) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530299 dspi->get_rx = davinci_spi_rx_buf_u8;
300 dspi->get_tx = davinci_spi_tx_buf_u8;
301 dspi->bytes_per_word[spi->chip_select] = 1;
Stephen Warren24778be2013-05-21 20:36:35 -0600302 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530303 dspi->get_rx = davinci_spi_rx_buf_u16;
304 dspi->get_tx = davinci_spi_tx_buf_u16;
305 dspi->bytes_per_word[spi->chip_select] = 2;
Stephen Warren24778be2013-05-21 20:36:35 -0600306 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000307
308 if (!hz)
309 hz = spi->max_speed_hz;
310
Brian Niebuhr25f33512010-08-19 12:15:22 +0530311 /* Set up SPIFMTn register, unique to this chipselect. */
312
Sekhar Nori212d4b62010-10-11 10:41:39 +0530313 prescale = davinci_spi_get_prescale(dspi, hz);
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530314 if (prescale < 0)
315 return prescale;
316
Brian Niebuhr25f33512010-08-19 12:15:22 +0530317 spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000318
Brian Niebuhr25f33512010-08-19 12:15:22 +0530319 if (spi->mode & SPI_LSB_FIRST)
320 spifmt |= SPIFMT_SHIFTDIR_MASK;
321
322 if (spi->mode & SPI_CPOL)
323 spifmt |= SPIFMT_POLARITY_MASK;
324
325 if (!(spi->mode & SPI_CPHA))
326 spifmt |= SPIFMT_PHASE_MASK;
327
328 /*
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300329 * Assume wdelay is used only on SPI peripherals that has this field
330 * in SPIFMTn register and when it's configured from board file or DT.
331 */
332 if (spicfg->wdelay)
333 spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT)
334 & SPIFMT_WDELAY_MASK);
335
336 /*
Brian Niebuhr25f33512010-08-19 12:15:22 +0530337 * Version 1 hardware supports two basic SPI modes:
338 * - Standard SPI mode uses 4 pins, with chipselect
339 * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
340 * (distinct from SPI_3WIRE, with just one data wire;
341 * or similar variants without MOSI or without MISO)
342 *
343 * Version 2 hardware supports an optional handshaking signal,
344 * so it can support two more modes:
345 * - 5 pin SPI variant is standard SPI plus SPI_READY
346 * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
347 */
348
Sekhar Nori212d4b62010-10-11 10:41:39 +0530349 if (dspi->version == SPI_VERSION_2) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530350
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530351 u32 delay = 0;
352
Brian Niebuhr25f33512010-08-19 12:15:22 +0530353 if (spicfg->odd_parity)
354 spifmt |= SPIFMT_ODD_PARITY_MASK;
355
356 if (spicfg->parity_enable)
357 spifmt |= SPIFMT_PARITYENA_MASK;
358
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530359 if (spicfg->timer_disable) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530360 spifmt |= SPIFMT_DISTIMER_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530361 } else {
362 delay |= (spicfg->c2tdelay << SPIDELAY_C2TDELAY_SHIFT)
363 & SPIDELAY_C2TDELAY_MASK;
364 delay |= (spicfg->t2cdelay << SPIDELAY_T2CDELAY_SHIFT)
365 & SPIDELAY_T2CDELAY_MASK;
366 }
Brian Niebuhr25f33512010-08-19 12:15:22 +0530367
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530368 if (spi->mode & SPI_READY) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530369 spifmt |= SPIFMT_WAITENA_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530370 delay |= (spicfg->t2edelay << SPIDELAY_T2EDELAY_SHIFT)
371 & SPIDELAY_T2EDELAY_MASK;
372 delay |= (spicfg->c2edelay << SPIDELAY_C2EDELAY_SHIFT)
373 & SPIDELAY_C2EDELAY_MASK;
374 }
375
Sekhar Nori212d4b62010-10-11 10:41:39 +0530376 iowrite32(delay, dspi->base + SPIDELAY);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530377 }
378
Sekhar Nori212d4b62010-10-11 10:41:39 +0530379 iowrite32(spifmt, dspi->base + SPIFMT0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000380
381 return 0;
382}
383
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300384static int davinci_spi_of_setup(struct spi_device *spi)
385{
386 struct davinci_spi_config *spicfg = spi->controller_data;
387 struct device_node *np = spi->dev.of_node;
Fabien Parent3e2e1252017-02-23 19:01:57 +0100388 struct davinci_spi *dspi = spi_master_get_devdata(spi->master);
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300389 u32 prop;
390
391 if (spicfg == NULL && np) {
392 spicfg = kzalloc(sizeof(*spicfg), GFP_KERNEL);
393 if (!spicfg)
394 return -ENOMEM;
395 *spicfg = davinci_spi_default_cfg;
396 /* override with dt configured values */
397 if (!of_property_read_u32(np, "ti,spi-wdelay", &prop))
398 spicfg->wdelay = (u8)prop;
399 spi->controller_data = spicfg;
Fabien Parent3e2e1252017-02-23 19:01:57 +0100400
401 if (dspi->dma_rx && dspi->dma_tx)
402 spicfg->io_type = SPI_IO_TYPE_DMA;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300403 }
404
405 return 0;
406}
407
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000408/**
409 * davinci_spi_setup - This functions will set default transfer method
410 * @spi: spi device on which data transfer to be done
411 *
412 * This functions sets the default transfer method.
413 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000414static int davinci_spi_setup(struct spi_device *spi)
415{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530416 struct davinci_spi *dspi;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300417 struct device_node *np = spi->dev.of_node;
418 bool internal_cs = true;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000419
Sekhar Nori212d4b62010-10-11 10:41:39 +0530420 dspi = spi_master_get_devdata(spi->master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000421
Brian Niebuhrbe884712010-09-03 12:15:28 +0530422 if (!(spi->mode & SPI_NO_CS)) {
Linus Walleij101a68e2019-01-07 16:51:55 +0100423 if (np && spi->cs_gpiod)
Murali Karicheria88e34e2014-08-01 19:40:32 +0300424 internal_cs = false;
Brian Niebuhrbe884712010-09-03 12:15:28 +0530425
Linus Walleij101a68e2019-01-07 16:51:55 +0100426 if (internal_cs)
Grygorii Strashko3f2dad92014-08-21 18:25:05 +0300427 set_io_bits(dspi->base + SPIPC0, 1 << spi->chip_select);
428 }
Murali Karicheria88e34e2014-08-01 19:40:32 +0300429
Brian Niebuhrbe884712010-09-03 12:15:28 +0530430 if (spi->mode & SPI_READY)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530431 set_io_bits(dspi->base + SPIPC0, SPIPC0_SPIENA_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530432
433 if (spi->mode & SPI_LOOP)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530434 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530435 else
Sekhar Nori212d4b62010-10-11 10:41:39 +0530436 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530437
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300438 return davinci_spi_of_setup(spi);
439}
440
441static void davinci_spi_cleanup(struct spi_device *spi)
442{
443 struct davinci_spi_config *spicfg = spi->controller_data;
444
445 spi->controller_data = NULL;
446 if (spi->dev.of_node)
447 kfree(spicfg);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000448}
449
Fabien Parent8aedbf52017-02-23 19:01:56 +0100450static bool davinci_spi_can_dma(struct spi_master *master,
451 struct spi_device *spi,
452 struct spi_transfer *xfer)
453{
454 struct davinci_spi_config *spicfg = spi->controller_data;
455 bool can_dma = false;
456
457 if (spicfg)
Frode Isaksen0718b762017-02-23 19:01:59 +0100458 can_dma = (spicfg->io_type == SPI_IO_TYPE_DMA) &&
Frode Isaksen4dd9bec2017-02-23 19:02:00 +0100459 (xfer->len >= DMA_MIN_BYTES) &&
460 !is_vmalloc_addr(xfer->rx_buf) &&
461 !is_vmalloc_addr(xfer->tx_buf);
Fabien Parent8aedbf52017-02-23 19:01:56 +0100462
463 return can_dma;
464}
465
Sekhar Nori212d4b62010-10-11 10:41:39 +0530466static int davinci_spi_check_error(struct davinci_spi *dspi, int int_status)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000467{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530468 struct device *sdev = dspi->bitbang.master->dev.parent;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000469
470 if (int_status & SPIFLG_TIMEOUT_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530471 dev_err(sdev, "SPI Time-out Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000472 return -ETIMEDOUT;
473 }
474 if (int_status & SPIFLG_DESYNC_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530475 dev_err(sdev, "SPI Desynchronization Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000476 return -EIO;
477 }
478 if (int_status & SPIFLG_BITERR_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530479 dev_err(sdev, "SPI Bit error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000480 return -EIO;
481 }
482
Sekhar Nori212d4b62010-10-11 10:41:39 +0530483 if (dspi->version == SPI_VERSION_2) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000484 if (int_status & SPIFLG_DLEN_ERR_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530485 dev_err(sdev, "SPI Data Length Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000486 return -EIO;
487 }
488 if (int_status & SPIFLG_PARERR_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530489 dev_err(sdev, "SPI Parity Error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000490 return -EIO;
491 }
492 if (int_status & SPIFLG_OVRRUN_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530493 dev_err(sdev, "SPI Data Overrun error\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000494 return -EIO;
495 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000496 if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
Sekhar Nori21c015b2015-12-10 21:59:05 +0530497 dev_err(sdev, "SPI Buffer Init Active\n");
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000498 return -EBUSY;
499 }
500 }
501
502 return 0;
503}
504
505/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530506 * davinci_spi_process_events - check for and handle any SPI controller events
Sekhar Nori212d4b62010-10-11 10:41:39 +0530507 * @dspi: the controller data
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530508 *
509 * This function will check the SPIFLG register and handle any events that are
510 * detected there
511 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530512static int davinci_spi_process_events(struct davinci_spi *dspi)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530513{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530514 u32 buf, status, errors = 0, spidat1;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530515
Sekhar Nori212d4b62010-10-11 10:41:39 +0530516 buf = ioread32(dspi->base + SPIBUF);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530517
Sekhar Nori212d4b62010-10-11 10:41:39 +0530518 if (dspi->rcount > 0 && !(buf & SPIBUF_RXEMPTY_MASK)) {
519 dspi->get_rx(buf & 0xFFFF, dspi);
520 dspi->rcount--;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530521 }
522
Sekhar Nori212d4b62010-10-11 10:41:39 +0530523 status = ioread32(dspi->base + SPIFLG);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530524
525 if (unlikely(status & SPIFLG_ERROR_MASK)) {
526 errors = status & SPIFLG_ERROR_MASK;
527 goto out;
528 }
529
Sekhar Nori212d4b62010-10-11 10:41:39 +0530530 if (dspi->wcount > 0 && !(buf & SPIBUF_TXFULL_MASK)) {
531 spidat1 = ioread32(dspi->base + SPIDAT1);
532 dspi->wcount--;
533 spidat1 &= ~0xFFFF;
534 spidat1 |= 0xFFFF & dspi->get_tx(dspi);
535 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530536 }
537
538out:
539 return errors;
540}
541
Matt Porter048177c2012-08-22 21:09:36 -0400542static void davinci_spi_dma_rx_callback(void *data)
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530543{
Matt Porter048177c2012-08-22 21:09:36 -0400544 struct davinci_spi *dspi = (struct davinci_spi *)data;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530545
Matt Porter048177c2012-08-22 21:09:36 -0400546 dspi->rcount = 0;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530547
Matt Porter048177c2012-08-22 21:09:36 -0400548 if (!dspi->wcount && !dspi->rcount)
549 complete(&dspi->done);
550}
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530551
Matt Porter048177c2012-08-22 21:09:36 -0400552static void davinci_spi_dma_tx_callback(void *data)
553{
554 struct davinci_spi *dspi = (struct davinci_spi *)data;
555
556 dspi->wcount = 0;
557
558 if (!dspi->wcount && !dspi->rcount)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530559 complete(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530560}
561
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530562/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000563 * davinci_spi_bufs - functions which will handle transfer data
564 * @spi: spi device on which data transfer to be done
565 * @t: spi transfer in which transfer info is filled
566 *
567 * This function will put data to be transferred into data register
568 * of SPI controller and then wait until the completion will be marked
569 * by the IRQ Handler.
570 */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530571static int davinci_spi_bufs(struct spi_device *spi, struct spi_transfer *t)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000572{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530573 struct davinci_spi *dspi;
Matt Porter048177c2012-08-22 21:09:36 -0400574 int data_type, ret = -ENOMEM;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530575 u32 tx_data, spidat1;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530576 u32 errors = 0;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530577 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000578 struct davinci_spi_platform_data *pdata;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530579 unsigned uninitialized_var(rx_buf_count);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000580
Sekhar Nori212d4b62010-10-11 10:41:39 +0530581 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500582 pdata = &dspi->pdata;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530583 spicfg = (struct davinci_spi_config *)spi->controller_data;
584 if (!spicfg)
585 spicfg = &davinci_spi_default_cfg;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530586
587 /* convert len to words based on bits_per_word */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530588 data_type = dspi->bytes_per_word[spi->chip_select];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000589
Sekhar Nori212d4b62010-10-11 10:41:39 +0530590 dspi->tx = t->tx_buf;
591 dspi->rx = t->rx_buf;
592 dspi->wcount = t->len / data_type;
593 dspi->rcount = dspi->wcount;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530594
Sekhar Nori212d4b62010-10-11 10:41:39 +0530595 spidat1 = ioread32(dspi->base + SPIDAT1);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530596
Sekhar Nori212d4b62010-10-11 10:41:39 +0530597 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
598 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000599
Wolfram Sang16735d02013-11-14 14:32:02 -0800600 reinit_completion(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530601
Frode Isaksen0718b762017-02-23 19:01:59 +0100602 if (!davinci_spi_can_dma(spi->master, spi, t)) {
603 if (spicfg->io_type != SPI_IO_TYPE_POLL)
604 set_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530605 /* start the transfer */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530606 dspi->wcount--;
607 tx_data = dspi->get_tx(dspi);
608 spidat1 &= 0xFFFF0000;
609 spidat1 |= tx_data & 0xFFFF;
610 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530611 } else {
Matt Porter048177c2012-08-22 21:09:36 -0400612 struct dma_slave_config dma_rx_conf = {
613 .direction = DMA_DEV_TO_MEM,
614 .src_addr = (unsigned long)dspi->pbase + SPIBUF,
615 .src_addr_width = data_type,
616 .src_maxburst = 1,
617 };
618 struct dma_slave_config dma_tx_conf = {
619 .direction = DMA_MEM_TO_DEV,
620 .dst_addr = (unsigned long)dspi->pbase + SPIDAT1,
621 .dst_addr_width = data_type,
622 .dst_maxburst = 1,
623 };
624 struct dma_async_tx_descriptor *rxdesc;
625 struct dma_async_tx_descriptor *txdesc;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530626
Matt Porter048177c2012-08-22 21:09:36 -0400627 dmaengine_slave_config(dspi->dma_rx, &dma_rx_conf);
628 dmaengine_slave_config(dspi->dma_tx, &dma_tx_conf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530629
Matt Porter048177c2012-08-22 21:09:36 -0400630 rxdesc = dmaengine_prep_slave_sg(dspi->dma_rx,
Fabien Parent8aedbf52017-02-23 19:01:56 +0100631 t->rx_sg.sgl, t->rx_sg.nents, DMA_DEV_TO_MEM,
Matt Porter048177c2012-08-22 21:09:36 -0400632 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
633 if (!rxdesc)
634 goto err_desc;
635
Frode Isaksen6b3a631e2017-02-23 19:01:58 +0100636 if (!t->tx_buf) {
Frode Isaksen1234e832017-03-17 16:41:10 +0100637 /* To avoid errors when doing rx-only transfers with
638 * many SG entries (> 20), use the rx buffer as the
639 * dummy tx buffer so that dma reloads are done at the
640 * same time for rx and tx.
641 */
Frode Isaksen6b3a631e2017-02-23 19:01:58 +0100642 t->tx_sg.sgl = t->rx_sg.sgl;
643 t->tx_sg.nents = t->rx_sg.nents;
644 }
645
Matt Porter048177c2012-08-22 21:09:36 -0400646 txdesc = dmaengine_prep_slave_sg(dspi->dma_tx,
Fabien Parent8aedbf52017-02-23 19:01:56 +0100647 t->tx_sg.sgl, t->tx_sg.nents, DMA_MEM_TO_DEV,
Matt Porter048177c2012-08-22 21:09:36 -0400648 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
649 if (!txdesc)
650 goto err_desc;
651
652 rxdesc->callback = davinci_spi_dma_rx_callback;
653 rxdesc->callback_param = (void *)dspi;
654 txdesc->callback = davinci_spi_dma_tx_callback;
655 txdesc->callback_param = (void *)dspi;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530656
657 if (pdata->cshold_bug)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530658 iowrite16(spidat1 >> 16, dspi->base + SPIDAT1 + 2);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530659
Matt Porter048177c2012-08-22 21:09:36 -0400660 dmaengine_submit(rxdesc);
661 dmaengine_submit(txdesc);
662
663 dma_async_issue_pending(dspi->dma_rx);
664 dma_async_issue_pending(dspi->dma_tx);
665
Sekhar Nori212d4b62010-10-11 10:41:39 +0530666 set_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530667 }
Brian Niebuhrcf90fe72010-08-20 17:02:49 +0530668
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530669 /* Wait for the transfer to complete */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530670 if (spicfg->io_type != SPI_IO_TYPE_POLL) {
Sekhar Nori7f3ac712015-12-10 21:59:04 +0530671 if (wait_for_completion_timeout(&dspi->done, HZ) == 0)
672 errors = SPIFLG_TIMEOUT_MASK;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530673 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530674 while (dspi->rcount > 0 || dspi->wcount > 0) {
675 errors = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530676 if (errors)
677 break;
678 cpu_relax();
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000679 }
680 }
681
Sekhar Nori212d4b62010-10-11 10:41:39 +0530682 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKALL);
Frode Isaksen0718b762017-02-23 19:01:59 +0100683 if (davinci_spi_can_dma(spi->master, spi, t))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530684 clear_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Matt Porter048177c2012-08-22 21:09:36 -0400685
Sekhar Nori212d4b62010-10-11 10:41:39 +0530686 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
687 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Brian Niebuhr3f27b572010-10-06 18:25:43 +0530688
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000689 /*
690 * Check for bit error, desync error,parity error,timeout error and
691 * receive overflow errors
692 */
Brian Niebuhr839c9962010-08-23 16:39:19 +0530693 if (errors) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530694 ret = davinci_spi_check_error(dspi, errors);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530695 WARN(!ret, "%s: error reported but no error found!\n",
696 dev_name(&spi->dev));
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000697 return ret;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530698 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000699
Sekhar Nori212d4b62010-10-11 10:41:39 +0530700 if (dspi->rcount != 0 || dspi->wcount != 0) {
Matt Porter048177c2012-08-22 21:09:36 -0400701 dev_err(&spi->dev, "SPI data transfer error\n");
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530702 return -EIO;
703 }
704
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000705 return t->len;
Matt Porter048177c2012-08-22 21:09:36 -0400706
707err_desc:
Matt Porter048177c2012-08-22 21:09:36 -0400708 return ret;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000709}
710
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530711/**
Murali Karicheri32310aa2012-12-21 15:13:26 -0500712 * dummy_thread_fn - dummy thread function
713 * @irq: IRQ number for this SPI Master
714 * @context_data: structure for SPI Master controller davinci_spi
715 *
716 * This is to satisfy the request_threaded_irq() API so that the irq
717 * handler is called in interrupt context.
718 */
719static irqreturn_t dummy_thread_fn(s32 irq, void *data)
720{
721 return IRQ_HANDLED;
722}
723
724/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530725 * davinci_spi_irq - Interrupt handler for SPI Master Controller
726 * @irq: IRQ number for this SPI Master
727 * @context_data: structure for SPI Master controller davinci_spi
728 *
729 * ISR will determine that interrupt arrives either for READ or WRITE command.
730 * According to command it will do the appropriate action. It will check
731 * transfer length and if it is not zero then dispatch transfer command again.
732 * If transfer length is zero then it will indicate the COMPLETION so that
733 * davinci_spi_bufs function can go ahead.
734 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530735static irqreturn_t davinci_spi_irq(s32 irq, void *data)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530736{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530737 struct davinci_spi *dspi = data;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530738 int status;
739
Sekhar Nori212d4b62010-10-11 10:41:39 +0530740 status = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530741 if (unlikely(status != 0))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530742 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530743
Sekhar Nori212d4b62010-10-11 10:41:39 +0530744 if ((!dspi->rcount && !dspi->wcount) || status)
745 complete(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530746
747 return IRQ_HANDLED;
748}
749
Sekhar Nori212d4b62010-10-11 10:41:39 +0530750static int davinci_spi_request_dma(struct davinci_spi *dspi)
Sekhar Nori903ca252010-10-01 14:51:40 +0530751{
Matt Porter048177c2012-08-22 21:09:36 -0400752 struct device *sdev = dspi->bitbang.master->dev.parent;
Sekhar Nori903ca252010-10-01 14:51:40 +0530753
Peter Ujfalusife5fd252016-04-29 16:10:22 +0300754 dspi->dma_rx = dma_request_chan(sdev, "rx");
755 if (IS_ERR(dspi->dma_rx))
756 return PTR_ERR(dspi->dma_rx);
Matt Porter048177c2012-08-22 21:09:36 -0400757
Peter Ujfalusife5fd252016-04-29 16:10:22 +0300758 dspi->dma_tx = dma_request_chan(sdev, "tx");
759 if (IS_ERR(dspi->dma_tx)) {
760 dma_release_channel(dspi->dma_rx);
761 return PTR_ERR(dspi->dma_tx);
Sekhar Nori903ca252010-10-01 14:51:40 +0530762 }
763
764 return 0;
765}
766
Murali Karicheriaae71472012-12-11 16:20:39 -0500767#if defined(CONFIG_OF)
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500768
769/* OF SPI data structure */
770struct davinci_spi_of_data {
771 u8 version;
772 u8 prescaler_limit;
773};
774
775static const struct davinci_spi_of_data dm6441_spi_data = {
776 .version = SPI_VERSION_1,
777 .prescaler_limit = 2,
778};
779
780static const struct davinci_spi_of_data da830_spi_data = {
781 .version = SPI_VERSION_2,
782 .prescaler_limit = 2,
783};
784
785static const struct davinci_spi_of_data keystone_spi_data = {
786 .version = SPI_VERSION_1,
787 .prescaler_limit = 0,
788};
789
Murali Karicheriaae71472012-12-11 16:20:39 -0500790static const struct of_device_id davinci_spi_of_match[] = {
791 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530792 .compatible = "ti,dm6441-spi",
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500793 .data = &dm6441_spi_data,
Murali Karicheriaae71472012-12-11 16:20:39 -0500794 },
795 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530796 .compatible = "ti,da830-spi",
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500797 .data = &da830_spi_data,
798 },
799 {
800 .compatible = "ti,keystone-spi",
801 .data = &keystone_spi_data,
Murali Karicheriaae71472012-12-11 16:20:39 -0500802 },
803 { },
804};
Manjunathappa, Prakash0d2d0cc2013-02-25 16:14:07 +0530805MODULE_DEVICE_TABLE(of, davinci_spi_of_match);
Murali Karicheriaae71472012-12-11 16:20:39 -0500806
807/**
808 * spi_davinci_get_pdata - Get platform data from DTS binding
809 * @pdev: ptr to platform data
810 * @dspi: ptr to driver data
811 *
812 * Parses and populates pdata in dspi from device tree bindings.
813 *
814 * NOTE: Not all platform data params are supported currently.
815 */
816static int spi_davinci_get_pdata(struct platform_device *pdev,
817 struct davinci_spi *dspi)
818{
819 struct device_node *node = pdev->dev.of_node;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500820 struct davinci_spi_of_data *spi_data;
Murali Karicheriaae71472012-12-11 16:20:39 -0500821 struct davinci_spi_platform_data *pdata;
822 unsigned int num_cs, intr_line = 0;
823 const struct of_device_id *match;
824
825 pdata = &dspi->pdata;
826
Axel Linb53b34f2014-02-06 11:45:08 +0800827 match = of_match_device(davinci_spi_of_match, &pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500828 if (!match)
829 return -ENODEV;
830
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500831 spi_data = (struct davinci_spi_of_data *)match->data;
Murali Karicheriaae71472012-12-11 16:20:39 -0500832
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500833 pdata->version = spi_data->version;
834 pdata->prescaler_limit = spi_data->prescaler_limit;
Murali Karicheriaae71472012-12-11 16:20:39 -0500835 /*
836 * default num_cs is 1 and all chipsel are internal to the chip
Murali Karicheria88e34e2014-08-01 19:40:32 +0300837 * indicated by chip_sel being NULL or cs_gpios being NULL or
838 * set to -ENOENT. num-cs includes internal as well as gpios.
Murali Karicheriaae71472012-12-11 16:20:39 -0500839 * indicated by chip_sel being NULL. GPIO based CS is not
840 * supported yet in DT bindings.
841 */
842 num_cs = 1;
843 of_property_read_u32(node, "num-cs", &num_cs);
844 pdata->num_chipselect = num_cs;
845 of_property_read_u32(node, "ti,davinci-spi-intr-line", &intr_line);
846 pdata->intr_line = intr_line;
847 return 0;
848}
849#else
Arvind Yadav2b747a52017-06-05 19:20:40 +0530850static int spi_davinci_get_pdata(struct platform_device *pdev,
851 struct davinci_spi *dspi)
Murali Karicheriaae71472012-12-11 16:20:39 -0500852{
853 return -ENODEV;
854}
855#endif
856
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000857/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000858 * davinci_spi_probe - probe function for SPI Master Controller
859 * @pdev: platform_device structure which contains plateform specific data
Brian Niebuhr035540f2010-10-06 18:32:40 +0530860 *
861 * According to Linux Device Model this function will be invoked by Linux
862 * with platform_device struct which contains the device specific info.
863 * This function will map the SPI controller's memory, register IRQ,
864 * Reset SPI controller and setting its registers to default value.
865 * It will invoke spi_bitbang_start to create work queue so that client driver
866 * can register transfer method to work queue.
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000867 */
Grant Likelyfd4a3192012-12-07 16:57:14 +0000868static int davinci_spi_probe(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000869{
870 struct spi_master *master;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530871 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000872 struct davinci_spi_platform_data *pdata;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900873 struct resource *r;
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300874 int ret = 0;
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530875 u32 spipc0;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000876
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000877 master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
878 if (master == NULL) {
879 ret = -ENOMEM;
880 goto err;
881 }
882
Jingoo Han24b5a822013-05-23 19:20:40 +0900883 platform_set_drvdata(pdev, master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000884
Sekhar Nori212d4b62010-10-11 10:41:39 +0530885 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000886
Jingoo Han8074cf02013-07-30 16:58:59 +0900887 if (dev_get_platdata(&pdev->dev)) {
888 pdata = dev_get_platdata(&pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500889 dspi->pdata = *pdata;
890 } else {
891 /* update dspi pdata with that from the DT */
892 ret = spi_davinci_get_pdata(pdev, dspi);
893 if (ret < 0)
894 goto free_master;
895 }
896
897 /* pdata in dspi is now updated and point pdata to that */
898 pdata = &dspi->pdata;
899
Kees Cooka86854d2018-06-12 14:07:58 -0700900 dspi->bytes_per_word = devm_kcalloc(&pdev->dev,
901 pdata->num_chipselect,
902 sizeof(*dspi->bytes_per_word),
903 GFP_KERNEL);
Murali Karicheri7480e752014-07-31 20:33:14 +0300904 if (dspi->bytes_per_word == NULL) {
905 ret = -ENOMEM;
906 goto free_master;
907 }
908
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000909 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
910 if (r == NULL) {
911 ret = -ENOENT;
912 goto free_master;
913 }
914
Sekhar Nori212d4b62010-10-11 10:41:39 +0530915 dspi->pbase = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000916
Jingoo Han5b3bb592013-12-09 19:12:03 +0900917 dspi->base = devm_ioremap_resource(&pdev->dev, r);
918 if (IS_ERR(dspi->base)) {
919 ret = PTR_ERR(dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000920 goto free_master;
921 }
922
Michele Dionisio87248dc2017-12-12 11:36:59 +0100923 init_completion(&dspi->done);
924
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200925 ret = platform_get_irq(pdev, 0);
926 if (ret == 0)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530927 ret = -EINVAL;
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200928 if (ret < 0)
Jingoo Han5b3bb592013-12-09 19:12:03 +0900929 goto free_master;
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200930 dspi->irq = ret;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530931
Jingoo Han5b3bb592013-12-09 19:12:03 +0900932 ret = devm_request_threaded_irq(&pdev->dev, dspi->irq, davinci_spi_irq,
933 dummy_thread_fn, 0, dev_name(&pdev->dev), dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530934 if (ret)
Jingoo Han5b3bb592013-12-09 19:12:03 +0900935 goto free_master;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530936
Axel Lin94c69f72013-09-10 15:43:41 +0800937 dspi->bitbang.master = master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000938
Jingoo Han5b3bb592013-12-09 19:12:03 +0900939 dspi->clk = devm_clk_get(&pdev->dev, NULL);
Sekhar Nori212d4b62010-10-11 10:41:39 +0530940 if (IS_ERR(dspi->clk)) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000941 ret = -ENODEV;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900942 goto free_master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000943 }
Arvind Yadav35fc3b92017-06-05 17:36:28 +0530944 ret = clk_prepare_enable(dspi->clk);
945 if (ret)
946 goto free_master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000947
Linus Walleij101a68e2019-01-07 16:51:55 +0100948 master->use_gpio_descriptors = true;
Murali Karicheriaae71472012-12-11 16:20:39 -0500949 master->dev.of_node = pdev->dev.of_node;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000950 master->bus_num = pdev->id;
951 master->num_chipselect = pdata->num_chipselect;
Stephen Warren24778be2013-05-21 20:36:35 -0600952 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(2, 16);
Frode Isaksen6b3a631e2017-02-23 19:01:58 +0100953 master->flags = SPI_MASTER_MUST_RX;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000954 master->setup = davinci_spi_setup;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300955 master->cleanup = davinci_spi_cleanup;
Fabien Parent8aedbf52017-02-23 19:01:56 +0100956 master->can_dma = davinci_spi_can_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000957
Sekhar Nori212d4b62010-10-11 10:41:39 +0530958 dspi->bitbang.chipselect = davinci_spi_chipselect;
959 dspi->bitbang.setup_transfer = davinci_spi_setup_transfer;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500960 dspi->prescaler_limit = pdata->prescaler_limit;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530961 dspi->version = pdata->version;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000962
David Lechnera3762b12018-09-12 19:39:20 -0500963 dspi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP | SPI_CS_WORD;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530964 if (dspi->version == SPI_VERSION_2)
965 dspi->bitbang.flags |= SPI_READY;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000966
Sekhar Nori212d4b62010-10-11 10:41:39 +0530967 dspi->bitbang.txrx_bufs = davinci_spi_bufs;
Brian Niebuhr96fd8812010-09-27 22:23:23 +0530968
Peter Ujfalusife5fd252016-04-29 16:10:22 +0300969 ret = davinci_spi_request_dma(dspi);
970 if (ret == -EPROBE_DEFER) {
971 goto free_clk;
972 } else if (ret) {
973 dev_info(&pdev->dev, "DMA is not supported (%d)\n", ret);
974 dspi->dma_rx = NULL;
975 dspi->dma_tx = NULL;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000976 }
977
Sekhar Nori212d4b62010-10-11 10:41:39 +0530978 dspi->get_rx = davinci_spi_rx_buf_u8;
979 dspi->get_tx = davinci_spi_tx_buf_u8;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000980
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000981 /* Reset In/OUT SPI module */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530982 iowrite32(0, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000983 udelay(100);
Sekhar Nori212d4b62010-10-11 10:41:39 +0530984 iowrite32(1, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000985
Brian Niebuhrbe884712010-09-03 12:15:28 +0530986 /* Set up SPIPC0. CS and ENA init is done in davinci_spi_setup */
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530987 spipc0 = SPIPC0_DIFUN_MASK | SPIPC0_DOFUN_MASK | SPIPC0_CLKFUN_MASK;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530988 iowrite32(spipc0, dspi->base + SPIPC0);
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530989
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530990 if (pdata->intr_line)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530991 iowrite32(SPI_INTLVL_1, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530992 else
Sekhar Nori212d4b62010-10-11 10:41:39 +0530993 iowrite32(SPI_INTLVL_0, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530994
Sekhar Nori212d4b62010-10-11 10:41:39 +0530995 iowrite32(CS_DEFAULT, dspi->base + SPIDEF);
Brian Niebuhr843a7132010-08-12 12:49:05 +0530996
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000997 /* master mode default */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530998 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_CLKMOD_MASK);
999 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
1000 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001001
Sekhar Nori212d4b62010-10-11 10:41:39 +05301002 ret = spi_bitbang_start(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001003 if (ret)
Sekhar Nori903ca252010-10-01 14:51:40 +05301004 goto free_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001005
Sekhar Nori212d4b62010-10-11 10:41:39 +05301006 dev_info(&pdev->dev, "Controller at 0x%p\n", dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001007
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001008 return ret;
1009
Sekhar Nori903ca252010-10-01 14:51:40 +05301010free_dma:
Peter Ujfalusife5fd252016-04-29 16:10:22 +03001011 if (dspi->dma_rx) {
1012 dma_release_channel(dspi->dma_rx);
1013 dma_release_channel(dspi->dma_tx);
1014 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001015free_clk:
Murali Karicheriaae71472012-12-11 16:20:39 -05001016 clk_disable_unprepare(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001017free_master:
Axel Lin94c69f72013-09-10 15:43:41 +08001018 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001019err:
1020 return ret;
1021}
1022
1023/**
1024 * davinci_spi_remove - remove function for SPI Master Controller
1025 * @pdev: platform_device structure which contains plateform specific data
1026 *
1027 * This function will do the reverse action of davinci_spi_probe function
1028 * It will free the IRQ and SPI controller's memory region.
1029 * It will also call spi_bitbang_stop to destroy the work queue which was
1030 * created by spi_bitbang_start.
1031 */
Grant Likelyfd4a3192012-12-07 16:57:14 +00001032static int davinci_spi_remove(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001033{
Sekhar Nori212d4b62010-10-11 10:41:39 +05301034 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001035 struct spi_master *master;
1036
Jingoo Han24b5a822013-05-23 19:20:40 +09001037 master = platform_get_drvdata(pdev);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301038 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001039
Sekhar Nori212d4b62010-10-11 10:41:39 +05301040 spi_bitbang_stop(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001041
Murali Karicheriaae71472012-12-11 16:20:39 -05001042 clk_disable_unprepare(dspi->clk);
Axel Lin94c69f72013-09-10 15:43:41 +08001043 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001044
Peter Ujfalusife5fd252016-04-29 16:10:22 +03001045 if (dspi->dma_rx) {
1046 dma_release_channel(dspi->dma_rx);
1047 dma_release_channel(dspi->dma_tx);
1048 }
1049
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001050 return 0;
1051}
1052
1053static struct platform_driver davinci_spi_driver = {
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301054 .driver = {
1055 .name = "spi_davinci",
Axel Linb53b34f2014-02-06 11:45:08 +08001056 .of_match_table = of_match_ptr(davinci_spi_of_match),
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301057 },
Grant Likely940ab882011-10-05 11:29:49 -06001058 .probe = davinci_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001059 .remove = davinci_spi_remove,
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001060};
Grant Likely940ab882011-10-05 11:29:49 -06001061module_platform_driver(davinci_spi_driver);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001062
1063MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
1064MODULE_LICENSE("GPL");