blob: ccec0e32590f6b5f9336f0fc77df279e429756a2 [file] [log] [blame]
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001/*
2 * Freescale eSDHC i.MX controller driver for the platform bus.
3 *
4 * derived from the OF-version.
5 *
6 * Copyright (c) 2010 Pengutronix e.K.
7 * Author: Wolfram Sang <w.sang@pengutronix.de>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License.
12 */
13
14#include <linux/io.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/clk.h>
Wolfram Sang0c6d49c2011-02-26 14:44:39 +010018#include <linux/gpio.h>
Shawn Guo66506f72011-08-15 10:28:18 +080019#include <linux/module.h>
Richard Zhue1498602011-03-25 09:18:27 -040020#include <linux/slab.h>
Wolfram Sang95f25ef2010-10-15 12:21:04 +020021#include <linux/mmc/host.h>
Richard Zhu58ac8172011-03-21 13:22:16 +080022#include <linux/mmc/mmc.h>
23#include <linux/mmc/sdio.h>
Shawn Guofbe5fdd2012-12-11 22:32:20 +080024#include <linux/mmc/slot-gpio.h>
Shawn Guoabfafc22011-06-30 15:44:44 +080025#include <linux/of.h>
26#include <linux/of_device.h>
27#include <linux/of_gpio.h>
Dong Aishenge62d8b82012-05-11 14:56:01 +080028#include <linux/pinctrl/consumer.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020029#include <linux/platform_data/mmc-esdhc-imx.h>
Dong Aisheng89d7e5c2013-11-04 16:38:29 +080030#include <linux/pm_runtime.h>
Wolfram Sang95f25ef2010-10-15 12:21:04 +020031#include "sdhci-pltfm.h"
32#include "sdhci-esdhc.h"
33
Shawn Guo60bf6392013-01-15 23:36:53 +080034#define ESDHC_CTRL_D3CD 0x08
Richard Zhu58ac8172011-03-21 13:22:16 +080035/* VENDOR SPEC register */
Shawn Guo60bf6392013-01-15 23:36:53 +080036#define ESDHC_VENDOR_SPEC 0xc0
37#define ESDHC_VENDOR_SPEC_SDIO_QUIRK (1 << 1)
Dong Aisheng03221912013-09-13 19:11:34 +080038#define ESDHC_VENDOR_SPEC_VSELECT (1 << 1)
Dong Aishengfed2f6e2013-09-13 19:11:33 +080039#define ESDHC_VENDOR_SPEC_FRC_SDCLK_ON (1 << 8)
Shawn Guo60bf6392013-01-15 23:36:53 +080040#define ESDHC_WTMK_LVL 0x44
41#define ESDHC_MIX_CTRL 0x48
Dong Aishengde5bdbf2013-10-18 19:48:46 +080042#define ESDHC_MIX_CTRL_DDREN (1 << 3)
Shawn Guo2a15f982013-01-21 19:02:26 +080043#define ESDHC_MIX_CTRL_AC23EN (1 << 7)
Dong Aisheng03221912013-09-13 19:11:34 +080044#define ESDHC_MIX_CTRL_EXE_TUNE (1 << 22)
45#define ESDHC_MIX_CTRL_SMPCLK_SEL (1 << 23)
46#define ESDHC_MIX_CTRL_FBCLK_SEL (1 << 25)
Shawn Guo2a15f982013-01-21 19:02:26 +080047/* Bits 3 and 6 are not SDHCI standard definitions */
48#define ESDHC_MIX_CTRL_SDHCI_MASK 0xb7
Dong Aishengd131a712013-11-04 16:38:26 +080049/* Tuning bits */
50#define ESDHC_MIX_CTRL_TUNING_MASK 0x03c00000
Richard Zhu58ac8172011-03-21 13:22:16 +080051
Dong Aisheng602519b2013-10-18 19:48:47 +080052/* dll control register */
53#define ESDHC_DLL_CTRL 0x60
54#define ESDHC_DLL_OVERRIDE_VAL_SHIFT 9
55#define ESDHC_DLL_OVERRIDE_EN_SHIFT 8
56
Dong Aisheng03221912013-09-13 19:11:34 +080057/* tune control register */
58#define ESDHC_TUNE_CTRL_STATUS 0x68
59#define ESDHC_TUNE_CTRL_STEP 1
60#define ESDHC_TUNE_CTRL_MIN 0
61#define ESDHC_TUNE_CTRL_MAX ((1 << 7) - 1)
62
Dong Aisheng6e9fd282013-10-18 19:48:43 +080063#define ESDHC_TUNING_CTRL 0xcc
64#define ESDHC_STD_TUNING_EN (1 << 24)
65/* NOTE: the minimum valid tuning start tap for mx6sl is 1 */
66#define ESDHC_TUNING_START_TAP 0x1
67
Dong Aisheng03221912013-09-13 19:11:34 +080068#define ESDHC_TUNING_BLOCK_PATTERN_LEN 64
69
Dong Aishengad932202013-09-13 19:11:35 +080070/* pinctrl state */
71#define ESDHC_PINCTRL_STATE_100MHZ "state_100mhz"
72#define ESDHC_PINCTRL_STATE_200MHZ "state_200mhz"
73
Richard Zhu58ac8172011-03-21 13:22:16 +080074/*
Sascha Haueraf510792013-01-21 19:02:28 +080075 * Our interpretation of the SDHCI_HOST_CONTROL register
76 */
77#define ESDHC_CTRL_4BITBUS (0x1 << 1)
78#define ESDHC_CTRL_8BITBUS (0x2 << 1)
79#define ESDHC_CTRL_BUSWIDTH_MASK (0x3 << 1)
80
81/*
Richard Zhu97e4ba62011-08-11 16:51:46 -040082 * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
83 * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
84 * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
85 * Define this macro DMA error INT for fsl eSDHC
86 */
Shawn Guo60bf6392013-01-15 23:36:53 +080087#define ESDHC_INT_VENDOR_SPEC_DMA_ERR (1 << 28)
Richard Zhu97e4ba62011-08-11 16:51:46 -040088
89/*
Richard Zhu58ac8172011-03-21 13:22:16 +080090 * The CMDTYPE of the CMD register (offset 0xE) should be set to
91 * "11" when the STOP CMD12 is issued on imx53 to abort one
92 * open ended multi-blk IO. Otherwise the TC INT wouldn't
93 * be generated.
94 * In exact block transfer, the controller doesn't complete the
95 * operations automatically as required at the end of the
96 * transfer and remains on hold if the abort command is not sent.
97 * As a result, the TC flag is not asserted and SW received timeout
98 * exeception. Bit1 of Vendor Spec registor is used to fix it.
99 */
Shawn Guo31fbb302013-10-17 15:19:44 +0800100#define ESDHC_FLAG_MULTIBLK_NO_INT BIT(1)
101/*
102 * The flag enables the workaround for ESDHC errata ENGcm07207 which
103 * affects i.MX25 and i.MX35.
104 */
105#define ESDHC_FLAG_ENGCM07207 BIT(2)
Shawn Guo9d61c002013-10-17 15:19:45 +0800106/*
107 * The flag tells that the ESDHC controller is an USDHC block that is
108 * integrated on the i.MX6 series.
109 */
110#define ESDHC_FLAG_USDHC BIT(3)
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800111/* The IP supports manual tuning process */
112#define ESDHC_FLAG_MAN_TUNING BIT(4)
113/* The IP supports standard tuning process */
114#define ESDHC_FLAG_STD_TUNING BIT(5)
115/* The IP has SDHCI_CAPABILITIES_1 register */
116#define ESDHC_FLAG_HAVE_CAP1 BIT(6)
Richard Zhue1498602011-03-25 09:18:27 -0400117
Shawn Guof47c4bb2013-10-17 15:19:47 +0800118struct esdhc_soc_data {
119 u32 flags;
120};
121
122static struct esdhc_soc_data esdhc_imx25_data = {
123 .flags = ESDHC_FLAG_ENGCM07207,
124};
125
126static struct esdhc_soc_data esdhc_imx35_data = {
127 .flags = ESDHC_FLAG_ENGCM07207,
128};
129
130static struct esdhc_soc_data esdhc_imx51_data = {
131 .flags = 0,
132};
133
134static struct esdhc_soc_data esdhc_imx53_data = {
135 .flags = ESDHC_FLAG_MULTIBLK_NO_INT,
136};
137
138static struct esdhc_soc_data usdhc_imx6q_data = {
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800139 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_MAN_TUNING,
140};
141
142static struct esdhc_soc_data usdhc_imx6sl_data = {
143 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
144 | ESDHC_FLAG_HAVE_CAP1,
Shawn Guo57ed3312011-06-30 09:24:26 +0800145};
146
Richard Zhue1498602011-03-25 09:18:27 -0400147struct pltfm_imx_data {
Richard Zhue1498602011-03-25 09:18:27 -0400148 u32 scratchpad;
Dong Aishenge62d8b82012-05-11 14:56:01 +0800149 struct pinctrl *pinctrl;
Dong Aishengad932202013-09-13 19:11:35 +0800150 struct pinctrl_state *pins_default;
151 struct pinctrl_state *pins_100mhz;
152 struct pinctrl_state *pins_200mhz;
Shawn Guof47c4bb2013-10-17 15:19:47 +0800153 const struct esdhc_soc_data *socdata;
Shawn Guo842afc02011-07-06 22:57:48 +0800154 struct esdhc_platform_data boarddata;
Sascha Hauer52dac612012-03-07 09:31:34 +0100155 struct clk *clk_ipg;
156 struct clk *clk_ahb;
157 struct clk *clk_per;
Lucas Stach361b8482013-03-15 09:49:26 +0100158 enum {
159 NO_CMD_PENDING, /* no multiblock command pending*/
160 MULTIBLK_IN_PROCESS, /* exact multiblock cmd in process */
161 WAIT_FOR_INT, /* sent CMD12, waiting for response INT */
162 } multiblock_status;
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800163 u32 is_ddr;
Richard Zhue1498602011-03-25 09:18:27 -0400164};
165
Shawn Guo57ed3312011-06-30 09:24:26 +0800166static struct platform_device_id imx_esdhc_devtype[] = {
167 {
168 .name = "sdhci-esdhc-imx25",
Shawn Guof47c4bb2013-10-17 15:19:47 +0800169 .driver_data = (kernel_ulong_t) &esdhc_imx25_data,
Shawn Guo57ed3312011-06-30 09:24:26 +0800170 }, {
171 .name = "sdhci-esdhc-imx35",
Shawn Guof47c4bb2013-10-17 15:19:47 +0800172 .driver_data = (kernel_ulong_t) &esdhc_imx35_data,
Shawn Guo57ed3312011-06-30 09:24:26 +0800173 }, {
174 .name = "sdhci-esdhc-imx51",
Shawn Guof47c4bb2013-10-17 15:19:47 +0800175 .driver_data = (kernel_ulong_t) &esdhc_imx51_data,
Shawn Guo57ed3312011-06-30 09:24:26 +0800176 }, {
Shawn Guo57ed3312011-06-30 09:24:26 +0800177 /* sentinel */
178 }
179};
180MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);
181
Shawn Guoabfafc22011-06-30 15:44:44 +0800182static const struct of_device_id imx_esdhc_dt_ids[] = {
Shawn Guof47c4bb2013-10-17 15:19:47 +0800183 { .compatible = "fsl,imx25-esdhc", .data = &esdhc_imx25_data, },
184 { .compatible = "fsl,imx35-esdhc", .data = &esdhc_imx35_data, },
185 { .compatible = "fsl,imx51-esdhc", .data = &esdhc_imx51_data, },
186 { .compatible = "fsl,imx53-esdhc", .data = &esdhc_imx53_data, },
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800187 { .compatible = "fsl,imx6sl-usdhc", .data = &usdhc_imx6sl_data, },
Shawn Guof47c4bb2013-10-17 15:19:47 +0800188 { .compatible = "fsl,imx6q-usdhc", .data = &usdhc_imx6q_data, },
Shawn Guoabfafc22011-06-30 15:44:44 +0800189 { /* sentinel */ }
190};
191MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);
192
Shawn Guo57ed3312011-06-30 09:24:26 +0800193static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
194{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800195 return data->socdata == &esdhc_imx25_data;
Shawn Guo57ed3312011-06-30 09:24:26 +0800196}
197
198static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
199{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800200 return data->socdata == &esdhc_imx53_data;
Shawn Guo57ed3312011-06-30 09:24:26 +0800201}
202
Shawn Guo95a24822011-09-19 17:32:21 +0800203static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
204{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800205 return data->socdata == &usdhc_imx6q_data;
Shawn Guo95a24822011-09-19 17:32:21 +0800206}
207
Shawn Guo9d61c002013-10-17 15:19:45 +0800208static inline int esdhc_is_usdhc(struct pltfm_imx_data *data)
209{
Shawn Guof47c4bb2013-10-17 15:19:47 +0800210 return !!(data->socdata->flags & ESDHC_FLAG_USDHC);
Shawn Guo9d61c002013-10-17 15:19:45 +0800211}
212
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200213static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
214{
215 void __iomem *base = host->ioaddr + (reg & ~0x3);
216 u32 shift = (reg & 0x3) * 8;
217
218 writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
219}
220
Wolfram Sang7e29c302011-02-26 14:44:41 +0100221static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
222{
Lucas Stach361b8482013-03-15 09:49:26 +0100223 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
224 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Wolfram Sang7e29c302011-02-26 14:44:41 +0100225 u32 val = readl(host->ioaddr + reg);
226
Dong Aisheng03221912013-09-13 19:11:34 +0800227 if (unlikely(reg == SDHCI_PRESENT_STATE)) {
228 u32 fsl_prss = val;
229 /* save the least 20 bits */
230 val = fsl_prss & 0x000FFFFF;
231 /* move dat[0-3] bits */
232 val |= (fsl_prss & 0x0F000000) >> 4;
233 /* move cmd line bit */
234 val |= (fsl_prss & 0x00800000) << 1;
235 }
236
Richard Zhu97e4ba62011-08-11 16:51:46 -0400237 if (unlikely(reg == SDHCI_CAPABILITIES)) {
Dong Aisheng6b4fb6712a2013-10-18 19:48:44 +0800238 /* ignore bit[0-15] as it stores cap_1 register val for mx6sl */
239 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
240 val &= 0xffff0000;
241
Richard Zhu97e4ba62011-08-11 16:51:46 -0400242 /* In FSL esdhc IC module, only bit20 is used to indicate the
243 * ADMA2 capability of esdhc, but this bit is messed up on
244 * some SOCs (e.g. on MX25, MX35 this bit is set, but they
245 * don't actually support ADMA2). So set the BROKEN_ADMA
246 * uirk on MX25/35 platforms.
247 */
248
249 if (val & SDHCI_CAN_DO_ADMA1) {
250 val &= ~SDHCI_CAN_DO_ADMA1;
251 val |= SDHCI_CAN_DO_ADMA2;
252 }
253 }
254
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800255 if (unlikely(reg == SDHCI_CAPABILITIES_1)) {
256 if (esdhc_is_usdhc(imx_data)) {
257 if (imx_data->socdata->flags & ESDHC_FLAG_HAVE_CAP1)
258 val = readl(host->ioaddr + SDHCI_CAPABILITIES) & 0xFFFF;
259 else
260 /* imx6q/dl does not have cap_1 register, fake one */
261 val = SDHCI_SUPPORT_DDR50 | SDHCI_SUPPORT_SDR104
Dong Aisheng888824b2013-10-18 19:48:48 +0800262 | SDHCI_SUPPORT_SDR50
263 | SDHCI_USE_SDR50_TUNING;
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800264 }
265 }
Dong Aisheng03221912013-09-13 19:11:34 +0800266
Shawn Guo9d61c002013-10-17 15:19:45 +0800267 if (unlikely(reg == SDHCI_MAX_CURRENT) && esdhc_is_usdhc(imx_data)) {
Dong Aisheng03221912013-09-13 19:11:34 +0800268 val = 0;
269 val |= 0xFF << SDHCI_MAX_CURRENT_330_SHIFT;
270 val |= 0xFF << SDHCI_MAX_CURRENT_300_SHIFT;
271 val |= 0xFF << SDHCI_MAX_CURRENT_180_SHIFT;
272 }
273
Richard Zhu97e4ba62011-08-11 16:51:46 -0400274 if (unlikely(reg == SDHCI_INT_STATUS)) {
Shawn Guo60bf6392013-01-15 23:36:53 +0800275 if (val & ESDHC_INT_VENDOR_SPEC_DMA_ERR) {
276 val &= ~ESDHC_INT_VENDOR_SPEC_DMA_ERR;
Richard Zhu97e4ba62011-08-11 16:51:46 -0400277 val |= SDHCI_INT_ADMA_ERROR;
278 }
Lucas Stach361b8482013-03-15 09:49:26 +0100279
280 /*
281 * mask off the interrupt we get in response to the manually
282 * sent CMD12
283 */
284 if ((imx_data->multiblock_status == WAIT_FOR_INT) &&
285 ((val & SDHCI_INT_RESPONSE) == SDHCI_INT_RESPONSE)) {
286 val &= ~SDHCI_INT_RESPONSE;
287 writel(SDHCI_INT_RESPONSE, host->ioaddr +
288 SDHCI_INT_STATUS);
289 imx_data->multiblock_status = NO_CMD_PENDING;
290 }
Richard Zhu97e4ba62011-08-11 16:51:46 -0400291 }
292
Wolfram Sang7e29c302011-02-26 14:44:41 +0100293 return val;
294}
295
296static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
297{
Richard Zhue1498602011-03-25 09:18:27 -0400298 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
299 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Tony Lin0d588642011-08-11 16:45:59 -0400300 u32 data;
Richard Zhue1498602011-03-25 09:18:27 -0400301
Tony Lin0d588642011-08-11 16:45:59 -0400302 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
Tony Lin0d588642011-08-11 16:45:59 -0400303 if (val & SDHCI_INT_CARD_INT) {
304 /*
305 * Clear and then set D3CD bit to avoid missing the
306 * card interrupt. This is a eSDHC controller problem
307 * so we need to apply the following workaround: clear
308 * and set D3CD bit will make eSDHC re-sample the card
309 * interrupt. In case a card interrupt was lost,
310 * re-sample it by the following steps.
311 */
312 data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
Shawn Guo60bf6392013-01-15 23:36:53 +0800313 data &= ~ESDHC_CTRL_D3CD;
Tony Lin0d588642011-08-11 16:45:59 -0400314 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
Shawn Guo60bf6392013-01-15 23:36:53 +0800315 data |= ESDHC_CTRL_D3CD;
Tony Lin0d588642011-08-11 16:45:59 -0400316 writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
317 }
318 }
Wolfram Sang7e29c302011-02-26 14:44:41 +0100319
Shawn Guof47c4bb2013-10-17 15:19:47 +0800320 if (unlikely((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
Richard Zhu58ac8172011-03-21 13:22:16 +0800321 && (reg == SDHCI_INT_STATUS)
322 && (val & SDHCI_INT_DATA_END))) {
323 u32 v;
Shawn Guo60bf6392013-01-15 23:36:53 +0800324 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
325 v &= ~ESDHC_VENDOR_SPEC_SDIO_QUIRK;
326 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
Lucas Stach361b8482013-03-15 09:49:26 +0100327
328 if (imx_data->multiblock_status == MULTIBLK_IN_PROCESS)
329 {
330 /* send a manual CMD12 with RESPTYP=none */
331 data = MMC_STOP_TRANSMISSION << 24 |
332 SDHCI_CMD_ABORTCMD << 16;
333 writel(data, host->ioaddr + SDHCI_TRANSFER_MODE);
334 imx_data->multiblock_status = WAIT_FOR_INT;
335 }
Richard Zhu58ac8172011-03-21 13:22:16 +0800336 }
337
Richard Zhu97e4ba62011-08-11 16:51:46 -0400338 if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
339 if (val & SDHCI_INT_ADMA_ERROR) {
340 val &= ~SDHCI_INT_ADMA_ERROR;
Shawn Guo60bf6392013-01-15 23:36:53 +0800341 val |= ESDHC_INT_VENDOR_SPEC_DMA_ERR;
Richard Zhu97e4ba62011-08-11 16:51:46 -0400342 }
343 }
344
Wolfram Sang7e29c302011-02-26 14:44:41 +0100345 writel(val, host->ioaddr + reg);
346}
347
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200348static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
349{
Shawn Guoef4d0882013-01-15 23:30:27 +0800350 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
351 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Dong Aisheng03221912013-09-13 19:11:34 +0800352 u16 ret = 0;
353 u32 val;
Shawn Guoef4d0882013-01-15 23:30:27 +0800354
Shawn Guo95a24822011-09-19 17:32:21 +0800355 if (unlikely(reg == SDHCI_HOST_VERSION)) {
Shawn Guoef4d0882013-01-15 23:30:27 +0800356 reg ^= 2;
Shawn Guo9d61c002013-10-17 15:19:45 +0800357 if (esdhc_is_usdhc(imx_data)) {
Shawn Guoef4d0882013-01-15 23:30:27 +0800358 /*
359 * The usdhc register returns a wrong host version.
360 * Correct it here.
361 */
362 return SDHCI_SPEC_300;
363 }
Shawn Guo95a24822011-09-19 17:32:21 +0800364 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200365
Dong Aisheng03221912013-09-13 19:11:34 +0800366 if (unlikely(reg == SDHCI_HOST_CONTROL2)) {
367 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
368 if (val & ESDHC_VENDOR_SPEC_VSELECT)
369 ret |= SDHCI_CTRL_VDD_180;
370
Shawn Guo9d61c002013-10-17 15:19:45 +0800371 if (esdhc_is_usdhc(imx_data)) {
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800372 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
373 val = readl(host->ioaddr + ESDHC_MIX_CTRL);
374 else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
375 /* the std tuning bits is in ACMD12_ERR for imx6sl */
376 val = readl(host->ioaddr + SDHCI_ACMD12_ERR);
Dong Aisheng03221912013-09-13 19:11:34 +0800377 }
378
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800379 if (val & ESDHC_MIX_CTRL_EXE_TUNE)
380 ret |= SDHCI_CTRL_EXEC_TUNING;
381 if (val & ESDHC_MIX_CTRL_SMPCLK_SEL)
382 ret |= SDHCI_CTRL_TUNED_CLK;
383
Dong Aisheng03221912013-09-13 19:11:34 +0800384 ret &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
385
386 return ret;
387 }
388
Dong Aisheng7dd109e2013-10-30 22:09:49 +0800389 if (unlikely(reg == SDHCI_TRANSFER_MODE)) {
390 if (esdhc_is_usdhc(imx_data)) {
391 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
392 ret = m & ESDHC_MIX_CTRL_SDHCI_MASK;
393 /* Swap AC23 bit */
394 if (m & ESDHC_MIX_CTRL_AC23EN) {
395 ret &= ~ESDHC_MIX_CTRL_AC23EN;
396 ret |= SDHCI_TRNS_AUTO_CMD23;
397 }
398 } else {
399 ret = readw(host->ioaddr + SDHCI_TRANSFER_MODE);
400 }
401
402 return ret;
403 }
404
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200405 return readw(host->ioaddr + reg);
406}
407
408static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
409{
410 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Richard Zhue1498602011-03-25 09:18:27 -0400411 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Dong Aisheng03221912013-09-13 19:11:34 +0800412 u32 new_val = 0;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200413
414 switch (reg) {
Dong Aisheng03221912013-09-13 19:11:34 +0800415 case SDHCI_CLOCK_CONTROL:
416 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
417 if (val & SDHCI_CLOCK_CARD_EN)
418 new_val |= ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
419 else
420 new_val &= ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON;
421 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
422 return;
423 case SDHCI_HOST_CONTROL2:
424 new_val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
425 if (val & SDHCI_CTRL_VDD_180)
426 new_val |= ESDHC_VENDOR_SPEC_VSELECT;
427 else
428 new_val &= ~ESDHC_VENDOR_SPEC_VSELECT;
429 writel(new_val, host->ioaddr + ESDHC_VENDOR_SPEC);
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800430 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING) {
431 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
432 if (val & SDHCI_CTRL_TUNED_CLK)
433 new_val |= ESDHC_MIX_CTRL_SMPCLK_SEL;
434 else
435 new_val &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
436 writel(new_val , host->ioaddr + ESDHC_MIX_CTRL);
437 } else if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING) {
438 u32 v = readl(host->ioaddr + SDHCI_ACMD12_ERR);
439 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800440 if (val & SDHCI_CTRL_TUNED_CLK) {
441 v |= ESDHC_MIX_CTRL_SMPCLK_SEL;
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800442 } else {
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800443 v &= ~ESDHC_MIX_CTRL_SMPCLK_SEL;
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800444 m &= ~ESDHC_MIX_CTRL_FBCLK_SEL;
445 }
446
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +0800447 if (val & SDHCI_CTRL_EXEC_TUNING) {
448 v |= ESDHC_MIX_CTRL_EXE_TUNE;
449 m |= ESDHC_MIX_CTRL_FBCLK_SEL;
450 } else {
451 v &= ~ESDHC_MIX_CTRL_EXE_TUNE;
452 }
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800453
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800454 writel(v, host->ioaddr + SDHCI_ACMD12_ERR);
455 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
456 }
Dong Aisheng03221912013-09-13 19:11:34 +0800457 return;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200458 case SDHCI_TRANSFER_MODE:
Shawn Guof47c4bb2013-10-17 15:19:47 +0800459 if ((imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
Richard Zhu58ac8172011-03-21 13:22:16 +0800460 && (host->cmd->opcode == SD_IO_RW_EXTENDED)
461 && (host->cmd->data->blocks > 1)
462 && (host->cmd->data->flags & MMC_DATA_READ)) {
463 u32 v;
Shawn Guo60bf6392013-01-15 23:36:53 +0800464 v = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
465 v |= ESDHC_VENDOR_SPEC_SDIO_QUIRK;
466 writel(v, host->ioaddr + ESDHC_VENDOR_SPEC);
Richard Zhu58ac8172011-03-21 13:22:16 +0800467 }
Shawn Guo69f54692013-01-21 19:02:24 +0800468
Shawn Guo9d61c002013-10-17 15:19:45 +0800469 if (esdhc_is_usdhc(imx_data)) {
Shawn Guo69f54692013-01-21 19:02:24 +0800470 u32 m = readl(host->ioaddr + ESDHC_MIX_CTRL);
Shawn Guo2a15f982013-01-21 19:02:26 +0800471 /* Swap AC23 bit */
472 if (val & SDHCI_TRNS_AUTO_CMD23) {
473 val &= ~SDHCI_TRNS_AUTO_CMD23;
474 val |= ESDHC_MIX_CTRL_AC23EN;
475 }
476 m = val | (m & ~ESDHC_MIX_CTRL_SDHCI_MASK);
Shawn Guo69f54692013-01-21 19:02:24 +0800477 writel(m, host->ioaddr + ESDHC_MIX_CTRL);
478 } else {
479 /*
480 * Postpone this write, we must do it together with a
481 * command write that is down below.
482 */
483 imx_data->scratchpad = val;
484 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200485 return;
486 case SDHCI_COMMAND:
Lucas Stach361b8482013-03-15 09:49:26 +0100487 if (host->cmd->opcode == MMC_STOP_TRANSMISSION)
Richard Zhu58ac8172011-03-21 13:22:16 +0800488 val |= SDHCI_CMD_ABORTCMD;
Shawn Guo95a24822011-09-19 17:32:21 +0800489
Lucas Stach361b8482013-03-15 09:49:26 +0100490 if ((host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
Shawn Guof47c4bb2013-10-17 15:19:47 +0800491 (imx_data->socdata->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
Lucas Stach361b8482013-03-15 09:49:26 +0100492 imx_data->multiblock_status = MULTIBLK_IN_PROCESS;
493
Shawn Guo9d61c002013-10-17 15:19:45 +0800494 if (esdhc_is_usdhc(imx_data))
Shawn Guo95a24822011-09-19 17:32:21 +0800495 writel(val << 16,
496 host->ioaddr + SDHCI_TRANSFER_MODE);
Shawn Guo69f54692013-01-21 19:02:24 +0800497 else
Shawn Guo95a24822011-09-19 17:32:21 +0800498 writel(val << 16 | imx_data->scratchpad,
499 host->ioaddr + SDHCI_TRANSFER_MODE);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200500 return;
501 case SDHCI_BLOCK_SIZE:
502 val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
503 break;
504 }
505 esdhc_clrset_le(host, 0xffff, val, reg);
506}
507
508static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
509{
Wilson Callan9a0985b2012-07-19 02:49:16 -0400510 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
511 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200512 u32 new_val;
Sascha Haueraf510792013-01-21 19:02:28 +0800513 u32 mask;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200514
515 switch (reg) {
516 case SDHCI_POWER_CONTROL:
517 /*
518 * FSL put some DMA bits here
519 * If your board has a regulator, code should be here
520 */
521 return;
522 case SDHCI_HOST_CONTROL:
Shawn Guo6b40d182013-01-15 23:36:52 +0800523 /* FSL messed up here, so we need to manually compose it. */
Sascha Haueraf510792013-01-21 19:02:28 +0800524 new_val = val & SDHCI_CTRL_LED;
Masanari Iida7122bbb2012-08-05 23:25:40 +0900525 /* ensure the endianness */
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200526 new_val |= ESDHC_HOST_CONTROL_LE;
Wilson Callan9a0985b2012-07-19 02:49:16 -0400527 /* bits 8&9 are reserved on mx25 */
528 if (!is_imx25_esdhc(imx_data)) {
529 /* DMA mode bits are shifted */
530 new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
531 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200532
Sascha Haueraf510792013-01-21 19:02:28 +0800533 /*
534 * Do not touch buswidth bits here. This is done in
535 * esdhc_pltfm_bus_width.
Martin Fuzzeyf6825742013-04-15 17:08:35 +0200536 * Do not touch the D3CD bit either which is used for the
537 * SDIO interrupt errata workaround.
Sascha Haueraf510792013-01-21 19:02:28 +0800538 */
Martin Fuzzeyf6825742013-04-15 17:08:35 +0200539 mask = 0xffff & ~(ESDHC_CTRL_BUSWIDTH_MASK | ESDHC_CTRL_D3CD);
Sascha Haueraf510792013-01-21 19:02:28 +0800540
541 esdhc_clrset_le(host, mask, new_val, reg);
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200542 return;
543 }
544 esdhc_clrset_le(host, 0xff, val, reg);
Shawn Guo913413c2011-06-21 22:41:51 +0800545
546 /*
547 * The esdhc has a design violation to SDHC spec which tells
548 * that software reset should not affect card detection circuit.
549 * But esdhc clears its SYSCTL register bits [0..2] during the
550 * software reset. This will stop those clocks that card detection
551 * circuit relies on. To work around it, we turn the clocks on back
552 * to keep card detection circuit functional.
553 */
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800554 if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1)) {
Shawn Guo913413c2011-06-21 22:41:51 +0800555 esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800556 /*
557 * The reset on usdhc fails to clear MIX_CTRL register.
558 * Do it manually here.
559 */
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800560 if (esdhc_is_usdhc(imx_data)) {
Dong Aishengd131a712013-11-04 16:38:26 +0800561 /* the tuning bits should be kept during reset */
562 new_val = readl(host->ioaddr + ESDHC_MIX_CTRL);
563 writel(new_val & ESDHC_MIX_CTRL_TUNING_MASK,
564 host->ioaddr + ESDHC_MIX_CTRL);
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800565 imx_data->is_ddr = 0;
566 }
Shawn Guo58c8c4f2013-01-21 19:02:25 +0800567 }
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200568}
569
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200570static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
571{
572 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
573 struct pltfm_imx_data *imx_data = pltfm_host->priv;
574 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
575
Dong Aishenga9748622013-12-26 15:23:53 +0800576 if (boarddata->f_max && (boarddata->f_max < pltfm_host->clock))
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200577 return boarddata->f_max;
578 else
Dong Aishenga9748622013-12-26 15:23:53 +0800579 return pltfm_host->clock;
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200580}
581
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200582static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
583{
584 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
585
Dong Aishenga9748622013-12-26 15:23:53 +0800586 return pltfm_host->clock / 256 / 16;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200587}
588
Lucas Stach8ba95802013-06-05 15:13:25 +0200589static inline void esdhc_pltfm_set_clock(struct sdhci_host *host,
590 unsigned int clock)
591{
592 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800593 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Dong Aishenga9748622013-12-26 15:23:53 +0800594 unsigned int host_clock = pltfm_host->clock;
Dong Aishengd31fc002013-09-13 19:11:32 +0800595 int pre_div = 2;
596 int div = 1;
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800597 u32 temp, val;
Lucas Stach8ba95802013-06-05 15:13:25 +0200598
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800599 if (clock == 0) {
Russell King1650d0c2014-04-25 12:58:50 +0100600 host->mmc->actual_clock = 0;
601
Shawn Guo9d61c002013-10-17 15:19:45 +0800602 if (esdhc_is_usdhc(imx_data)) {
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800603 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
604 writel(val & ~ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
605 host->ioaddr + ESDHC_VENDOR_SPEC);
606 }
Russell King373073e2014-04-25 12:58:45 +0100607 return;
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800608 }
Dong Aishengd31fc002013-09-13 19:11:32 +0800609
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800610 if (esdhc_is_usdhc(imx_data) && !imx_data->is_ddr)
Dong Aisheng5f7886c2013-09-13 19:11:36 +0800611 pre_div = 1;
612
Dong Aishengd31fc002013-09-13 19:11:32 +0800613 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
614 temp &= ~(ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
615 | ESDHC_CLOCK_MASK);
616 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
617
618 while (host_clock / pre_div / 16 > clock && pre_div < 256)
619 pre_div *= 2;
620
621 while (host_clock / pre_div / div > clock && div < 16)
622 div++;
623
Dong Aishenge76b8552013-09-13 19:11:37 +0800624 host->mmc->actual_clock = host_clock / pre_div / div;
Dong Aishengd31fc002013-09-13 19:11:32 +0800625 dev_dbg(mmc_dev(host->mmc), "desired SD clock: %d, actual: %d\n",
Dong Aishenge76b8552013-09-13 19:11:37 +0800626 clock, host->mmc->actual_clock);
Dong Aishengd31fc002013-09-13 19:11:32 +0800627
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800628 if (imx_data->is_ddr)
629 pre_div >>= 2;
630 else
631 pre_div >>= 1;
Dong Aishengd31fc002013-09-13 19:11:32 +0800632 div--;
633
634 temp = sdhci_readl(host, ESDHC_SYSTEM_CONTROL);
635 temp |= (ESDHC_CLOCK_IPGEN | ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN
636 | (div << ESDHC_DIVIDER_SHIFT)
637 | (pre_div << ESDHC_PREDIV_SHIFT));
638 sdhci_writel(host, temp, ESDHC_SYSTEM_CONTROL);
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800639
Shawn Guo9d61c002013-10-17 15:19:45 +0800640 if (esdhc_is_usdhc(imx_data)) {
Dong Aishengfed2f6e2013-09-13 19:11:33 +0800641 val = readl(host->ioaddr + ESDHC_VENDOR_SPEC);
642 writel(val | ESDHC_VENDOR_SPEC_FRC_SDCLK_ON,
643 host->ioaddr + ESDHC_VENDOR_SPEC);
644 }
645
Dong Aishengd31fc002013-09-13 19:11:32 +0800646 mdelay(1);
Lucas Stach8ba95802013-06-05 15:13:25 +0200647}
648
Shawn Guo913413c2011-06-21 22:41:51 +0800649static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
650{
Shawn Guo842afc02011-07-06 22:57:48 +0800651 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
652 struct pltfm_imx_data *imx_data = pltfm_host->priv;
653 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Shawn Guo913413c2011-06-21 22:41:51 +0800654
655 switch (boarddata->wp_type) {
656 case ESDHC_WP_GPIO:
Shawn Guofbe5fdd2012-12-11 22:32:20 +0800657 return mmc_gpio_get_ro(host->mmc);
Shawn Guo913413c2011-06-21 22:41:51 +0800658 case ESDHC_WP_CONTROLLER:
659 return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
660 SDHCI_WRITE_PROTECT);
661 case ESDHC_WP_NONE:
662 break;
663 }
664
665 return -ENOSYS;
666}
667
Russell King2317f562014-04-25 12:57:07 +0100668static void esdhc_pltfm_set_bus_width(struct sdhci_host *host, int width)
Sascha Haueraf510792013-01-21 19:02:28 +0800669{
670 u32 ctrl;
671
672 switch (width) {
673 case MMC_BUS_WIDTH_8:
674 ctrl = ESDHC_CTRL_8BITBUS;
675 break;
676 case MMC_BUS_WIDTH_4:
677 ctrl = ESDHC_CTRL_4BITBUS;
678 break;
679 default:
680 ctrl = 0;
681 break;
682 }
683
684 esdhc_clrset_le(host, ESDHC_CTRL_BUSWIDTH_MASK, ctrl,
685 SDHCI_HOST_CONTROL);
Sascha Haueraf510792013-01-21 19:02:28 +0800686}
687
Dong Aisheng03221912013-09-13 19:11:34 +0800688static void esdhc_prepare_tuning(struct sdhci_host *host, u32 val)
689{
690 u32 reg;
691
692 /* FIXME: delay a bit for card to be ready for next tuning due to errors */
693 mdelay(1);
694
Russell King10cf4962014-04-25 12:59:05 +0100695 /* This is balanced by the runtime put in sdhci_tasklet_finish */
Dong Aishengce090a42013-11-04 16:38:28 +0800696 pm_runtime_get_sync(host->mmc->parent);
Dong Aisheng03221912013-09-13 19:11:34 +0800697 reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
698 reg |= ESDHC_MIX_CTRL_EXE_TUNE | ESDHC_MIX_CTRL_SMPCLK_SEL |
699 ESDHC_MIX_CTRL_FBCLK_SEL;
700 writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
701 writel(val << 8, host->ioaddr + ESDHC_TUNE_CTRL_STATUS);
702 dev_dbg(mmc_dev(host->mmc),
703 "tunning with delay 0x%x ESDHC_TUNE_CTRL_STATUS 0x%x\n",
704 val, readl(host->ioaddr + ESDHC_TUNE_CTRL_STATUS));
705}
706
707static void esdhc_request_done(struct mmc_request *mrq)
708{
709 complete(&mrq->completion);
710}
711
Russell King9d2fc802014-04-25 12:59:00 +0100712static int esdhc_send_tuning_cmd(struct sdhci_host *host, u32 opcode,
713 struct scatterlist *sg)
Dong Aisheng03221912013-09-13 19:11:34 +0800714{
715 struct mmc_command cmd = {0};
Fabio Estevama50145f2013-10-04 22:59:23 -0300716 struct mmc_request mrq = {NULL};
Dong Aisheng03221912013-09-13 19:11:34 +0800717 struct mmc_data data = {0};
Dong Aisheng03221912013-09-13 19:11:34 +0800718
719 cmd.opcode = opcode;
720 cmd.arg = 0;
721 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
722
723 data.blksz = ESDHC_TUNING_BLOCK_PATTERN_LEN;
724 data.blocks = 1;
725 data.flags = MMC_DATA_READ;
Russell King9d2fc802014-04-25 12:59:00 +0100726 data.sg = sg;
Dong Aisheng03221912013-09-13 19:11:34 +0800727 data.sg_len = 1;
728
Dong Aisheng03221912013-09-13 19:11:34 +0800729 mrq.cmd = &cmd;
730 mrq.cmd->mrq = &mrq;
731 mrq.data = &data;
732 mrq.data->mrq = &mrq;
733 mrq.cmd->data = mrq.data;
734
735 mrq.done = esdhc_request_done;
736 init_completion(&(mrq.completion));
737
Russell Kingcb399da2014-04-25 12:59:10 +0100738 spin_lock_irq(&host->lock);
Dong Aisheng03221912013-09-13 19:11:34 +0800739 host->mrq = &mrq;
740
741 sdhci_send_command(host, mrq.cmd);
742
Russell Kingcb399da2014-04-25 12:59:10 +0100743 spin_unlock_irq(&host->lock);
Dong Aisheng03221912013-09-13 19:11:34 +0800744
745 wait_for_completion(&mrq.completion);
746
747 if (cmd.error)
748 return cmd.error;
749 if (data.error)
750 return data.error;
751
752 return 0;
753}
754
755static void esdhc_post_tuning(struct sdhci_host *host)
756{
757 u32 reg;
758
759 reg = readl(host->ioaddr + ESDHC_MIX_CTRL);
760 reg &= ~ESDHC_MIX_CTRL_EXE_TUNE;
761 writel(reg, host->ioaddr + ESDHC_MIX_CTRL);
762}
763
764static int esdhc_executing_tuning(struct sdhci_host *host, u32 opcode)
765{
Russell King9d2fc802014-04-25 12:59:00 +0100766 struct scatterlist sg;
767 char *tuning_pattern;
Dong Aisheng03221912013-09-13 19:11:34 +0800768 int min, max, avg, ret;
769
Russell King9d2fc802014-04-25 12:59:00 +0100770 tuning_pattern = kmalloc(ESDHC_TUNING_BLOCK_PATTERN_LEN, GFP_KERNEL);
771 if (!tuning_pattern)
772 return -ENOMEM;
773
774 sg_init_one(&sg, tuning_pattern, ESDHC_TUNING_BLOCK_PATTERN_LEN);
775
Dong Aisheng03221912013-09-13 19:11:34 +0800776 /* find the mininum delay first which can pass tuning */
777 min = ESDHC_TUNE_CTRL_MIN;
778 while (min < ESDHC_TUNE_CTRL_MAX) {
779 esdhc_prepare_tuning(host, min);
Russell King9d2fc802014-04-25 12:59:00 +0100780 if (!esdhc_send_tuning_cmd(host, opcode, &sg))
Dong Aisheng03221912013-09-13 19:11:34 +0800781 break;
782 min += ESDHC_TUNE_CTRL_STEP;
783 }
784
785 /* find the maxinum delay which can not pass tuning */
786 max = min + ESDHC_TUNE_CTRL_STEP;
787 while (max < ESDHC_TUNE_CTRL_MAX) {
788 esdhc_prepare_tuning(host, max);
Russell King9d2fc802014-04-25 12:59:00 +0100789 if (esdhc_send_tuning_cmd(host, opcode, &sg)) {
Dong Aisheng03221912013-09-13 19:11:34 +0800790 max -= ESDHC_TUNE_CTRL_STEP;
791 break;
792 }
793 max += ESDHC_TUNE_CTRL_STEP;
794 }
795
796 /* use average delay to get the best timing */
797 avg = (min + max) / 2;
798 esdhc_prepare_tuning(host, avg);
Russell King9d2fc802014-04-25 12:59:00 +0100799 ret = esdhc_send_tuning_cmd(host, opcode, &sg);
Dong Aisheng03221912013-09-13 19:11:34 +0800800 esdhc_post_tuning(host);
801
Russell King9d2fc802014-04-25 12:59:00 +0100802 kfree(tuning_pattern);
803
Dong Aisheng03221912013-09-13 19:11:34 +0800804 dev_dbg(mmc_dev(host->mmc), "tunning %s at 0x%x ret %d\n",
805 ret ? "failed" : "passed", avg, ret);
806
807 return ret;
808}
809
Dong Aishengad932202013-09-13 19:11:35 +0800810static int esdhc_change_pinstate(struct sdhci_host *host,
811 unsigned int uhs)
812{
813 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
814 struct pltfm_imx_data *imx_data = pltfm_host->priv;
815 struct pinctrl_state *pinctrl;
816
817 dev_dbg(mmc_dev(host->mmc), "change pinctrl state for uhs %d\n", uhs);
818
819 if (IS_ERR(imx_data->pinctrl) ||
820 IS_ERR(imx_data->pins_default) ||
821 IS_ERR(imx_data->pins_100mhz) ||
822 IS_ERR(imx_data->pins_200mhz))
823 return -EINVAL;
824
825 switch (uhs) {
826 case MMC_TIMING_UHS_SDR50:
827 pinctrl = imx_data->pins_100mhz;
828 break;
829 case MMC_TIMING_UHS_SDR104:
Dong Aisheng429a5b42013-10-30 22:10:42 +0800830 case MMC_TIMING_MMC_HS200:
Dong Aishengad932202013-09-13 19:11:35 +0800831 pinctrl = imx_data->pins_200mhz;
832 break;
833 default:
834 /* back to default state for other legacy timing */
835 pinctrl = imx_data->pins_default;
836 }
837
838 return pinctrl_select_state(imx_data->pinctrl, pinctrl);
839}
840
Russell King850a29b2014-04-25 12:59:41 +0100841static void esdhc_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
Dong Aishengad932202013-09-13 19:11:35 +0800842{
843 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
844 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Dong Aisheng602519b2013-10-18 19:48:47 +0800845 struct esdhc_platform_data *boarddata = &imx_data->boarddata;
Dong Aishengad932202013-09-13 19:11:35 +0800846
Russell King850a29b2014-04-25 12:59:41 +0100847 switch (timing) {
Dong Aishengad932202013-09-13 19:11:35 +0800848 case MMC_TIMING_UHS_SDR12:
Dong Aishengad932202013-09-13 19:11:35 +0800849 case MMC_TIMING_UHS_SDR25:
Dong Aishengad932202013-09-13 19:11:35 +0800850 case MMC_TIMING_UHS_SDR50:
Dong Aishengad932202013-09-13 19:11:35 +0800851 case MMC_TIMING_UHS_SDR104:
Dong Aisheng429a5b42013-10-30 22:10:42 +0800852 case MMC_TIMING_MMC_HS200:
Dong Aishengad932202013-09-13 19:11:35 +0800853 break;
854 case MMC_TIMING_UHS_DDR50:
Aisheng Dong69f5bf32014-05-09 14:53:15 +0800855 case MMC_TIMING_MMC_DDR52:
Dong Aishengde5bdbf2013-10-18 19:48:46 +0800856 writel(readl(host->ioaddr + ESDHC_MIX_CTRL) |
857 ESDHC_MIX_CTRL_DDREN,
858 host->ioaddr + ESDHC_MIX_CTRL);
859 imx_data->is_ddr = 1;
Dong Aisheng602519b2013-10-18 19:48:47 +0800860 if (boarddata->delay_line) {
861 u32 v;
862 v = boarddata->delay_line <<
863 ESDHC_DLL_OVERRIDE_VAL_SHIFT |
864 (1 << ESDHC_DLL_OVERRIDE_EN_SHIFT);
865 if (is_imx53_esdhc(imx_data))
866 v <<= 1;
867 writel(v, host->ioaddr + ESDHC_DLL_CTRL);
868 }
Dong Aishengad932202013-09-13 19:11:35 +0800869 break;
870 }
871
Russell King850a29b2014-04-25 12:59:41 +0100872 esdhc_change_pinstate(host, timing);
Dong Aishengad932202013-09-13 19:11:35 +0800873}
874
Russell King0718e592014-04-25 12:57:18 +0100875static void esdhc_reset(struct sdhci_host *host, u8 mask)
876{
877 sdhci_reset(host, mask);
878
879 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
880 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
881}
882
Dong Aisheng6e9fd282013-10-18 19:48:43 +0800883static struct sdhci_ops sdhci_esdhc_ops = {
Richard Zhue1498602011-03-25 09:18:27 -0400884 .read_l = esdhc_readl_le,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100885 .read_w = esdhc_readw_le,
Richard Zhue1498602011-03-25 09:18:27 -0400886 .write_l = esdhc_writel_le,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100887 .write_w = esdhc_writew_le,
888 .write_b = esdhc_writeb_le,
Lucas Stach8ba95802013-06-05 15:13:25 +0200889 .set_clock = esdhc_pltfm_set_clock,
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200890 .get_max_clock = esdhc_pltfm_get_max_clock,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100891 .get_min_clock = esdhc_pltfm_get_min_clock,
Shawn Guo913413c2011-06-21 22:41:51 +0800892 .get_ro = esdhc_pltfm_get_ro,
Russell King2317f562014-04-25 12:57:07 +0100893 .set_bus_width = esdhc_pltfm_set_bus_width,
Dong Aishengad932202013-09-13 19:11:35 +0800894 .set_uhs_signaling = esdhc_set_uhs_signaling,
Russell King0718e592014-04-25 12:57:18 +0100895 .reset = esdhc_reset,
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100896};
897
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100898static const struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
Richard Zhu97e4ba62011-08-11 16:51:46 -0400899 .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
900 | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
901 | SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
Shawn Guo85d65092011-05-27 23:48:12 +0800902 | SDHCI_QUIRK_BROKEN_CARD_DETECTION,
Shawn Guo85d65092011-05-27 23:48:12 +0800903 .ops = &sdhci_esdhc_ops,
904};
905
Shawn Guoabfafc22011-06-30 15:44:44 +0800906#ifdef CONFIG_OF
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500907static int
Shawn Guoabfafc22011-06-30 15:44:44 +0800908sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
909 struct esdhc_platform_data *boarddata)
910{
911 struct device_node *np = pdev->dev.of_node;
912
913 if (!np)
914 return -ENODEV;
915
Arnd Bergmann7f217792012-05-13 00:14:24 -0400916 if (of_get_property(np, "non-removable", NULL))
Shawn Guoabfafc22011-06-30 15:44:44 +0800917 boarddata->cd_type = ESDHC_CD_PERMANENT;
918
919 if (of_get_property(np, "fsl,cd-controller", NULL))
920 boarddata->cd_type = ESDHC_CD_CONTROLLER;
921
922 if (of_get_property(np, "fsl,wp-controller", NULL))
923 boarddata->wp_type = ESDHC_WP_CONTROLLER;
924
925 boarddata->cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
926 if (gpio_is_valid(boarddata->cd_gpio))
927 boarddata->cd_type = ESDHC_CD_GPIO;
928
929 boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
930 if (gpio_is_valid(boarddata->wp_gpio))
931 boarddata->wp_type = ESDHC_WP_GPIO;
932
Sascha Haueraf510792013-01-21 19:02:28 +0800933 of_property_read_u32(np, "bus-width", &boarddata->max_bus_width);
934
Lucas Stach0ddf03c2013-06-05 15:13:26 +0200935 of_property_read_u32(np, "max-frequency", &boarddata->f_max);
936
Dong Aishengad932202013-09-13 19:11:35 +0800937 if (of_find_property(np, "no-1-8-v", NULL))
938 boarddata->support_vsel = false;
939 else
940 boarddata->support_vsel = true;
941
Dong Aisheng602519b2013-10-18 19:48:47 +0800942 if (of_property_read_u32(np, "fsl,delay-line", &boarddata->delay_line))
943 boarddata->delay_line = 0;
944
Shawn Guoabfafc22011-06-30 15:44:44 +0800945 return 0;
946}
947#else
948static inline int
949sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
950 struct esdhc_platform_data *boarddata)
951{
952 return -ENODEV;
953}
954#endif
955
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500956static int sdhci_esdhc_imx_probe(struct platform_device *pdev)
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200957{
Shawn Guoabfafc22011-06-30 15:44:44 +0800958 const struct of_device_id *of_id =
959 of_match_device(imx_esdhc_dt_ids, &pdev->dev);
Shawn Guo85d65092011-05-27 23:48:12 +0800960 struct sdhci_pltfm_host *pltfm_host;
961 struct sdhci_host *host;
962 struct esdhc_platform_data *boarddata;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +0100963 int err;
Richard Zhue1498602011-03-25 09:18:27 -0400964 struct pltfm_imx_data *imx_data;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200965
Christian Daudt0e748232013-05-29 13:50:05 -0700966 host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata, 0);
Shawn Guo85d65092011-05-27 23:48:12 +0800967 if (IS_ERR(host))
968 return PTR_ERR(host);
969
970 pltfm_host = sdhci_priv(host);
971
Shawn Guoe3af31c2012-11-26 14:39:43 +0800972 imx_data = devm_kzalloc(&pdev->dev, sizeof(*imx_data), GFP_KERNEL);
Shawn Guoabfafc22011-06-30 15:44:44 +0800973 if (!imx_data) {
974 err = -ENOMEM;
Shawn Guoe3af31c2012-11-26 14:39:43 +0800975 goto free_sdhci;
Shawn Guoabfafc22011-06-30 15:44:44 +0800976 }
Shawn Guo57ed3312011-06-30 09:24:26 +0800977
Shawn Guof47c4bb2013-10-17 15:19:47 +0800978 imx_data->socdata = of_id ? of_id->data : (struct esdhc_soc_data *)
979 pdev->id_entry->driver_data;
Shawn Guo85d65092011-05-27 23:48:12 +0800980 pltfm_host->priv = imx_data;
981
Sascha Hauer52dac612012-03-07 09:31:34 +0100982 imx_data->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
983 if (IS_ERR(imx_data->clk_ipg)) {
984 err = PTR_ERR(imx_data->clk_ipg);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800985 goto free_sdhci;
Wolfram Sang95f25ef2010-10-15 12:21:04 +0200986 }
Sascha Hauer52dac612012-03-07 09:31:34 +0100987
988 imx_data->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
989 if (IS_ERR(imx_data->clk_ahb)) {
990 err = PTR_ERR(imx_data->clk_ahb);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800991 goto free_sdhci;
Sascha Hauer52dac612012-03-07 09:31:34 +0100992 }
993
994 imx_data->clk_per = devm_clk_get(&pdev->dev, "per");
995 if (IS_ERR(imx_data->clk_per)) {
996 err = PTR_ERR(imx_data->clk_per);
Shawn Guoe3af31c2012-11-26 14:39:43 +0800997 goto free_sdhci;
Sascha Hauer52dac612012-03-07 09:31:34 +0100998 }
999
1000 pltfm_host->clk = imx_data->clk_per;
Dong Aishenga9748622013-12-26 15:23:53 +08001001 pltfm_host->clock = clk_get_rate(pltfm_host->clk);
Sascha Hauer52dac612012-03-07 09:31:34 +01001002 clk_prepare_enable(imx_data->clk_per);
1003 clk_prepare_enable(imx_data->clk_ipg);
1004 clk_prepare_enable(imx_data->clk_ahb);
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001005
Dong Aishengad932202013-09-13 19:11:35 +08001006 imx_data->pinctrl = devm_pinctrl_get(&pdev->dev);
Dong Aishenge62d8b82012-05-11 14:56:01 +08001007 if (IS_ERR(imx_data->pinctrl)) {
1008 err = PTR_ERR(imx_data->pinctrl);
Shawn Guoe3af31c2012-11-26 14:39:43 +08001009 goto disable_clk;
Dong Aishenge62d8b82012-05-11 14:56:01 +08001010 }
1011
Dong Aishengad932202013-09-13 19:11:35 +08001012 imx_data->pins_default = pinctrl_lookup_state(imx_data->pinctrl,
1013 PINCTRL_STATE_DEFAULT);
1014 if (IS_ERR(imx_data->pins_default)) {
1015 err = PTR_ERR(imx_data->pins_default);
1016 dev_err(mmc_dev(host->mmc), "could not get default state\n");
1017 goto disable_clk;
1018 }
1019
Eric Bénardb89152822012-04-18 02:30:20 +02001020 host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
Eric Bénard37865fe2010-10-23 01:57:21 +02001021
Shawn Guof47c4bb2013-10-17 15:19:47 +08001022 if (imx_data->socdata->flags & ESDHC_FLAG_ENGCM07207)
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001023 /* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
Richard Zhu97e4ba62011-08-11 16:51:46 -04001024 host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
1025 | SDHCI_QUIRK_BROKEN_ADMA;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001026
Shawn Guof750ba92011-11-10 16:39:32 +08001027 /*
1028 * The imx6q ROM code will change the default watermark level setting
1029 * to something insane. Change it back here.
1030 */
Dong Aisheng69ed60e2013-10-18 19:48:49 +08001031 if (esdhc_is_usdhc(imx_data)) {
Shawn Guo60bf6392013-01-15 23:36:53 +08001032 writel(0x08100810, host->ioaddr + ESDHC_WTMK_LVL);
Dong Aisheng69ed60e2013-10-18 19:48:49 +08001033 host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
Dong Aishenge2997c92013-10-30 22:09:52 +08001034 host->mmc->caps |= MMC_CAP_1_8V_DDR;
Dong Aisheng69ed60e2013-10-18 19:48:49 +08001035 }
Shawn Guof750ba92011-11-10 16:39:32 +08001036
Dong Aisheng6e9fd282013-10-18 19:48:43 +08001037 if (imx_data->socdata->flags & ESDHC_FLAG_MAN_TUNING)
1038 sdhci_esdhc_ops.platform_execute_tuning =
1039 esdhc_executing_tuning;
Dong Aisheng8b2bb0ad2013-11-04 16:38:27 +08001040
1041 if (imx_data->socdata->flags & ESDHC_FLAG_STD_TUNING)
1042 writel(readl(host->ioaddr + ESDHC_TUNING_CTRL) |
1043 ESDHC_STD_TUNING_EN | ESDHC_TUNING_START_TAP,
1044 host->ioaddr + ESDHC_TUNING_CTRL);
1045
Shawn Guo842afc02011-07-06 22:57:48 +08001046 boarddata = &imx_data->boarddata;
Shawn Guoabfafc22011-06-30 15:44:44 +08001047 if (sdhci_esdhc_imx_probe_dt(pdev, boarddata) < 0) {
1048 if (!host->mmc->parent->platform_data) {
1049 dev_err(mmc_dev(host->mmc), "no board data!\n");
1050 err = -EINVAL;
Shawn Guoe3af31c2012-11-26 14:39:43 +08001051 goto disable_clk;
Shawn Guoabfafc22011-06-30 15:44:44 +08001052 }
1053 imx_data->boarddata = *((struct esdhc_platform_data *)
1054 host->mmc->parent->platform_data);
1055 }
Shawn Guo913413c2011-06-21 22:41:51 +08001056
1057 /* write_protect */
1058 if (boarddata->wp_type == ESDHC_WP_GPIO) {
Shawn Guofbe5fdd2012-12-11 22:32:20 +08001059 err = mmc_gpio_request_ro(host->mmc, boarddata->wp_gpio);
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001060 if (err) {
Shawn Guofbe5fdd2012-12-11 22:32:20 +08001061 dev_err(mmc_dev(host->mmc),
1062 "failed to request write-protect gpio!\n");
1063 goto disable_clk;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001064 }
Shawn Guofbe5fdd2012-12-11 22:32:20 +08001065 host->mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
Shawn Guo913413c2011-06-21 22:41:51 +08001066 }
Wolfram Sang7e29c302011-02-26 14:44:41 +01001067
Shawn Guo913413c2011-06-21 22:41:51 +08001068 /* card_detect */
Shawn Guo913413c2011-06-21 22:41:51 +08001069 switch (boarddata->cd_type) {
1070 case ESDHC_CD_GPIO:
Laurent Pinchart214fc302013-08-08 12:38:31 +02001071 err = mmc_gpio_request_cd(host->mmc, boarddata->cd_gpio, 0);
Wolfram Sang7e29c302011-02-26 14:44:41 +01001072 if (err) {
Shawn Guo913413c2011-06-21 22:41:51 +08001073 dev_err(mmc_dev(host->mmc),
Shawn Guofbe5fdd2012-12-11 22:32:20 +08001074 "failed to request card-detect gpio!\n");
Shawn Guoe3af31c2012-11-26 14:39:43 +08001075 goto disable_clk;
Wolfram Sang7e29c302011-02-26 14:44:41 +01001076 }
Shawn Guo913413c2011-06-21 22:41:51 +08001077 /* fall through */
Wolfram Sang7e29c302011-02-26 14:44:41 +01001078
Shawn Guo913413c2011-06-21 22:41:51 +08001079 case ESDHC_CD_CONTROLLER:
1080 /* we have a working card_detect back */
Wolfram Sang7e29c302011-02-26 14:44:41 +01001081 host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
Shawn Guo913413c2011-06-21 22:41:51 +08001082 break;
1083
1084 case ESDHC_CD_PERMANENT:
Dong Aishenge5260032013-10-30 22:09:51 +08001085 host->mmc->caps |= MMC_CAP_NONREMOVABLE;
Shawn Guo913413c2011-06-21 22:41:51 +08001086 break;
1087
1088 case ESDHC_CD_NONE:
1089 break;
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001090 }
Eric Bénard16a790b2010-10-23 01:57:22 +02001091
Sascha Haueraf510792013-01-21 19:02:28 +08001092 switch (boarddata->max_bus_width) {
1093 case 8:
1094 host->mmc->caps |= MMC_CAP_8_BIT_DATA | MMC_CAP_4_BIT_DATA;
1095 break;
1096 case 4:
1097 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
1098 break;
1099 case 1:
1100 default:
1101 host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
1102 break;
1103 }
1104
Dong Aishengad932202013-09-13 19:11:35 +08001105 /* sdr50 and sdr104 needs work on 1.8v signal voltage */
Shawn Guo9d61c002013-10-17 15:19:45 +08001106 if ((boarddata->support_vsel) && esdhc_is_usdhc(imx_data)) {
Dong Aishengad932202013-09-13 19:11:35 +08001107 imx_data->pins_100mhz = pinctrl_lookup_state(imx_data->pinctrl,
1108 ESDHC_PINCTRL_STATE_100MHZ);
1109 imx_data->pins_200mhz = pinctrl_lookup_state(imx_data->pinctrl,
1110 ESDHC_PINCTRL_STATE_200MHZ);
1111 if (IS_ERR(imx_data->pins_100mhz) ||
1112 IS_ERR(imx_data->pins_200mhz)) {
1113 dev_warn(mmc_dev(host->mmc),
1114 "could not get ultra high speed state, work on normal mode\n");
1115 /* fall back to not support uhs by specify no 1.8v quirk */
1116 host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1117 }
1118 } else {
1119 host->quirks2 |= SDHCI_QUIRK2_NO_1_8_V;
1120 }
1121
Shawn Guo85d65092011-05-27 23:48:12 +08001122 err = sdhci_add_host(host);
1123 if (err)
Shawn Guoe3af31c2012-11-26 14:39:43 +08001124 goto disable_clk;
Shawn Guo85d65092011-05-27 23:48:12 +08001125
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001126 pm_runtime_set_active(&pdev->dev);
1127 pm_runtime_enable(&pdev->dev);
1128 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1129 pm_runtime_use_autosuspend(&pdev->dev);
1130 pm_suspend_ignore_children(&pdev->dev, 1);
1131
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001132 return 0;
Wolfram Sang7e29c302011-02-26 14:44:41 +01001133
Shawn Guoe3af31c2012-11-26 14:39:43 +08001134disable_clk:
Sascha Hauer52dac612012-03-07 09:31:34 +01001135 clk_disable_unprepare(imx_data->clk_per);
1136 clk_disable_unprepare(imx_data->clk_ipg);
1137 clk_disable_unprepare(imx_data->clk_ahb);
Shawn Guoe3af31c2012-11-26 14:39:43 +08001138free_sdhci:
Shawn Guo85d65092011-05-27 23:48:12 +08001139 sdhci_pltfm_free(pdev);
1140 return err;
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001141}
1142
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001143static int sdhci_esdhc_imx_remove(struct platform_device *pdev)
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001144{
Shawn Guo85d65092011-05-27 23:48:12 +08001145 struct sdhci_host *host = platform_get_drvdata(pdev);
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001146 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
Richard Zhue1498602011-03-25 09:18:27 -04001147 struct pltfm_imx_data *imx_data = pltfm_host->priv;
Shawn Guo85d65092011-05-27 23:48:12 +08001148 int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);
1149
1150 sdhci_remove_host(host, dead);
Wolfram Sang0c6d49c2011-02-26 14:44:39 +01001151
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001152 pm_runtime_dont_use_autosuspend(&pdev->dev);
1153 pm_runtime_disable(&pdev->dev);
1154
Dong Aishenga7f2be92013-12-26 15:23:54 +08001155 if (!IS_ENABLED(CONFIG_PM_RUNTIME)) {
1156 clk_disable_unprepare(imx_data->clk_per);
1157 clk_disable_unprepare(imx_data->clk_ipg);
1158 clk_disable_unprepare(imx_data->clk_ahb);
1159 }
Sascha Hauer52dac612012-03-07 09:31:34 +01001160
Shawn Guo85d65092011-05-27 23:48:12 +08001161 sdhci_pltfm_free(pdev);
1162
1163 return 0;
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001164}
1165
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001166#ifdef CONFIG_PM_RUNTIME
1167static int sdhci_esdhc_runtime_suspend(struct device *dev)
1168{
1169 struct sdhci_host *host = dev_get_drvdata(dev);
1170 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1171 struct pltfm_imx_data *imx_data = pltfm_host->priv;
1172 int ret;
1173
1174 ret = sdhci_runtime_suspend_host(host);
1175
Russell Kingbe138552014-04-25 12:55:56 +01001176 if (!sdhci_sdio_irq_enabled(host)) {
1177 clk_disable_unprepare(imx_data->clk_per);
1178 clk_disable_unprepare(imx_data->clk_ipg);
1179 }
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001180 clk_disable_unprepare(imx_data->clk_ahb);
1181
1182 return ret;
1183}
1184
1185static int sdhci_esdhc_runtime_resume(struct device *dev)
1186{
1187 struct sdhci_host *host = dev_get_drvdata(dev);
1188 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
1189 struct pltfm_imx_data *imx_data = pltfm_host->priv;
1190
Russell Kingbe138552014-04-25 12:55:56 +01001191 if (!sdhci_sdio_irq_enabled(host)) {
1192 clk_prepare_enable(imx_data->clk_per);
1193 clk_prepare_enable(imx_data->clk_ipg);
1194 }
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001195 clk_prepare_enable(imx_data->clk_ahb);
1196
1197 return sdhci_runtime_resume_host(host);
1198}
1199#endif
1200
1201static const struct dev_pm_ops sdhci_esdhc_pmops = {
1202 SET_SYSTEM_SLEEP_PM_OPS(sdhci_pltfm_suspend, sdhci_pltfm_resume)
1203 SET_RUNTIME_PM_OPS(sdhci_esdhc_runtime_suspend,
1204 sdhci_esdhc_runtime_resume, NULL)
1205};
1206
Shawn Guo85d65092011-05-27 23:48:12 +08001207static struct platform_driver sdhci_esdhc_imx_driver = {
1208 .driver = {
1209 .name = "sdhci-esdhc-imx",
1210 .owner = THIS_MODULE,
Shawn Guoabfafc22011-06-30 15:44:44 +08001211 .of_match_table = imx_esdhc_dt_ids,
Dong Aisheng89d7e5c2013-11-04 16:38:29 +08001212 .pm = &sdhci_esdhc_pmops,
Shawn Guo85d65092011-05-27 23:48:12 +08001213 },
Shawn Guo57ed3312011-06-30 09:24:26 +08001214 .id_table = imx_esdhc_devtype,
Shawn Guo85d65092011-05-27 23:48:12 +08001215 .probe = sdhci_esdhc_imx_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05001216 .remove = sdhci_esdhc_imx_remove,
Wolfram Sang95f25ef2010-10-15 12:21:04 +02001217};
Shawn Guo85d65092011-05-27 23:48:12 +08001218
Axel Lind1f81a62011-11-26 12:55:43 +08001219module_platform_driver(sdhci_esdhc_imx_driver);
Shawn Guo85d65092011-05-27 23:48:12 +08001220
1221MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
1222MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
1223MODULE_LICENSE("GPL v2");