blob: b0a8215a13fc086958932f96557d1c1113022c40 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Marc Zyngierd51d0af2014-06-30 16:01:30 +01002/*
3 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
Marc Zyngierd51d0af2014-06-30 16:01:30 +01004 */
5
6#include <linux/interrupt.h>
7#include <linux/io.h>
8#include <linux/irq.h>
9#include <linux/irqchip/arm-gic.h>
10
11#include "irq-gic-common.h"
12
Aniruddha Banerjeeaa081922018-03-28 19:12:00 +053013static DEFINE_RAW_SPINLOCK(irq_controller_lock);
14
Julien Grall502d6df2016-04-11 16:32:54 +010015static const struct gic_kvm_info *gic_kvm_info;
16
17const struct gic_kvm_info *gic_get_kvm_info(void)
18{
19 return gic_kvm_info;
20}
21
22void gic_set_kvm_info(const struct gic_kvm_info *info)
23{
24 BUG_ON(gic_kvm_info != NULL);
25 gic_kvm_info = info;
26}
27
Srinivas Kandagatlaf70fdb42018-12-10 13:56:31 +000028void gic_enable_of_quirks(const struct device_node *np,
29 const struct gic_quirk *quirks, void *data)
30{
31 for (; quirks->desc; quirks++) {
32 if (!of_device_is_compatible(np, quirks->compatible))
33 continue;
34 if (quirks->init(data))
35 pr_info("GIC: enabling workaround for %s\n",
36 quirks->desc);
37 }
38}
39
Robert Richter67510cc2015-09-21 22:58:37 +020040void gic_enable_quirks(u32 iidr, const struct gic_quirk *quirks,
41 void *data)
42{
43 for (; quirks->desc; quirks++) {
44 if (quirks->iidr != (quirks->mask & iidr))
45 continue;
Ard Biesheuvel9d111d42017-10-17 17:55:55 +010046 if (quirks->init(data))
47 pr_info("GIC: enabling workaround for %s\n",
48 quirks->desc);
Robert Richter67510cc2015-09-21 22:58:37 +020049 }
50}
51
Liviu Dudaufb7e7de2015-01-20 16:52:59 +000052int gic_configure_irq(unsigned int irq, unsigned int type,
Marc Zyngierd51d0af2014-06-30 16:01:30 +010053 void __iomem *base, void (*sync_access)(void))
54{
Marc Zyngierd51d0af2014-06-30 16:01:30 +010055 u32 confmask = 0x2 << ((irq % 16) * 2);
56 u32 confoff = (irq / 16) * 4;
Liviu Dudaufb7e7de2015-01-20 16:52:59 +000057 u32 val, oldval;
58 int ret = 0;
Aniruddha Banerjeeaa081922018-03-28 19:12:00 +053059 unsigned long flags;
Marc Zyngierd51d0af2014-06-30 16:01:30 +010060
61 /*
62 * Read current configuration register, and insert the config
63 * for "irq", depending on "type".
64 */
Aniruddha Banerjeeaa081922018-03-28 19:12:00 +053065 raw_spin_lock_irqsave(&irq_controller_lock, flags);
Liviu Dudaufb7e7de2015-01-20 16:52:59 +000066 val = oldval = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
67 if (type & IRQ_TYPE_LEVEL_MASK)
Marc Zyngierd51d0af2014-06-30 16:01:30 +010068 val &= ~confmask;
Liviu Dudaufb7e7de2015-01-20 16:52:59 +000069 else if (type & IRQ_TYPE_EDGE_BOTH)
Marc Zyngierd51d0af2014-06-30 16:01:30 +010070 val |= confmask;
71
Jon Hunterec1a4542016-05-10 16:14:38 +010072 /* If the current configuration is the same, then we are done */
Aniruddha Banerjeeaa081922018-03-28 19:12:00 +053073 if (val == oldval) {
74 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
Jon Hunterec1a4542016-05-10 16:14:38 +010075 return 0;
Aniruddha Banerjeeaa081922018-03-28 19:12:00 +053076 }
Jon Hunterec1a4542016-05-10 16:14:38 +010077
Marc Zyngierd51d0af2014-06-30 16:01:30 +010078 /*
Marc Zyngierd51d0af2014-06-30 16:01:30 +010079 * Write back the new configuration, and possibly re-enable
Jon Hunter992345a2016-05-10 16:14:39 +010080 * the interrupt. If we fail to write a new configuration for
81 * an SPI then WARN and return an error. If we fail to write the
82 * configuration for a PPI this is most likely because the GIC
83 * does not allow us to set the configuration or we are in a
84 * non-secure mode, and hence it may not be catastrophic.
Marc Zyngierd51d0af2014-06-30 16:01:30 +010085 */
86 writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
Jon Hunter992345a2016-05-10 16:14:39 +010087 if (readl_relaxed(base + GIC_DIST_CONFIG + confoff) != val) {
88 if (WARN_ON(irq >= 32))
89 ret = -EINVAL;
90 else
91 pr_warn("GIC: PPI%d is secure or misconfigured\n",
92 irq - 16);
93 }
Aniruddha Banerjeeaa081922018-03-28 19:12:00 +053094 raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
Marc Zyngierd51d0af2014-06-30 16:01:30 +010095
Marc Zyngierd51d0af2014-06-30 16:01:30 +010096 if (sync_access)
97 sync_access();
Liviu Dudaufb7e7de2015-01-20 16:52:59 +000098
99 return ret;
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100100}
101
Jon Huntercdbb8132016-06-07 16:12:32 +0100102void gic_dist_config(void __iomem *base, int gic_irqs,
103 void (*sync_access)(void))
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100104{
105 unsigned int i;
106
107 /*
108 * Set all global interrupts to be level triggered, active low.
109 */
110 for (i = 32; i < gic_irqs; i += 16)
Feng Kane5f81532014-07-30 14:56:58 -0700111 writel_relaxed(GICD_INT_ACTLOW_LVLTRIG,
112 base + GIC_DIST_CONFIG + i / 4);
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100113
114 /*
115 * Set priority on all global interrupts.
116 */
117 for (i = 32; i < gic_irqs; i += 4)
Feng Kane5f81532014-07-30 14:56:58 -0700118 writel_relaxed(GICD_INT_DEF_PRI_X4, base + GIC_DIST_PRI + i);
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100119
120 /*
Marc Zyngier0eece2b2015-11-16 19:13:26 +0000121 * Deactivate and disable all SPIs. Leave the PPI and SGIs
122 * alone as they are in the redistributor registers on GICv3.
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100123 */
Marc Zyngier0eece2b2015-11-16 19:13:26 +0000124 for (i = 32; i < gic_irqs; i += 32) {
Feng Kane5f81532014-07-30 14:56:58 -0700125 writel_relaxed(GICD_INT_EN_CLR_X32,
Marc Zyngier0eece2b2015-11-16 19:13:26 +0000126 base + GIC_DIST_ACTIVE_CLEAR + i / 8);
127 writel_relaxed(GICD_INT_EN_CLR_X32,
128 base + GIC_DIST_ENABLE_CLEAR + i / 8);
129 }
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100130
131 if (sync_access)
132 sync_access();
133}
134
135void gic_cpu_config(void __iomem *base, void (*sync_access)(void))
136{
137 int i;
138
139 /*
140 * Deal with the banked PPI and SGI interrupts - disable all
141 * PPI interrupts, ensure all SGI interrupts are enabled.
Marc Zyngier0eece2b2015-11-16 19:13:26 +0000142 * Make sure everything is deactivated.
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100143 */
Marc Zyngier0eece2b2015-11-16 19:13:26 +0000144 writel_relaxed(GICD_INT_EN_CLR_X32, base + GIC_DIST_ACTIVE_CLEAR);
Feng Kane5f81532014-07-30 14:56:58 -0700145 writel_relaxed(GICD_INT_EN_CLR_PPI, base + GIC_DIST_ENABLE_CLEAR);
146 writel_relaxed(GICD_INT_EN_SET_SGI, base + GIC_DIST_ENABLE_SET);
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100147
148 /*
149 * Set priority on PPI and SGI interrupts
150 */
151 for (i = 0; i < 32; i += 4)
Feng Kane5f81532014-07-30 14:56:58 -0700152 writel_relaxed(GICD_INT_DEF_PRI_X4,
153 base + GIC_DIST_PRI + i * 4 / 4);
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100154
155 if (sync_access)
156 sync_access();
157}