blob: 4b34a5195c653dc8a7757bc861fcae9eb45a57c5 [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020020#include <linux/kernel.h>
21#include <linux/pagemap.h>
22#include <linux/agp_backend.h>
Chris Wilsonbdb8b972010-12-22 11:37:09 +000023#include <linux/delay.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020024#include <asm/smp.h>
25#include "agp.h"
26#include "intel-agp.h"
Daniel Vetter0ade6382010-08-24 22:18:41 +020027#include <drm/intel-gtt.h>
Laura Abbotte47036b2017-05-08 15:58:14 -070028#include <asm/set_memory.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020029
Daniel Vetterf51b7662010-04-14 00:29:52 +020030/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
Suresh Siddhad3f13812011-08-23 17:05:25 -070033 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
Daniel Vetterf51b7662010-04-14 00:29:52 +020034 * Only newer chipsets need to bother with this, of course.
35 */
Suresh Siddhad3f13812011-08-23 17:05:25 -070036#ifdef CONFIG_INTEL_IOMMU
Daniel Vetterf51b7662010-04-14 00:29:52 +020037#define USE_PCI_DMA_API 1
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020038#else
39#define USE_PCI_DMA_API 0
Daniel Vetterf51b7662010-04-14 00:29:52 +020040#endif
41
Daniel Vetter1a997ff2010-09-08 21:18:53 +020042struct intel_gtt_driver {
43 unsigned int gen : 8;
44 unsigned int is_g33 : 1;
45 unsigned int is_pineview : 1;
46 unsigned int is_ironlake : 1;
Chris Wilson100519e2010-10-31 10:37:02 +000047 unsigned int has_pgtbl_enable : 1;
Daniel Vetter22533b42010-09-12 16:38:55 +020048 unsigned int dma_mask_size : 8;
Daniel Vetter73800422010-08-29 17:29:50 +020049 /* Chipset specific GTT setup */
50 int (*setup)(void);
Daniel Vetterae83dd52010-09-12 17:11:15 +020051 /* This should undo anything done in ->setup() save the unmapping
52 * of the mmio register file, that's done in the generic code. */
53 void (*cleanup)(void);
Daniel Vetter351bb272010-09-07 22:41:04 +020054 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
55 /* Flags is a more or less chipset specific opaque value.
56 * For chipsets that need to support old ums (non-gem) code, this
57 * needs to be identical to the various supported agp memory types! */
Daniel Vetter5cbecaf2010-09-11 21:31:04 +020058 bool (*check_flags)(unsigned int flags);
Daniel Vetter1b263f22010-09-12 00:27:24 +020059 void (*chipset_flush)(void);
Daniel Vetter1a997ff2010-09-08 21:18:53 +020060};
61
Daniel Vetterf51b7662010-04-14 00:29:52 +020062static struct _intel_private {
Daniel Vetter1a997ff2010-09-08 21:18:53 +020063 const struct intel_gtt_driver *driver;
Daniel Vetterf51b7662010-04-14 00:29:52 +020064 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020065 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020066 u8 __iomem *registers;
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -070067 phys_addr_t gtt_phys_addr;
Daniel Vetterb3eafc52010-09-23 20:04:17 +020068 u32 PGETBL_save;
Daniel Vetterf51b7662010-04-14 00:29:52 +020069 u32 __iomem *gtt; /* I915G */
Chris Wilsonbee4a182011-01-21 10:54:32 +000070 bool clear_fake_agp; /* on first access via agp, fill with scratch */
Daniel Vetterf51b7662010-04-14 00:29:52 +020071 int num_dcache_entries;
Chris Wilsonbdb8b972010-12-22 11:37:09 +000072 void __iomem *i9xx_flush_page;
Daniel Vetter820647b2010-11-05 13:30:14 +010073 char *i81x_gtt_table;
Daniel Vetterf51b7662010-04-14 00:29:52 +020074 struct resource ifp_resource;
75 int resource_valid;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020076 struct page *scratch_page;
Ben Widawsky9c61a322013-01-18 12:30:32 -080077 phys_addr_t scratch_page_dma;
Daniel Vetter14be93d2012-06-08 15:55:40 +020078 int refcount;
Ben Widawsky8d2e6302013-01-18 12:30:33 -080079 /* Whether i915 needs to use the dmar apis or not. */
80 unsigned int needs_dmar : 1;
Ben Widawskye5c65372013-01-18 12:30:34 -080081 phys_addr_t gma_bus_addr;
Ben Widawskya54c0c22013-01-24 14:45:00 -080082 /* Size of memory reserved for graphics by the BIOS */
Matthew Auldb7128ef2017-12-11 15:18:22 +000083 resource_size_t stolen_size;
Ben Widawskya54c0c22013-01-24 14:45:00 -080084 /* Total number of gtt entries. */
85 unsigned int gtt_total_entries;
86 /* Part of the gtt that is mappable by the cpu, for those chips where
87 * this is not the full gtt. */
88 unsigned int gtt_mappable_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +020089} intel_private;
90
Daniel Vetter1a997ff2010-09-08 21:18:53 +020091#define INTEL_GTT_GEN intel_private.driver->gen
92#define IS_G33 intel_private.driver->is_g33
93#define IS_PINEVIEW intel_private.driver->is_pineview
94#define IS_IRONLAKE intel_private.driver->is_ironlake
Chris Wilson100519e2010-10-31 10:37:02 +000095#define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
Daniel Vetter1a997ff2010-09-08 21:18:53 +020096
Ville Syrjälä00fe6392013-11-05 14:00:08 +020097#if IS_ENABLED(CONFIG_AGP_INTEL)
Chris Wilson9da3da62012-06-01 15:20:22 +010098static int intel_gtt_map_memory(struct page **pages,
99 unsigned int num_entries,
100 struct sg_table *st)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200101{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200102 struct scatterlist *sg;
103 int i;
104
Daniel Vetter40807752010-11-06 11:18:58 +0100105 DBG("try mapping %lu pages\n", (unsigned long)num_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200106
Chris Wilson9da3da62012-06-01 15:20:22 +0100107 if (sg_alloc_table(st, num_entries, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +0100108 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200109
Chris Wilson9da3da62012-06-01 15:20:22 +0100110 for_each_sg(st->sgl, sg, num_entries, i)
Daniel Vetter40807752010-11-06 11:18:58 +0100111 sg_set_page(sg, pages[i], PAGE_SIZE, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200112
Chris Wilson9da3da62012-06-01 15:20:22 +0100113 if (!pci_map_sg(intel_private.pcidev,
114 st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
Chris Wilson831cd442010-07-24 18:29:37 +0100115 goto err;
116
Daniel Vetterf51b7662010-04-14 00:29:52 +0200117 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100118
119err:
Chris Wilson9da3da62012-06-01 15:20:22 +0100120 sg_free_table(st);
Chris Wilson831cd442010-07-24 18:29:37 +0100121 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200122}
123
Chris Wilson9da3da62012-06-01 15:20:22 +0100124static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200125{
Daniel Vetter40807752010-11-06 11:18:58 +0100126 struct sg_table st;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200127 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
128
Daniel Vetter40807752010-11-06 11:18:58 +0100129 pci_unmap_sg(intel_private.pcidev, sg_list,
130 num_sg, PCI_DMA_BIDIRECTIONAL);
131
132 st.sgl = sg_list;
133 st.orig_nents = st.nents = num_sg;
134
135 sg_free_table(&st);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200136}
137
Daniel Vetterffdd7512010-08-27 17:51:29 +0200138static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200139{
140 return;
141}
142
143/* Exists to support ARGB cursors */
144static struct page *i8xx_alloc_pages(void)
145{
146 struct page *page;
147
148 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
149 if (page == NULL)
150 return NULL;
151
152 if (set_pages_uc(page, 4) < 0) {
153 set_pages_wb(page, 4);
154 __free_pages(page, 2);
155 return NULL;
156 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200157 atomic_inc(&agp_bridge->current_memory_agp);
158 return page;
159}
160
161static void i8xx_destroy_pages(struct page *page)
162{
163 if (page == NULL)
164 return;
165
166 set_pages_wb(page, 4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200167 __free_pages(page, 2);
168 atomic_dec(&agp_bridge->current_memory_agp);
169}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200170#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200171
Daniel Vetter820647b2010-11-05 13:30:14 +0100172#define I810_GTT_ORDER 4
173static int i810_setup(void)
174{
Bjorn Helgaasd3572532014-01-06 14:43:13 -0700175 phys_addr_t reg_addr;
Daniel Vetter820647b2010-11-05 13:30:14 +0100176 char *gtt_table;
177
178 /* i81x does not preallocate the gtt. It's always 64kb in size. */
179 gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
180 if (gtt_table == NULL)
181 return -ENOMEM;
182 intel_private.i81x_gtt_table = gtt_table;
183
Bjorn Helgaasd3572532014-01-06 14:43:13 -0700184 reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
Daniel Vetter820647b2010-11-05 13:30:14 +0100185
186 intel_private.registers = ioremap(reg_addr, KB(64));
187 if (!intel_private.registers)
188 return -ENOMEM;
189
190 writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
191 intel_private.registers+I810_PGETBL_CTL);
192
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -0700193 intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
Daniel Vetter820647b2010-11-05 13:30:14 +0100194
195 if ((readl(intel_private.registers+I810_DRAM_CTL)
196 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
197 dev_info(&intel_private.pcidev->dev,
198 "detected 4MB dedicated video ram\n");
199 intel_private.num_dcache_entries = 1024;
200 }
201
202 return 0;
203}
204
205static void i810_cleanup(void)
206{
207 writel(0, intel_private.registers+I810_PGETBL_CTL);
208 free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
209}
210
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200211#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetterff268602010-11-05 15:43:35 +0100212static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
213 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200214{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200215 int i;
216
Daniel Vetterff268602010-11-05 15:43:35 +0100217 if ((pg_start + mem->page_count)
218 > intel_private.num_dcache_entries)
219 return -EINVAL;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100220
Daniel Vetterff268602010-11-05 15:43:35 +0100221 if (!mem->is_flushed)
222 global_cache_flush();
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100223
Daniel Vetterff268602010-11-05 15:43:35 +0100224 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
225 dma_addr_t addr = i << PAGE_SHIFT;
226 intel_private.driver->write_entry(addr,
227 i, type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200228 }
Chris Wilson983d3082015-01-26 10:47:10 +0000229 wmb();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200230
Daniel Vetterff268602010-11-05 15:43:35 +0100231 return 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200232}
233
234/*
235 * The i810/i830 requires a physical address to program its mouse
236 * pointer into hardware.
237 * However the Xserver still writes to it through the agp aperture.
238 */
239static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
240{
241 struct agp_memory *new;
242 struct page *page;
243
244 switch (pg_count) {
245 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
246 break;
247 case 4:
248 /* kludge to get 4 physical pages for ARGB cursor */
249 page = i8xx_alloc_pages();
250 break;
251 default:
252 return NULL;
253 }
254
255 if (page == NULL)
256 return NULL;
257
258 new = agp_create_memory(pg_count);
259 if (new == NULL)
260 return NULL;
261
262 new->pages[0] = page;
263 if (pg_count == 4) {
264 /* kludge to get 4 physical pages for ARGB cursor */
265 new->pages[1] = new->pages[0] + 1;
266 new->pages[2] = new->pages[1] + 1;
267 new->pages[3] = new->pages[2] + 1;
268 }
269 new->page_count = pg_count;
270 new->num_scratch_pages = pg_count;
271 new->type = AGP_PHYS_MEMORY;
272 new->physical = page_to_phys(new->pages[0]);
273 return new;
274}
275
Daniel Vetterf51b7662010-04-14 00:29:52 +0200276static void intel_i810_free_by_type(struct agp_memory *curr)
277{
278 agp_free_key(curr->key);
279 if (curr->type == AGP_PHYS_MEMORY) {
280 if (curr->page_count == 4)
281 i8xx_destroy_pages(curr->pages[0]);
282 else {
283 agp_bridge->driver->agp_destroy_page(curr->pages[0],
284 AGP_PAGE_DESTROY_UNMAP);
285 agp_bridge->driver->agp_destroy_page(curr->pages[0],
286 AGP_PAGE_DESTROY_FREE);
287 }
288 agp_free_page_array(curr);
289 }
290 kfree(curr);
291}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200292#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200293
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200294static int intel_gtt_setup_scratch_page(void)
295{
296 struct page *page;
297 dma_addr_t dma_addr;
298
299 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
300 if (page == NULL)
301 return -ENOMEM;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200302 set_pages_uc(page, 1);
303
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800304 if (intel_private.needs_dmar) {
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200305 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
306 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
307 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
308 return -EINVAL;
309
Ben Widawsky9c61a322013-01-18 12:30:32 -0800310 intel_private.scratch_page_dma = dma_addr;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200311 } else
Ben Widawsky9c61a322013-01-18 12:30:32 -0800312 intel_private.scratch_page_dma = page_to_phys(page);
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200313
314 intel_private.scratch_page = page;
315
316 return 0;
317}
318
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100319static void i810_write_entry(dma_addr_t addr, unsigned int entry,
320 unsigned int flags)
321{
322 u32 pte_flags = I810_PTE_VALID;
323
324 switch (flags) {
325 case AGP_DCACHE_MEMORY:
326 pte_flags |= I810_PTE_LOCAL;
327 break;
328 case AGP_USER_CACHED_MEMORY:
329 pte_flags |= I830_PTE_SYSTEM_CACHED;
330 break;
331 }
332
Chris Wilson983d3082015-01-26 10:47:10 +0000333 writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100334}
335
Matthew Auldb7128ef2017-12-11 15:18:22 +0000336static resource_size_t intel_gtt_stolen_size(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200337{
338 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200339 u8 rdct;
340 int local = 0;
341 static const int ddt[4] = { 0, 16, 32, 64 };
Matthew Auldb7128ef2017-12-11 15:18:22 +0000342 resource_size_t stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200343
Daniel Vetter820647b2010-11-05 13:30:14 +0100344 if (INTEL_GTT_GEN == 1)
345 return 0; /* no stolen mem on i81x */
346
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200347 pci_read_config_word(intel_private.bridge_dev,
348 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200349
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200350 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
351 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200352 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
353 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200354 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200355 break;
356 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200357 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200358 break;
359 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200360 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200361 break;
362 case I830_GMCH_GMS_LOCAL:
363 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200364 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200365 MB(ddt[I830_RDRAM_DDT(rdct)]);
366 local = 1;
367 break;
368 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200369 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200370 break;
371 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200372 } else {
373 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
374 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200375 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200376 break;
377 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200378 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200379 break;
380 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200381 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200382 break;
383 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200384 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200385 break;
386 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200387 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200388 break;
389 case I915_GMCH_GMS_STOLEN_48M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200390 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200391 break;
392 case I915_GMCH_GMS_STOLEN_64M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200393 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200394 break;
395 case G33_GMCH_GMS_STOLEN_128M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200396 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200397 break;
398 case G33_GMCH_GMS_STOLEN_256M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200399 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200400 break;
401 case INTEL_GMCH_GMS_STOLEN_96M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200402 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200403 break;
404 case INTEL_GMCH_GMS_STOLEN_160M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200405 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200406 break;
407 case INTEL_GMCH_GMS_STOLEN_224M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200408 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200409 break;
410 case INTEL_GMCH_GMS_STOLEN_352M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200411 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200412 break;
413 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200414 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200415 break;
416 }
417 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200418
Chris Wilson1b6064d2010-11-23 12:33:54 +0000419 if (stolen_size > 0) {
Matthew Auldb7128ef2017-12-11 15:18:22 +0000420 dev_info(&intel_private.bridge_dev->dev, "detected %lluK %s memory\n",
421 (u64)stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200422 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200423 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200424 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200425 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200426 }
427
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000428 return stolen_size;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200429}
430
Daniel Vetter20172842010-09-24 18:25:59 +0200431static void i965_adjust_pgetbl_size(unsigned int size_flag)
432{
433 u32 pgetbl_ctl, pgetbl_ctl2;
434
435 /* ensure that ppgtt is disabled */
436 pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
437 pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
438 writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
439
440 /* write the new ggtt size */
441 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
442 pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
443 pgetbl_ctl |= size_flag;
444 writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
445}
446
447static unsigned int i965_gtt_total_entries(void)
448{
449 int size;
450 u32 pgetbl_ctl;
451 u16 gmch_ctl;
452
453 pci_read_config_word(intel_private.bridge_dev,
454 I830_GMCH_CTRL, &gmch_ctl);
455
456 if (INTEL_GTT_GEN == 5) {
457 switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
458 case G4x_GMCH_SIZE_1M:
459 case G4x_GMCH_SIZE_VT_1M:
460 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
461 break;
462 case G4x_GMCH_SIZE_VT_1_5M:
463 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
464 break;
465 case G4x_GMCH_SIZE_2M:
466 case G4x_GMCH_SIZE_VT_2M:
467 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
468 break;
469 }
470 }
471
472 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
473
474 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
475 case I965_PGETBL_SIZE_128KB:
476 size = KB(128);
477 break;
478 case I965_PGETBL_SIZE_256KB:
479 size = KB(256);
480 break;
481 case I965_PGETBL_SIZE_512KB:
482 size = KB(512);
483 break;
484 /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
485 case I965_PGETBL_SIZE_1MB:
486 size = KB(1024);
487 break;
488 case I965_PGETBL_SIZE_2MB:
489 size = KB(2048);
490 break;
491 case I965_PGETBL_SIZE_1_5MB:
492 size = KB(1024 + 512);
493 break;
494 default:
495 dev_info(&intel_private.pcidev->dev,
496 "unknown page table size, assuming 512KB\n");
497 size = KB(512);
498 }
499
500 return size/4;
501}
502
Daniel Vetterfbe40782010-08-27 17:12:41 +0200503static unsigned int intel_gtt_total_entries(void)
504{
Daniel Vetter20172842010-09-24 18:25:59 +0200505 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
506 return i965_gtt_total_entries();
Ben Widawsky009946f2012-11-04 09:21:29 -0800507 else {
Daniel Vetterfbe40782010-08-27 17:12:41 +0200508 /* On previous hardware, the GTT size was just what was
509 * required to map the aperture.
510 */
Ben Widawskya54c0c22013-01-24 14:45:00 -0800511 return intel_private.gtt_mappable_entries;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200512 }
Daniel Vetterfbe40782010-08-27 17:12:41 +0200513}
Daniel Vetterfbe40782010-08-27 17:12:41 +0200514
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200515static unsigned int intel_gtt_mappable_entries(void)
516{
517 unsigned int aperture_size;
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200518
Daniel Vetter820647b2010-11-05 13:30:14 +0100519 if (INTEL_GTT_GEN == 1) {
520 u32 smram_miscc;
521
522 pci_read_config_dword(intel_private.bridge_dev,
523 I810_SMRAM_MISCC, &smram_miscc);
524
525 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
526 == I810_GFX_MEM_WIN_32M)
527 aperture_size = MB(32);
528 else
529 aperture_size = MB(64);
530 } else if (INTEL_GTT_GEN == 2) {
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100531 u16 gmch_ctrl;
532
533 pci_read_config_word(intel_private.bridge_dev,
534 I830_GMCH_CTRL, &gmch_ctrl);
535
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200536 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100537 aperture_size = MB(64);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200538 else
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100539 aperture_size = MB(128);
Daniel Vetter239918f2010-08-31 22:30:43 +0200540 } else {
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200541 /* 9xx supports large sizes, just look at the length */
542 aperture_size = pci_resource_len(intel_private.pcidev, 2);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200543 }
544
545 return aperture_size >> PAGE_SHIFT;
546}
547
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200548static void intel_gtt_teardown_scratch_page(void)
549{
550 set_pages_wb(intel_private.scratch_page, 1);
Daniel Vetter9f5ac8e2016-01-27 14:37:58 +0100551 if (intel_private.needs_dmar)
552 pci_unmap_page(intel_private.pcidev,
553 intel_private.scratch_page_dma,
554 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200555 __free_page(intel_private.scratch_page);
556}
557
558static void intel_gtt_cleanup(void)
559{
Daniel Vetterae83dd52010-09-12 17:11:15 +0200560 intel_private.driver->cleanup();
561
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200562 iounmap(intel_private.gtt);
563 iounmap(intel_private.registers);
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100564
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200565 intel_gtt_teardown_scratch_page();
566}
567
Chris Wilsonda88a5f2013-02-13 09:31:53 +0000568/* Certain Gen5 chipsets require require idling the GPU before
569 * unmapping anything from the GTT when VT-d is enabled.
570 */
571static inline int needs_ilk_vtd_wa(void)
572{
573#ifdef CONFIG_INTEL_IOMMU
574 const unsigned short gpu_devid = intel_private.pcidev->device;
575
576 /* Query intel_iommu to see if we need the workaround. Presumably that
577 * was loaded first.
578 */
Chris Wilson8b572a42015-06-28 14:18:16 +0100579 if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG ||
Chris Wilsonda88a5f2013-02-13 09:31:53 +0000580 gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
581 intel_iommu_gfx_mapped)
582 return 1;
583#endif
584 return 0;
585}
586
587static bool intel_gtt_can_wc(void)
588{
589 if (INTEL_GTT_GEN <= 2)
590 return false;
591
592 if (INTEL_GTT_GEN >= 6)
593 return false;
594
595 /* Reports of major corruption with ILK vt'd enabled */
596 if (needs_ilk_vtd_wa())
597 return false;
598
599 return true;
600}
601
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200602static int intel_gtt_init(void)
603{
Daniel Vetterf67eab62010-08-29 17:27:36 +0200604 u32 gtt_map_size;
Yinghai Lu545b0a72014-01-03 18:28:06 -0700605 int ret, bar;
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200606
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200607 ret = intel_private.driver->setup();
608 if (ret != 0)
609 return ret;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200610
Ben Widawskya54c0c22013-01-24 14:45:00 -0800611 intel_private.gtt_mappable_entries = intel_gtt_mappable_entries();
612 intel_private.gtt_total_entries = intel_gtt_total_entries();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200613
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200614 /* save the PGETBL reg for resume */
615 intel_private.PGETBL_save =
616 readl(intel_private.registers+I810_PGETBL_CTL)
617 & ~I810_PGETBL_ENABLED;
Chris Wilson100519e2010-10-31 10:37:02 +0000618 /* we only ever restore the register when enabling the PGTBL... */
619 if (HAS_PGTBL_EN)
620 intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200621
Daniel Vetter0af9e922010-09-12 14:04:03 +0200622 dev_info(&intel_private.bridge_dev->dev,
623 "detected gtt size: %dK total, %dK mappable\n",
Ben Widawskya54c0c22013-01-24 14:45:00 -0800624 intel_private.gtt_total_entries * 4,
625 intel_private.gtt_mappable_entries * 4);
Daniel Vetter0af9e922010-09-12 14:04:03 +0200626
Ben Widawskya54c0c22013-01-24 14:45:00 -0800627 gtt_map_size = intel_private.gtt_total_entries * 4;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200628
Chris Wilsonedef7e62012-09-14 11:57:47 +0100629 intel_private.gtt = NULL;
Chris Wilsonda88a5f2013-02-13 09:31:53 +0000630 if (intel_gtt_can_wc())
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -0700631 intel_private.gtt = ioremap_wc(intel_private.gtt_phys_addr,
Chris Wilsonedef7e62012-09-14 11:57:47 +0100632 gtt_map_size);
633 if (intel_private.gtt == NULL)
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -0700634 intel_private.gtt = ioremap(intel_private.gtt_phys_addr,
Chris Wilsonedef7e62012-09-14 11:57:47 +0100635 gtt_map_size);
636 if (intel_private.gtt == NULL) {
Daniel Vetterae83dd52010-09-12 17:11:15 +0200637 intel_private.driver->cleanup();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200638 iounmap(intel_private.registers);
639 return -ENOMEM;
640 }
641
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200642#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetterf67eab62010-08-29 17:27:36 +0200643 global_cache_flush(); /* FIXME: ? */
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200644#endif
Daniel Vetterf67eab62010-08-29 17:27:36 +0200645
Ben Widawskya54c0c22013-01-24 14:45:00 -0800646 intel_private.stolen_size = intel_gtt_stolen_size();
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200647
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800648 intel_private.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
Dave Airliea46f3102011-01-12 11:38:37 +1000649
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200650 ret = intel_gtt_setup_scratch_page();
651 if (ret != 0) {
652 intel_gtt_cleanup();
653 return ret;
654 }
655
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200656 if (INTEL_GTT_GEN <= 2)
Yinghai Lu545b0a72014-01-03 18:28:06 -0700657 bar = I810_GMADR_BAR;
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200658 else
Yinghai Lu545b0a72014-01-03 18:28:06 -0700659 bar = I915_GMADR_BAR;
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200660
Yinghai Lu545b0a72014-01-03 18:28:06 -0700661 intel_private.gma_bus_addr = pci_bus_address(intel_private.pcidev, bar);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200662 return 0;
663}
664
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200665#if IS_ENABLED(CONFIG_AGP_INTEL)
Chris Wilson62fa0ce2017-01-21 18:22:33 +0000666static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
667 {32, 8192, 3},
668 {64, 16384, 4},
669 {128, 32768, 5},
670 {256, 65536, 6},
671 {512, 131072, 7},
672};
673
Daniel Vetter3e921f92010-08-27 15:33:26 +0200674static int intel_fake_agp_fetch_size(void)
675{
Chris Wilson9e76e7b82010-09-14 12:12:11 +0100676 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200677 unsigned int aper_size;
678 int i;
Daniel Vetter3e921f92010-08-27 15:33:26 +0200679
Ben Widawskya54c0c22013-01-24 14:45:00 -0800680 aper_size = (intel_private.gtt_mappable_entries << PAGE_SHIFT) / MB(1);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200681
682 for (i = 0; i < num_sizes; i++) {
Daniel Vetterffdd7512010-08-27 17:51:29 +0200683 if (aper_size == intel_fake_agp_sizes[i].size) {
Chris Wilson9e76e7b82010-09-14 12:12:11 +0100684 agp_bridge->current_size =
685 (void *) (intel_fake_agp_sizes + i);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200686 return aper_size;
687 }
688 }
689
690 return 0;
691}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200692#endif
Daniel Vetter3e921f92010-08-27 15:33:26 +0200693
Daniel Vetterae83dd52010-09-12 17:11:15 +0200694static void i830_cleanup(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200695{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200696}
697
698/* The chipset_flush interface needs to get data that has already been
699 * flushed out of the CPU all the way out to main memory, because the GPU
700 * doesn't snoop those buffers.
701 *
702 * The 8xx series doesn't have the same lovely interface for flushing the
703 * chipset write buffers that the later chips do. According to the 865
704 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
705 * that buffer out, we just fill 1KB and clflush it out, on the assumption
706 * that it'll push whatever was in there out. It appears to work.
707 */
Daniel Vetter1b263f22010-09-12 00:27:24 +0200708static void i830_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200709{
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000710 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200711
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000712 /* Forcibly evict everything from the CPU write buffers.
713 * clflush appears to be insufficient.
714 */
715 wbinvd_on_all_cpus();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200716
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000717 /* Now we've only seen documents for this magic bit on 855GM,
718 * we hope it exists for the other gen2 chipsets...
719 *
720 * Also works as advertised on my 845G.
721 */
722 writel(readl(intel_private.registers+I830_HIC) | (1<<31),
723 intel_private.registers+I830_HIC);
724
725 while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
726 if (time_after(jiffies, timeout))
727 break;
728
729 udelay(50);
730 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200731}
732
Daniel Vetter351bb272010-09-07 22:41:04 +0200733static void i830_write_entry(dma_addr_t addr, unsigned int entry,
734 unsigned int flags)
735{
736 u32 pte_flags = I810_PTE_VALID;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100737
Daniel Vetterb47cf662010-11-04 18:41:50 +0100738 if (flags == AGP_USER_CACHED_MEMORY)
Daniel Vetter351bb272010-09-07 22:41:04 +0200739 pte_flags |= I830_PTE_SYSTEM_CACHED;
Daniel Vetter351bb272010-09-07 22:41:04 +0200740
Chris Wilson983d3082015-01-26 10:47:10 +0000741 writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
Daniel Vetter351bb272010-09-07 22:41:04 +0200742}
743
Daniel Vetter8ecd1a62012-06-07 15:56:03 +0200744bool intel_enable_gtt(void)
Daniel Vetter73800422010-08-29 17:29:50 +0200745{
Chris Wilsone380f602010-10-29 18:11:26 +0100746 u8 __iomem *reg;
Daniel Vetter73800422010-08-29 17:29:50 +0200747
Chris Wilson100519e2010-10-31 10:37:02 +0000748 if (INTEL_GTT_GEN == 2) {
749 u16 gmch_ctrl;
Chris Wilsone380f602010-10-29 18:11:26 +0100750
Chris Wilson100519e2010-10-31 10:37:02 +0000751 pci_read_config_word(intel_private.bridge_dev,
752 I830_GMCH_CTRL, &gmch_ctrl);
753 gmch_ctrl |= I830_GMCH_ENABLED;
754 pci_write_config_word(intel_private.bridge_dev,
755 I830_GMCH_CTRL, gmch_ctrl);
756
757 pci_read_config_word(intel_private.bridge_dev,
758 I830_GMCH_CTRL, &gmch_ctrl);
759 if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
760 dev_err(&intel_private.pcidev->dev,
761 "failed to enable the GTT: GMCH_CTRL=%x\n",
762 gmch_ctrl);
763 return false;
764 }
Chris Wilsone380f602010-10-29 18:11:26 +0100765 }
766
Chris Wilsonc97689d2010-12-23 10:40:38 +0000767 /* On the resume path we may be adjusting the PGTBL value, so
768 * be paranoid and flush all chipset write buffers...
769 */
770 if (INTEL_GTT_GEN >= 3)
771 writel(0, intel_private.registers+GFX_FLSH_CNTL);
772
Chris Wilsone380f602010-10-29 18:11:26 +0100773 reg = intel_private.registers+I810_PGETBL_CTL;
Chris Wilson100519e2010-10-31 10:37:02 +0000774 writel(intel_private.PGETBL_save, reg);
775 if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
Chris Wilsone380f602010-10-29 18:11:26 +0100776 dev_err(&intel_private.pcidev->dev,
Chris Wilson100519e2010-10-31 10:37:02 +0000777 "failed to enable the GTT: PGETBL=%x [expected %x]\n",
Chris Wilsone380f602010-10-29 18:11:26 +0100778 readl(reg), intel_private.PGETBL_save);
779 return false;
780 }
781
Chris Wilsonc97689d2010-12-23 10:40:38 +0000782 if (INTEL_GTT_GEN >= 3)
783 writel(0, intel_private.registers+GFX_FLSH_CNTL);
784
Chris Wilsone380f602010-10-29 18:11:26 +0100785 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200786}
Daniel Vetter8ecd1a62012-06-07 15:56:03 +0200787EXPORT_SYMBOL(intel_enable_gtt);
Daniel Vetter73800422010-08-29 17:29:50 +0200788
789static int i830_setup(void)
790{
Bjorn Helgaasd3572532014-01-06 14:43:13 -0700791 phys_addr_t reg_addr;
Daniel Vetter73800422010-08-29 17:29:50 +0200792
Bjorn Helgaasd3572532014-01-06 14:43:13 -0700793 reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
Daniel Vetter73800422010-08-29 17:29:50 +0200794
795 intel_private.registers = ioremap(reg_addr, KB(64));
796 if (!intel_private.registers)
797 return -ENOMEM;
798
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -0700799 intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
Daniel Vetter73800422010-08-29 17:29:50 +0200800
Daniel Vetter73800422010-08-29 17:29:50 +0200801 return 0;
802}
803
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200804#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200805static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200806{
Daniel Vetter73800422010-08-29 17:29:50 +0200807 agp_bridge->gatt_table_real = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200808 agp_bridge->gatt_table = NULL;
Daniel Vetter73800422010-08-29 17:29:50 +0200809 agp_bridge->gatt_bus_addr = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200810
811 return 0;
812}
813
Daniel Vetterffdd7512010-08-27 17:51:29 +0200814static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200815{
816 return 0;
817}
818
Daniel Vetter351bb272010-09-07 22:41:04 +0200819static int intel_fake_agp_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200820{
Chris Wilsone380f602010-10-29 18:11:26 +0100821 if (!intel_enable_gtt())
822 return -EIO;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200823
Chris Wilsonbee4a182011-01-21 10:54:32 +0000824 intel_private.clear_fake_agp = true;
Ben Widawskye5c65372013-01-18 12:30:34 -0800825 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200826
Daniel Vetterf51b7662010-04-14 00:29:52 +0200827 return 0;
828}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200829#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200830
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200831static bool i830_check_flags(unsigned int flags)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200832{
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200833 switch (flags) {
834 case 0:
835 case AGP_PHYS_MEMORY:
836 case AGP_USER_CACHED_MEMORY:
837 case AGP_USER_MEMORY:
838 return true;
839 }
840
841 return false;
842}
843
Chris Wilsond6473f52016-06-10 14:22:59 +0530844void intel_gtt_insert_page(dma_addr_t addr,
845 unsigned int pg,
846 unsigned int flags)
847{
848 intel_private.driver->write_entry(addr, pg, flags);
Chris Wilsonf30d3ce2020-04-10 09:35:35 +0100849 readl(intel_private.gtt + pg);
Chris Wilson34979712016-08-18 17:16:41 +0100850 if (intel_private.driver->chipset_flush)
851 intel_private.driver->chipset_flush();
Chris Wilsond6473f52016-06-10 14:22:59 +0530852}
853EXPORT_SYMBOL(intel_gtt_insert_page);
854
Chris Wilson9da3da62012-06-01 15:20:22 +0100855void intel_gtt_insert_sg_entries(struct sg_table *st,
Daniel Vetter40807752010-11-06 11:18:58 +0100856 unsigned int pg_start,
857 unsigned int flags)
Daniel Vetterfefaa702010-09-11 22:12:11 +0200858{
859 struct scatterlist *sg;
860 unsigned int len, m;
861 int i, j;
862
863 j = pg_start;
864
865 /* sg may merge pages, but we have to separate
866 * per-page addr for GTT */
Chris Wilson9da3da62012-06-01 15:20:22 +0100867 for_each_sg(st->sgl, sg, st->nents, i) {
Daniel Vetterfefaa702010-09-11 22:12:11 +0200868 len = sg_dma_len(sg) >> PAGE_SHIFT;
869 for (m = 0; m < len; m++) {
870 dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
Chris Wilson9da3da62012-06-01 15:20:22 +0100871 intel_private.driver->write_entry(addr, j, flags);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200872 j++;
873 }
874 }
Chris Wilsonf30d3ce2020-04-10 09:35:35 +0100875 readl(intel_private.gtt + j - 1);
Chris Wilson85166732017-12-08 21:46:16 +0000876 if (intel_private.driver->chipset_flush)
877 intel_private.driver->chipset_flush();
Daniel Vetterfefaa702010-09-11 22:12:11 +0200878}
Daniel Vetter40807752010-11-06 11:18:58 +0100879EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
880
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200881#if IS_ENABLED(CONFIG_AGP_INTEL)
Chris Wilson9da3da62012-06-01 15:20:22 +0100882static void intel_gtt_insert_pages(unsigned int first_entry,
883 unsigned int num_entries,
884 struct page **pages,
885 unsigned int flags)
Daniel Vetter40807752010-11-06 11:18:58 +0100886{
887 int i, j;
888
889 for (i = 0, j = first_entry; i < num_entries; i++, j++) {
890 dma_addr_t addr = page_to_phys(pages[i]);
891 intel_private.driver->write_entry(addr,
892 j, flags);
893 }
Chris Wilson983d3082015-01-26 10:47:10 +0000894 wmb();
Daniel Vetter40807752010-11-06 11:18:58 +0100895}
Daniel Vetterfefaa702010-09-11 22:12:11 +0200896
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200897static int intel_fake_agp_insert_entries(struct agp_memory *mem,
898 off_t pg_start, int type)
899{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200900 int ret = -EINVAL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200901
Chris Wilsonbee4a182011-01-21 10:54:32 +0000902 if (intel_private.clear_fake_agp) {
Ben Widawskya54c0c22013-01-24 14:45:00 -0800903 int start = intel_private.stolen_size / PAGE_SIZE;
904 int end = intel_private.gtt_mappable_entries;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000905 intel_gtt_clear_range(start, end - start);
906 intel_private.clear_fake_agp = false;
907 }
908
Daniel Vetterff268602010-11-05 15:43:35 +0100909 if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
910 return i810_insert_dcache_entries(mem, pg_start, type);
911
Daniel Vetterf51b7662010-04-14 00:29:52 +0200912 if (mem->page_count == 0)
913 goto out;
914
Ben Widawskya54c0c22013-01-24 14:45:00 -0800915 if (pg_start + mem->page_count > intel_private.gtt_total_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200916 goto out_err;
917
Daniel Vetterf51b7662010-04-14 00:29:52 +0200918 if (type != mem->type)
919 goto out_err;
920
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200921 if (!intel_private.driver->check_flags(type))
Daniel Vetterf51b7662010-04-14 00:29:52 +0200922 goto out_err;
923
924 if (!mem->is_flushed)
925 global_cache_flush();
926
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800927 if (intel_private.needs_dmar) {
Chris Wilson9da3da62012-06-01 15:20:22 +0100928 struct sg_table st;
929
930 ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200931 if (ret != 0)
932 return ret;
933
Chris Wilson9da3da62012-06-01 15:20:22 +0100934 intel_gtt_insert_sg_entries(&st, pg_start, type);
935 mem->sg_list = st.sgl;
936 mem->num_sg = st.nents;
Daniel Vetter40807752010-11-06 11:18:58 +0100937 } else
938 intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
939 type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200940
941out:
942 ret = 0;
943out_err:
944 mem->is_flushed = true;
945 return ret;
946}
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200947#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +0200948
Daniel Vetter40807752010-11-06 11:18:58 +0100949void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200950{
Daniel Vetter40807752010-11-06 11:18:58 +0100951 unsigned int i;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200952
Daniel Vetter40807752010-11-06 11:18:58 +0100953 for (i = first_entry; i < (first_entry + num_entries); i++) {
Ben Widawsky9c61a322013-01-18 12:30:32 -0800954 intel_private.driver->write_entry(intel_private.scratch_page_dma,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200955 i, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200956 }
Chris Wilson983d3082015-01-26 10:47:10 +0000957 wmb();
Daniel Vetter40807752010-11-06 11:18:58 +0100958}
959EXPORT_SYMBOL(intel_gtt_clear_range);
960
Ville Syrjälä00fe6392013-11-05 14:00:08 +0200961#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetter40807752010-11-06 11:18:58 +0100962static int intel_fake_agp_remove_entries(struct agp_memory *mem,
963 off_t pg_start, int type)
964{
965 if (mem->page_count == 0)
966 return 0;
967
Dave Airlied15eda52011-01-12 11:39:48 +1000968 intel_gtt_clear_range(pg_start, mem->page_count);
969
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800970 if (intel_private.needs_dmar) {
Daniel Vetter40807752010-11-06 11:18:58 +0100971 intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
972 mem->sg_list = NULL;
973 mem->num_sg = 0;
974 }
975
Daniel Vetterf51b7662010-04-14 00:29:52 +0200976 return 0;
977}
978
Daniel Vetterffdd7512010-08-27 17:51:29 +0200979static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
980 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200981{
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100982 struct agp_memory *new;
983
984 if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
985 if (pg_count != intel_private.num_dcache_entries)
986 return NULL;
987
988 new = agp_create_memory(1);
989 if (new == NULL)
990 return NULL;
991
992 new->type = AGP_DCACHE_MEMORY;
993 new->page_count = pg_count;
994 new->num_scratch_pages = 0;
995 agp_free_page_array(new);
996 return new;
997 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200998 if (type == AGP_PHYS_MEMORY)
999 return alloc_agpphysmem_i8xx(pg_count, type);
1000 /* always return NULL for other allocation types for now */
1001 return NULL;
1002}
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001003#endif
Daniel Vetterf51b7662010-04-14 00:29:52 +02001004
1005static int intel_alloc_chipset_flush_resource(void)
1006{
1007 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001008 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001009 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001010 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001011
1012 return ret;
1013}
1014
1015static void intel_i915_setup_chipset_flush(void)
1016{
1017 int ret;
1018 u32 temp;
1019
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001020 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001021 if (!(temp & 0x1)) {
1022 intel_alloc_chipset_flush_resource();
1023 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001024 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001025 } else {
1026 temp &= ~1;
1027
1028 intel_private.resource_valid = 1;
1029 intel_private.ifp_resource.start = temp;
1030 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1031 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1032 /* some BIOSes reserve this area in a pnp some don't */
1033 if (ret)
1034 intel_private.resource_valid = 0;
1035 }
1036}
1037
1038static void intel_i965_g33_setup_chipset_flush(void)
1039{
1040 u32 temp_hi, temp_lo;
1041 int ret;
1042
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001043 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1044 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001045
1046 if (!(temp_lo & 0x1)) {
1047
1048 intel_alloc_chipset_flush_resource();
1049
1050 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001051 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001052 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001053 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001054 } else {
1055 u64 l64;
1056
1057 temp_lo &= ~0x1;
1058 l64 = ((u64)temp_hi << 32) | temp_lo;
1059
1060 intel_private.resource_valid = 1;
1061 intel_private.ifp_resource.start = l64;
1062 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1063 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1064 /* some BIOSes reserve this area in a pnp some don't */
1065 if (ret)
1066 intel_private.resource_valid = 0;
1067 }
1068}
1069
1070static void intel_i9xx_setup_flush(void)
1071{
1072 /* return if already configured */
1073 if (intel_private.ifp_resource.start)
1074 return;
1075
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001076 if (INTEL_GTT_GEN == 6)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001077 return;
1078
1079 /* setup a resource for this object */
1080 intel_private.ifp_resource.name = "Intel Flush Page";
1081 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1082
1083 /* Setup chipset flush for 915 */
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001084 if (IS_G33 || INTEL_GTT_GEN >= 4) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001085 intel_i965_g33_setup_chipset_flush();
1086 } else {
1087 intel_i915_setup_chipset_flush();
1088 }
1089
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001090 if (intel_private.ifp_resource.start)
Christoph Hellwig4bdc0d62020-01-06 09:43:50 +01001091 intel_private.i9xx_flush_page = ioremap(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001092 if (!intel_private.i9xx_flush_page)
1093 dev_err(&intel_private.pcidev->dev,
1094 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001095}
1096
Daniel Vetterae83dd52010-09-12 17:11:15 +02001097static void i9xx_cleanup(void)
1098{
1099 if (intel_private.i9xx_flush_page)
1100 iounmap(intel_private.i9xx_flush_page);
1101 if (intel_private.resource_valid)
1102 release_resource(&intel_private.ifp_resource);
1103 intel_private.ifp_resource.start = 0;
1104 intel_private.resource_valid = 0;
1105}
1106
Daniel Vetter1b263f22010-09-12 00:27:24 +02001107static void i9xx_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001108{
Chris Wilsonf30d3ce2020-04-10 09:35:35 +01001109 wmb();
Daniel Vetterf51b7662010-04-14 00:29:52 +02001110 if (intel_private.i9xx_flush_page)
1111 writel(1, intel_private.i9xx_flush_page);
1112}
1113
Chris Wilson71f45662010-12-14 11:29:23 +00001114static void i965_write_entry(dma_addr_t addr,
1115 unsigned int entry,
Daniel Vettera6963592010-09-11 14:01:43 +02001116 unsigned int flags)
1117{
Chris Wilson71f45662010-12-14 11:29:23 +00001118 u32 pte_flags;
1119
1120 pte_flags = I810_PTE_VALID;
1121 if (flags == AGP_USER_CACHED_MEMORY)
1122 pte_flags |= I830_PTE_SYSTEM_CACHED;
1123
Daniel Vettera6963592010-09-11 14:01:43 +02001124 /* Shift high bits down */
1125 addr |= (addr >> 28) & 0xf0;
Chris Wilson983d3082015-01-26 10:47:10 +00001126 writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
Daniel Vettera6963592010-09-11 14:01:43 +02001127}
1128
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001129static int i9xx_setup(void)
1130{
Bjorn Helgaasd3572532014-01-06 14:43:13 -07001131 phys_addr_t reg_addr;
Jesse Barnes4b60d292012-03-28 13:39:33 -07001132 int size = KB(512);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001133
Bjorn Helgaasd3572532014-01-06 14:43:13 -07001134 reg_addr = pci_resource_start(intel_private.pcidev, I915_MMADR_BAR);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001135
Jesse Barnes4b60d292012-03-28 13:39:33 -07001136 intel_private.registers = ioremap(reg_addr, size);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001137 if (!intel_private.registers)
1138 return -ENOMEM;
1139
Ben Widawsky009946f2012-11-04 09:21:29 -08001140 switch (INTEL_GTT_GEN) {
1141 case 3:
Bjorn Helgaasb5e350f2014-01-03 18:29:00 -07001142 intel_private.gtt_phys_addr =
Bjorn Helgaasd3572532014-01-06 14:43:13 -07001143 pci_resource_start(intel_private.pcidev, I915_PTE_BAR);
Ben Widawsky009946f2012-11-04 09:21:29 -08001144 break;
1145 case 5:
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -07001146 intel_private.gtt_phys_addr = reg_addr + MB(2);
Ben Widawsky009946f2012-11-04 09:21:29 -08001147 break;
1148 default:
Bjorn Helgaas5acc4ce2014-01-06 14:39:40 -07001149 intel_private.gtt_phys_addr = reg_addr + KB(512);
Ben Widawsky009946f2012-11-04 09:21:29 -08001150 break;
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001151 }
1152
1153 intel_i9xx_setup_flush();
1154
1155 return 0;
1156}
1157
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001158#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001159static const struct agp_bridge_driver intel_fake_agp_driver = {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001160 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001161 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b82010-09-14 12:12:11 +01001162 .aperture_sizes = intel_fake_agp_sizes,
1163 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vettera6963592010-09-11 14:01:43 +02001164 .configure = intel_fake_agp_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001165 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001166 .cleanup = intel_gtt_cleanup,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001167 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001168 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001169 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001170 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001171 .insert_memory = intel_fake_agp_insert_entries,
1172 .remove_memory = intel_fake_agp_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001173 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001174 .free_by_type = intel_i810_free_by_type,
1175 .agp_alloc_page = agp_generic_alloc_page,
1176 .agp_alloc_pages = agp_generic_alloc_pages,
1177 .agp_destroy_page = agp_generic_destroy_page,
1178 .agp_destroy_pages = agp_generic_destroy_pages,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001179};
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001180#endif
Daniel Vetter02c026c2010-08-24 19:39:48 +02001181
Daniel Vetterbdd30722010-09-12 12:34:44 +02001182static const struct intel_gtt_driver i81x_gtt_driver = {
1183 .gen = 1,
Daniel Vetter820647b2010-11-05 13:30:14 +01001184 .has_pgtbl_enable = 1,
Daniel Vetter22533b42010-09-12 16:38:55 +02001185 .dma_mask_size = 32,
Daniel Vetter820647b2010-11-05 13:30:14 +01001186 .setup = i810_setup,
1187 .cleanup = i810_cleanup,
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001188 .check_flags = i830_check_flags,
1189 .write_entry = i810_write_entry,
Daniel Vetterbdd30722010-09-12 12:34:44 +02001190};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001191static const struct intel_gtt_driver i8xx_gtt_driver = {
1192 .gen = 2,
Chris Wilson100519e2010-10-31 10:37:02 +00001193 .has_pgtbl_enable = 1,
Daniel Vetter73800422010-08-29 17:29:50 +02001194 .setup = i830_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001195 .cleanup = i830_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001196 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001197 .dma_mask_size = 32,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001198 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001199 .chipset_flush = i830_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001200};
1201static const struct intel_gtt_driver i915_gtt_driver = {
1202 .gen = 3,
Chris Wilson100519e2010-10-31 10:37:02 +00001203 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001204 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001205 .cleanup = i9xx_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001206 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001207 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001208 .dma_mask_size = 32,
Daniel Vetterfefaa702010-09-11 22:12:11 +02001209 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001210 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001211};
1212static const struct intel_gtt_driver g33_gtt_driver = {
1213 .gen = 3,
1214 .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001215 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001216 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001217 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001218 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001219 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001220 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001221};
1222static const struct intel_gtt_driver pineview_gtt_driver = {
1223 .gen = 3,
1224 .is_pineview = 1, .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001225 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001226 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001227 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001228 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001229 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001230 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001231};
1232static const struct intel_gtt_driver i965_gtt_driver = {
1233 .gen = 4,
Chris Wilson100519e2010-10-31 10:37:02 +00001234 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001235 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001236 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001237 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001238 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001239 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001240 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001241};
1242static const struct intel_gtt_driver g4x_gtt_driver = {
1243 .gen = 5,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001244 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001245 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001246 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001247 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001248 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001249 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001250};
1251static const struct intel_gtt_driver ironlake_gtt_driver = {
1252 .gen = 5,
1253 .is_ironlake = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001254 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001255 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001256 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001257 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001258 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001259 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001260};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001261
Daniel Vetter02c026c2010-08-24 19:39:48 +02001262/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1263 * driver and gmch_driver must be non-null, and find_gmch will determine
1264 * which one should be used if a gmch_chip_id is present.
1265 */
1266static const struct intel_gtt_driver_description {
1267 unsigned int gmch_chip_id;
1268 char *name;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001269 const struct intel_gtt_driver *gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001270} intel_gtt_chipsets[] = {
Daniel Vetterff268602010-11-05 15:43:35 +01001271 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001272 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001273 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001274 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001275 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001276 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001277 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001278 &i81x_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001279 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
Daniel Vetterff268602010-11-05 15:43:35 +01001280 &i8xx_gtt_driver},
Oswald Buddenhagen53371ed2010-06-19 23:08:37 +02001281 { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
Daniel Vetterff268602010-11-05 15:43:35 +01001282 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001283 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
Daniel Vetterff268602010-11-05 15:43:35 +01001284 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001285 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001286 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001287 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
Daniel Vetterff268602010-11-05 15:43:35 +01001288 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001289 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
Daniel Vetterff268602010-11-05 15:43:35 +01001290 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001291 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
Daniel Vetterff268602010-11-05 15:43:35 +01001292 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001293 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001294 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001295 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
Daniel Vetterff268602010-11-05 15:43:35 +01001296 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001297 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001298 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001299 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
Daniel Vetterff268602010-11-05 15:43:35 +01001300 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001301 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
Daniel Vetterff268602010-11-05 15:43:35 +01001302 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001303 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
Daniel Vetterff268602010-11-05 15:43:35 +01001304 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001305 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
Daniel Vetterff268602010-11-05 15:43:35 +01001306 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001307 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
Daniel Vetterff268602010-11-05 15:43:35 +01001308 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001309 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001310 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001311 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
Daniel Vetterff268602010-11-05 15:43:35 +01001312 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001313 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
Daniel Vetterff268602010-11-05 15:43:35 +01001314 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001315 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
Daniel Vetterff268602010-11-05 15:43:35 +01001316 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001317 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
Daniel Vetterff268602010-11-05 15:43:35 +01001318 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001319 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001320 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001321 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001322 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001323 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
Daniel Vetterff268602010-11-05 15:43:35 +01001324 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001325 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
Daniel Vetterff268602010-11-05 15:43:35 +01001326 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001327 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
Daniel Vetterff268602010-11-05 15:43:35 +01001328 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001329 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
Daniel Vetterff268602010-11-05 15:43:35 +01001330 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001331 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001332 &g4x_gtt_driver },
Chris Wilsone9e5f8e2010-09-21 11:19:32 +01001333 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001334 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001335 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
Daniel Vetterff268602010-11-05 15:43:35 +01001336 &g4x_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001337 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001338 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001339 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001340 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001341 { 0, NULL, NULL }
1342};
1343
1344static int find_gmch(u16 device)
1345{
1346 struct pci_dev *gmch_device;
1347
1348 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1349 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1350 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1351 device, gmch_device);
1352 }
1353
1354 if (!gmch_device)
1355 return 0;
1356
1357 intel_private.pcidev = gmch_device;
1358 return 1;
1359}
1360
Daniel Vetter14be93d2012-06-08 15:55:40 +02001361int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
1362 struct agp_bridge_data *bridge)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001363{
1364 int i, mask;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001365
Daniel Vetter02c026c2010-08-24 19:39:48 +02001366 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
Daniel Vetter14be93d2012-06-08 15:55:40 +02001367 if (gpu_pdev) {
1368 if (gpu_pdev->device ==
1369 intel_gtt_chipsets[i].gmch_chip_id) {
1370 intel_private.pcidev = pci_dev_get(gpu_pdev);
1371 intel_private.driver =
1372 intel_gtt_chipsets[i].gtt_driver;
1373
1374 break;
1375 }
1376 } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001377 intel_private.driver =
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001378 intel_gtt_chipsets[i].gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001379 break;
1380 }
1381 }
1382
Daniel Vetterff268602010-11-05 15:43:35 +01001383 if (!intel_private.driver)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001384 return 0;
1385
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001386#if IS_ENABLED(CONFIG_AGP_INTEL)
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001387 if (bridge) {
Daniel Vetterebb7c782016-01-27 14:38:00 +01001388 if (INTEL_GTT_GEN > 1)
1389 return 0;
1390
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001391 bridge->driver = &intel_fake_agp_driver;
1392 bridge->dev_private_data = &intel_private;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001393 bridge->dev = bridge_pdev;
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001394 }
Ville Syrjälä00fe6392013-11-05 14:00:08 +02001395#endif
Daniel Vetter02c026c2010-08-24 19:39:48 +02001396
Daniel Vetterebb7c782016-01-27 14:38:00 +01001397
1398 /*
1399 * Can be called from the fake agp driver but also directly from
1400 * drm/i915.ko. Hence we need to check whether everything is set up
1401 * already.
1402 */
1403 if (intel_private.refcount++)
1404 return 1;
1405
Daniel Vetter14be93d2012-06-08 15:55:40 +02001406 intel_private.bridge_dev = pci_dev_get(bridge_pdev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001407
Daniel Vetter14be93d2012-06-08 15:55:40 +02001408 dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001409
Michael J. Ruhl31a02eb2020-04-17 15:51:07 -04001410 if (bridge) {
1411 mask = intel_private.driver->dma_mask_size;
1412 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1413 dev_err(&intel_private.pcidev->dev,
1414 "set gfx device dma mask %d-bit failed!\n",
1415 mask);
1416 else
1417 pci_set_consistent_dma_mask(intel_private.pcidev,
1418 DMA_BIT_MASK(mask));
1419 }
Daniel Vetter02c026c2010-08-24 19:39:48 +02001420
Daniel Vetter14be93d2012-06-08 15:55:40 +02001421 if (intel_gtt_init() != 0) {
1422 intel_gmch_remove();
1423
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001424 return 0;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001425 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001426
Daniel Vetter02c026c2010-08-24 19:39:48 +02001427 return 1;
1428}
Daniel Vettere2404e72010-09-08 17:29:51 +02001429EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001430
Chris Wilsonedd1f2f2017-01-06 15:20:11 +00001431void intel_gtt_get(u64 *gtt_total,
Chris Wilsonedd1f2f2017-01-06 15:20:11 +00001432 phys_addr_t *mappable_base,
Matthew Auldb7128ef2017-12-11 15:18:22 +00001433 resource_size_t *mappable_end)
Daniel Vetter19966752010-09-06 20:08:44 +02001434{
Ben Widawskya54c0c22013-01-24 14:45:00 -08001435 *gtt_total = intel_private.gtt_total_entries << PAGE_SHIFT;
Ben Widawsky41907dd2013-02-08 11:32:47 -08001436 *mappable_base = intel_private.gma_bus_addr;
1437 *mappable_end = intel_private.gtt_mappable_entries << PAGE_SHIFT;
Daniel Vetter19966752010-09-06 20:08:44 +02001438}
1439EXPORT_SYMBOL(intel_gtt_get);
1440
Daniel Vetter40ce6572010-11-05 18:12:18 +01001441void intel_gtt_chipset_flush(void)
1442{
1443 if (intel_private.driver->chipset_flush)
1444 intel_private.driver->chipset_flush();
1445}
1446EXPORT_SYMBOL(intel_gtt_chipset_flush);
1447
Daniel Vetter14be93d2012-06-08 15:55:40 +02001448void intel_gmch_remove(void)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001449{
Daniel Vetter14be93d2012-06-08 15:55:40 +02001450 if (--intel_private.refcount)
1451 return;
1452
Daniel Vetter9f5ac8e2016-01-27 14:37:58 +01001453 if (intel_private.scratch_page)
1454 intel_gtt_teardown_scratch_page();
Daniel Vetter02c026c2010-08-24 19:39:48 +02001455 if (intel_private.pcidev)
1456 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001457 if (intel_private.bridge_dev)
1458 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter14be93d2012-06-08 15:55:40 +02001459 intel_private.driver = NULL;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001460}
Daniel Vettere2404e72010-09-08 17:29:51 +02001461EXPORT_SYMBOL(intel_gmch_remove);
1462
Dave Jonesbd8136d2014-12-19 11:23:50 -05001463MODULE_AUTHOR("Dave Jones, Various @Intel");
Daniel Vettere2404e72010-09-08 17:29:51 +02001464MODULE_LICENSE("GPL and additional rights");