blob: 58635960403c058b6c0d29f5e7b77c015c004303 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Paul Mackerras047ea782005-11-19 20:17:32 +11002#ifndef _ASM_POWERPC_IO_H
3#define _ASM_POWERPC_IO_H
Arnd Bergmann88ced032005-12-16 22:43:46 +01004#ifdef __KERNEL__
Linus Torvalds1da177e2005-04-16 15:20:36 -07005
Anton Blanchardbe135f42011-05-08 21:41:59 +00006#define ARCH_HAS_IOREMAP_WC
Christophe Leroy86c391b2018-10-09 13:51:33 +00007#ifdef CONFIG_PPC32
8#define ARCH_HAS_IOREMAP_WT
9#endif
Anton Blanchardbe135f42011-05-08 21:41:59 +000010
Emil Medveb41e5ff2008-05-03 06:34:04 +100011/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
David Woodhouse1269277a2006-04-24 23:22:17 +010014/* Check of existence of legacy devices */
15extern int check_legacy_ioport(unsigned long base_port);
Olaf Hering8d8a0242007-04-26 06:36:56 +100016#define I8042_DATA_REG 0x60
17#define FDC_BASE 0x3f0
David Woodhouse1269277a2006-04-24 23:22:17 +010018
Haren Mynenie1612de2012-07-11 15:18:44 +100019#if defined(CONFIG_PPC64) && defined(CONFIG_PCI)
20extern struct pci_dev *isa_bridge_pcidev;
21/*
22 * has legacy ISA devices ?
23 */
Benjamin Herrenschmidtac237b62013-08-29 16:55:07 +100024#define arch_has_dev_port() (isa_bridge_pcidev != NULL || isa_io_special)
Haren Mynenie1612de2012-07-11 15:18:44 +100025#endif
26
Emil Medveb41e5ff2008-05-03 06:34:04 +100027#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/compiler.h>
Christophe Leroy6bf752d2018-12-19 07:09:39 +000029#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/page.h>
31#include <asm/byteorder.h>
Becky Brucefeaf7cf2005-09-22 14:20:04 -050032#include <asm/synch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <asm/delay.h>
Will Deacon420af152019-02-22 14:45:42 +000034#include <asm/mmiowb.h>
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110035#include <asm/mmu.h>
Nicholas Piggin24bfa6a2016-10-13 16:42:53 +110036#include <asm/ppc_asm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define SIO_CONFIG_RA 0x398
39#define SIO_CONFIG_RD 0x399
40
41#define SLOW_DOWN_IO
42
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110043/* 32 bits uses slightly different variables for the various IO
44 * bases. Most of this file only uses _IO_BASE though which we
45 * define properly based on the platform
46 */
47#ifndef CONFIG_PCI
48#define _IO_BASE 0
49#define _ISA_MEM_BASE 0
50#define PCI_DRAM_OFFSET 0
51#elif defined(CONFIG_PPC32)
52#define _IO_BASE isa_io_base
53#define _ISA_MEM_BASE isa_mem_base
54#define PCI_DRAM_OFFSET pci_dram_offset
55#else
56#define _IO_BASE pci_io_base
Benjamin Herrenschmidt25e81f92007-12-11 14:48:17 +110057#define _ISA_MEM_BASE isa_mem_base
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110058#define PCI_DRAM_OFFSET 0
59#endif
60
61extern unsigned long isa_io_base;
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110062extern unsigned long pci_io_base;
63extern unsigned long pci_dram_offset;
64
Benjamin Herrenschmidt25e81f92007-12-11 14:48:17 +110065extern resource_size_t isa_mem_base;
66
Benjamin Herrenschmidt3fafe9c2013-07-15 13:03:11 +100067/* Boolean set by platform if PIO accesses are suppored while _IO_BASE
68 * is not set or addresses cannot be translated to MMIO. This is typically
69 * set when the platform supports "special" PIO accesses via a non memory
70 * mapped mechanism, and allows things like the early udbg UART code to
71 * function.
72 */
73extern bool isa_io_special;
74
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +100075#ifdef CONFIG_PPC32
76#if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO)
77#error CONFIG_PPC_INDIRECT_{PIO,MMIO} are not yet supported on 32 bits
78#endif
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +110079#endif
80
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +110081/*
82 *
83 * Low level MMIO accessors
84 *
85 * This provides the non-bus specific accessors to MMIO. Those are PowerPC
86 * specific and thus shouldn't be used in generic code. The accessors
87 * provided here are:
88 *
89 * in_8, in_le16, in_be16, in_le32, in_be32, in_le64, in_be64
90 * out_8, out_le16, out_be16, out_le32, out_be32, out_le64, out_be64
91 * _insb, _insw_ns, _insl_ns, _outsb, _outsw_ns, _outsl_ns
92 *
93 * Those operate directly on a kernel virtual address. Note that the prototype
94 * for the out_* accessors has the arguments in opposite order from the usual
95 * linux PCI accessors. Unlike those, they take the address first and the value
96 * next.
97 *
98 * Note: I might drop the _ns suffix on the stream operations soon as it is
99 * simply normal for stream operations to not swap in the first place.
100 *
101 */
102
Ian Munsie15cba232013-09-23 12:04:40 +1000103#define DEF_MMIO_IN_X(name, size, insn) \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000104static inline u##size name(const volatile u##size __iomem *addr) \
105{ \
106 u##size ret; \
107 __asm__ __volatile__("sync;"#insn" %0,%y1;twi 0,%0,0;isync" \
108 : "=r" (ret) : "Z" (*addr) : "memory"); \
109 return ret; \
110}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100111
Ian Munsie15cba232013-09-23 12:04:40 +1000112#define DEF_MMIO_OUT_X(name, size, insn) \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000113static inline void name(volatile u##size __iomem *addr, u##size val) \
114{ \
115 __asm__ __volatile__("sync;"#insn" %1,%y0" \
116 : "=Z" (*addr) : "r" (val) : "memory"); \
Will Deacon420af152019-02-22 14:45:42 +0000117 mmiowb_set_pending(); \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000118}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100119
Ian Munsie15cba232013-09-23 12:04:40 +1000120#define DEF_MMIO_IN_D(name, size, insn) \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000121static inline u##size name(const volatile u##size __iomem *addr) \
122{ \
123 u##size ret; \
124 __asm__ __volatile__("sync;"#insn"%U1%X1 %0,%1;twi 0,%0,0;isync"\
125 : "=r" (ret) : "m" (*addr) : "memory"); \
126 return ret; \
127}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100128
Ian Munsie15cba232013-09-23 12:04:40 +1000129#define DEF_MMIO_OUT_D(name, size, insn) \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000130static inline void name(volatile u##size __iomem *addr, u##size val) \
131{ \
132 __asm__ __volatile__("sync;"#insn"%U0%X0 %1,%0" \
133 : "=m" (*addr) : "r" (val) : "memory"); \
Will Deacon420af152019-02-22 14:45:42 +0000134 mmiowb_set_pending(); \
Trent Piepho0f3d6bc2008-05-28 09:48:32 +1000135}
136
Ian Munsie15cba232013-09-23 12:04:40 +1000137DEF_MMIO_IN_D(in_8, 8, lbz);
138DEF_MMIO_OUT_D(out_8, 8, stb);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100139
Ian Munsie15cba232013-09-23 12:04:40 +1000140#ifdef __BIG_ENDIAN__
141DEF_MMIO_IN_D(in_be16, 16, lhz);
142DEF_MMIO_IN_D(in_be32, 32, lwz);
143DEF_MMIO_IN_X(in_le16, 16, lhbrx);
144DEF_MMIO_IN_X(in_le32, 32, lwbrx);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100145
Ian Munsie15cba232013-09-23 12:04:40 +1000146DEF_MMIO_OUT_D(out_be16, 16, sth);
147DEF_MMIO_OUT_D(out_be32, 32, stw);
148DEF_MMIO_OUT_X(out_le16, 16, sthbrx);
149DEF_MMIO_OUT_X(out_le32, 32, stwbrx);
150#else
151DEF_MMIO_IN_X(in_be16, 16, lhbrx);
152DEF_MMIO_IN_X(in_be32, 32, lwbrx);
153DEF_MMIO_IN_D(in_le16, 16, lhz);
154DEF_MMIO_IN_D(in_le32, 32, lwz);
155
156DEF_MMIO_OUT_X(out_be16, 16, sthbrx);
157DEF_MMIO_OUT_X(out_be32, 32, stwbrx);
158DEF_MMIO_OUT_D(out_le16, 16, sth);
159DEF_MMIO_OUT_D(out_le32, 32, stw);
160
161#endif /* __BIG_ENDIAN */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100162
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100163#ifdef __powerpc64__
Ian Munsie15cba232013-09-23 12:04:40 +1000164
165#ifdef __BIG_ENDIAN__
166DEF_MMIO_OUT_D(out_be64, 64, std);
167DEF_MMIO_IN_D(in_be64, 64, ld);
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100168
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100169/* There is no asm instructions for 64 bits reverse loads and stores */
170static inline u64 in_le64(const volatile u64 __iomem *addr)
171{
Al Virobda76dd2007-10-14 19:35:00 +0100172 return swab64(in_be64(addr));
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100173}
174
175static inline void out_le64(volatile u64 __iomem *addr, u64 val)
176{
Al Virobda76dd2007-10-14 19:35:00 +0100177 out_be64(addr, swab64(val));
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100178}
Ian Munsie15cba232013-09-23 12:04:40 +1000179#else
180DEF_MMIO_OUT_D(out_le64, 64, std);
181DEF_MMIO_IN_D(in_le64, 64, ld);
182
183/* There is no asm instructions for 64 bits reverse loads and stores */
184static inline u64 in_be64(const volatile u64 __iomem *addr)
185{
186 return swab64(in_le64(addr));
187}
188
189static inline void out_be64(volatile u64 __iomem *addr, u64 val)
190{
191 out_le64(addr, swab64(val));
192}
193
194#endif
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100195#endif /* __powerpc64__ */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100196
197/*
198 * Low level IO stream instructions are defined out of line for now
199 */
200extern void _insb(const volatile u8 __iomem *addr, void *buf, long count);
201extern void _outsb(volatile u8 __iomem *addr,const void *buf,long count);
202extern void _insw_ns(const volatile u16 __iomem *addr, void *buf, long count);
203extern void _outsw_ns(volatile u16 __iomem *addr, const void *buf, long count);
204extern void _insl_ns(const volatile u32 __iomem *addr, void *buf, long count);
205extern void _outsl_ns(volatile u32 __iomem *addr, const void *buf, long count);
206
207/* The _ns naming is historical and will be removed. For now, just #define
208 * the non _ns equivalent names
209 */
210#define _insw _insw_ns
211#define _insl _insl_ns
212#define _outsw _outsw_ns
213#define _outsl _outsl_ns
214
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100215
216/*
217 * memset_io, memcpy_toio, memcpy_fromio base implementations are out of line
218 */
219
220extern void _memset_io(volatile void __iomem *addr, int c, unsigned long n);
221extern void _memcpy_fromio(void *dest, const volatile void __iomem *src,
222 unsigned long n);
223extern void _memcpy_toio(volatile void __iomem *dest, const void *src,
224 unsigned long n);
225
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100226/*
227 *
228 * PCI and standard ISA accessors
229 *
230 * Those are globally defined linux accessors for devices on PCI or ISA
231 * busses. They follow the Linux defined semantics. The current implementation
232 * for PowerPC is as close as possible to the x86 version of these, and thus
233 * provides fairly heavy weight barriers for the non-raw versions
234 *
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000235 * In addition, they support a hook mechanism when CONFIG_PPC_INDIRECT_MMIO
236 * or CONFIG_PPC_INDIRECT_PIO are set allowing the platform to provide its
237 * own implementation of some or all of the accessors.
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100238 */
239
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100240/*
241 * Include the EEH definitions when EEH is enabled only so they don't get
242 * in the way when building for 32 bits
243 */
244#ifdef CONFIG_EEH
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100245#include <asm/eeh.h>
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100246#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100248/* Shortcut to the MMIO argument pointer */
249#define PCI_IO_ADDR volatile void __iomem *
Stephen Rothwellcaf81322006-09-21 18:00:00 +1000250
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100251/* Indirect IO address tokens:
252 *
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000253 * When CONFIG_PPC_INDIRECT_MMIO is set, the platform can provide hooks
254 * on all MMIOs. (Note that this is all 64 bits only for now)
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100255 *
Adam Buchbinder446957b2016-02-24 10:51:11 -0800256 * To help platforms who may need to differentiate MMIO addresses in
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100257 * their hooks, a bitfield is reserved for use by the platform near the
258 * top of MMIO addresses (not PIO, those have to cope the hard way).
259 *
Michael Ellerman43c64942018-11-06 23:37:58 +1100260 * The highest address in the kernel virtual space are:
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100261 *
Michael Ellerman43c64942018-11-06 23:37:58 +1100262 * d0003fffffffffff # with Hash MMU
263 * c00fffffffffffff # with Radix MMU
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100264 *
Michael Ellerman43c64942018-11-06 23:37:58 +1100265 * The top 4 bits are reserved as the region ID on hash, leaving us 8 bits
266 * that can be used for the field.
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100267 *
268 * The direct IO mapping operations will then mask off those bits
269 * before doing the actual access, though that only happen when
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000270 * CONFIG_PPC_INDIRECT_MMIO is set, thus be careful when you use that
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100271 * mechanism
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000272 *
273 * For PIO, there is a separate CONFIG_PPC_INDIRECT_PIO which makes
274 * all PIO functions call through a hook.
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100275 */
276
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000277#ifdef CONFIG_PPC_INDIRECT_MMIO
Michael Ellerman43c64942018-11-06 23:37:58 +1100278#define PCI_IO_IND_TOKEN_SHIFT 52
279#define PCI_IO_IND_TOKEN_MASK (0xfful << PCI_IO_IND_TOKEN_SHIFT)
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100280#define PCI_FIX_ADDR(addr) \
281 ((PCI_IO_ADDR)(((unsigned long)(addr)) & ~PCI_IO_IND_TOKEN_MASK))
282#define PCI_GET_ADDR_TOKEN(addr) \
283 (((unsigned long)(addr) & PCI_IO_IND_TOKEN_MASK) >> \
284 PCI_IO_IND_TOKEN_SHIFT)
285#define PCI_SET_ADDR_TOKEN(addr, token) \
286do { \
287 unsigned long __a = (unsigned long)(addr); \
288 __a &= ~PCI_IO_IND_TOKEN_MASK; \
289 __a |= ((unsigned long)(token)) << PCI_IO_IND_TOKEN_SHIFT; \
290 (addr) = (void __iomem *)__a; \
291} while(0)
292#else
293#define PCI_FIX_ADDR(addr) (addr)
294#endif
295
Benjamin Herrenschmidt757db1e2006-11-21 12:35:29 +1100296
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100297/*
Benjamin Herrenschmidt757db1e2006-11-21 12:35:29 +1100298 * Non ordered and non-swapping "raw" accessors
299 */
300
301static inline unsigned char __raw_readb(const volatile void __iomem *addr)
302{
303 return *(volatile unsigned char __force *)PCI_FIX_ADDR(addr);
304}
305static inline unsigned short __raw_readw(const volatile void __iomem *addr)
306{
307 return *(volatile unsigned short __force *)PCI_FIX_ADDR(addr);
308}
309static inline unsigned int __raw_readl(const volatile void __iomem *addr)
310{
311 return *(volatile unsigned int __force *)PCI_FIX_ADDR(addr);
312}
313static inline void __raw_writeb(unsigned char v, volatile void __iomem *addr)
314{
315 *(volatile unsigned char __force *)PCI_FIX_ADDR(addr) = v;
316}
317static inline void __raw_writew(unsigned short v, volatile void __iomem *addr)
318{
319 *(volatile unsigned short __force *)PCI_FIX_ADDR(addr) = v;
320}
321static inline void __raw_writel(unsigned int v, volatile void __iomem *addr)
322{
323 *(volatile unsigned int __force *)PCI_FIX_ADDR(addr) = v;
324}
325
326#ifdef __powerpc64__
327static inline unsigned long __raw_readq(const volatile void __iomem *addr)
328{
329 return *(volatile unsigned long __force *)PCI_FIX_ADDR(addr);
330}
331static inline void __raw_writeq(unsigned long v, volatile void __iomem *addr)
332{
333 *(volatile unsigned long __force *)PCI_FIX_ADDR(addr) = v;
334}
Alistair Popplea84bf322015-12-17 13:43:12 +1100335
Michael Ellerman8056fe22018-05-14 22:50:31 +1000336static inline void __raw_writeq_be(unsigned long v, volatile void __iomem *addr)
337{
338 __raw_writeq((__force unsigned long)cpu_to_be64(v), addr);
339}
340
Alistair Popplea84bf322015-12-17 13:43:12 +1100341/*
Benjamin Herrenschmidtd381d7c2017-04-05 17:54:54 +1000342 * Real mode versions of the above. Those instructions are only supposed
343 * to be used in hypervisor real mode as per the architecture spec.
Alistair Popplea84bf322015-12-17 13:43:12 +1100344 */
Benjamin Herrenschmidtd381d7c2017-04-05 17:54:54 +1000345static inline void __raw_rm_writeb(u8 val, volatile void __iomem *paddr)
346{
347 __asm__ __volatile__("stbcix %0,0,%1"
348 : : "r" (val), "r" (paddr) : "memory");
349}
350
351static inline void __raw_rm_writew(u16 val, volatile void __iomem *paddr)
352{
353 __asm__ __volatile__("sthcix %0,0,%1"
354 : : "r" (val), "r" (paddr) : "memory");
355}
356
357static inline void __raw_rm_writel(u32 val, volatile void __iomem *paddr)
358{
359 __asm__ __volatile__("stwcix %0,0,%1"
360 : : "r" (val), "r" (paddr) : "memory");
361}
362
Alistair Popplea84bf322015-12-17 13:43:12 +1100363static inline void __raw_rm_writeq(u64 val, volatile void __iomem *paddr)
364{
365 __asm__ __volatile__("stdcix %0,0,%1"
366 : : "r" (val), "r" (paddr) : "memory");
367}
368
Michael Ellerman8056fe22018-05-14 22:50:31 +1000369static inline void __raw_rm_writeq_be(u64 val, volatile void __iomem *paddr)
370{
371 __raw_rm_writeq((__force u64)cpu_to_be64(val), paddr);
372}
373
Benjamin Herrenschmidtd381d7c2017-04-05 17:54:54 +1000374static inline u8 __raw_rm_readb(volatile void __iomem *paddr)
375{
376 u8 ret;
377 __asm__ __volatile__("lbzcix %0,0, %1"
378 : "=r" (ret) : "r" (paddr) : "memory");
379 return ret;
380}
381
382static inline u16 __raw_rm_readw(volatile void __iomem *paddr)
383{
384 u16 ret;
385 __asm__ __volatile__("lhzcix %0,0, %1"
386 : "=r" (ret) : "r" (paddr) : "memory");
387 return ret;
388}
389
390static inline u32 __raw_rm_readl(volatile void __iomem *paddr)
391{
392 u32 ret;
393 __asm__ __volatile__("lwzcix %0,0, %1"
394 : "=r" (ret) : "r" (paddr) : "memory");
395 return ret;
396}
397
398static inline u64 __raw_rm_readq(volatile void __iomem *paddr)
399{
400 u64 ret;
401 __asm__ __volatile__("ldcix %0,0, %1"
402 : "=r" (ret) : "r" (paddr) : "memory");
403 return ret;
404}
Benjamin Herrenschmidt757db1e2006-11-21 12:35:29 +1100405#endif /* __powerpc64__ */
406
407/*
408 *
409 * PCI PIO and MMIO accessors.
410 *
411 *
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100412 * On 32 bits, PIO operations have a recovery mechanism in case they trigger
413 * machine checks (which they occasionally do when probing non existing
414 * IO ports on some platforms, like PowerMac and 8xx).
415 * I always found it to be of dubious reliability and I am tempted to get
416 * rid of it one of these days. So if you think it's important to keep it,
417 * please voice up asap. We never had it for 64 bits and I do not intend
418 * to port it over
419 */
420
421#ifdef CONFIG_PPC32
422
423#define __do_in_asm(name, op) \
Adrian Bunk4cfbdff2006-12-01 12:53:18 +0100424static inline unsigned int name(unsigned int port) \
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100425{ \
426 unsigned int x; \
427 __asm__ __volatile__( \
428 "sync\n" \
429 "0:" op " %0,0,%1\n" \
430 "1: twi 0,%0,0\n" \
431 "2: isync\n" \
432 "3: nop\n" \
433 "4:\n" \
434 ".section .fixup,\"ax\"\n" \
435 "5: li %0,-1\n" \
436 " b 4b\n" \
437 ".previous\n" \
Nicholas Piggin24bfa6a2016-10-13 16:42:53 +1100438 EX_TABLE(0b, 5b) \
439 EX_TABLE(1b, 5b) \
440 EX_TABLE(2b, 5b) \
441 EX_TABLE(3b, 5b) \
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100442 : "=&r" (x) \
Benjamin Herrenschmidtcfab3bd2008-05-28 10:18:17 +1000443 : "r" (port + _IO_BASE) \
444 : "memory"); \
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100445 return x; \
446}
447
448#define __do_out_asm(name, op) \
Adrian Bunk4cfbdff2006-12-01 12:53:18 +0100449static inline void name(unsigned int val, unsigned int port) \
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100450{ \
451 __asm__ __volatile__( \
452 "sync\n" \
453 "0:" op " %0,0,%1\n" \
454 "1: sync\n" \
455 "2:\n" \
Nicholas Piggin24bfa6a2016-10-13 16:42:53 +1100456 EX_TABLE(0b, 2b) \
457 EX_TABLE(1b, 2b) \
Benjamin Herrenschmidtcfab3bd2008-05-28 10:18:17 +1000458 : : "r" (val), "r" (port + _IO_BASE) \
459 : "memory"); \
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100460}
461
462__do_in_asm(_rec_inb, "lbzx")
463__do_in_asm(_rec_inw, "lhbrx")
464__do_in_asm(_rec_inl, "lwbrx")
465__do_out_asm(_rec_outb, "stbx")
466__do_out_asm(_rec_outw, "sthbrx")
467__do_out_asm(_rec_outl, "stwbrx")
468
469#endif /* CONFIG_PPC32 */
470
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100471/* The "__do_*" operations below provide the actual "base" implementation
Justin P. Mattock42b2aa82011-11-28 20:31:00 -0800472 * for each of the defined accessors. Some of them use the out_* functions
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100473 * directly, some of them still use EEH, though we might change that in the
474 * future. Those macros below provide the necessary argument swapping and
475 * handling of the IO base for PIO.
476 *
477 * They are themselves used by the macros that define the actual accessors
478 * and can be used by the hooks if any.
479 *
480 * Note that PIO operations are always defined in terms of their corresonding
481 * MMIO operations. That allows platforms like iSeries who want to modify the
482 * behaviour of both to only hook on the MMIO version and get both. It's also
483 * possible to hook directly at the toplevel PIO operation if they have to
484 * be handled differently
485 */
486#define __do_writeb(val, addr) out_8(PCI_FIX_ADDR(addr), val)
487#define __do_writew(val, addr) out_le16(PCI_FIX_ADDR(addr), val)
488#define __do_writel(val, addr) out_le32(PCI_FIX_ADDR(addr), val)
489#define __do_writeq(val, addr) out_le64(PCI_FIX_ADDR(addr), val)
490#define __do_writew_be(val, addr) out_be16(PCI_FIX_ADDR(addr), val)
491#define __do_writel_be(val, addr) out_be32(PCI_FIX_ADDR(addr), val)
492#define __do_writeq_be(val, addr) out_be64(PCI_FIX_ADDR(addr), val)
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100493
494#ifdef CONFIG_EEH
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100495#define __do_readb(addr) eeh_readb(PCI_FIX_ADDR(addr))
496#define __do_readw(addr) eeh_readw(PCI_FIX_ADDR(addr))
497#define __do_readl(addr) eeh_readl(PCI_FIX_ADDR(addr))
498#define __do_readq(addr) eeh_readq(PCI_FIX_ADDR(addr))
499#define __do_readw_be(addr) eeh_readw_be(PCI_FIX_ADDR(addr))
500#define __do_readl_be(addr) eeh_readl_be(PCI_FIX_ADDR(addr))
501#define __do_readq_be(addr) eeh_readq_be(PCI_FIX_ADDR(addr))
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100502#else /* CONFIG_EEH */
503#define __do_readb(addr) in_8(PCI_FIX_ADDR(addr))
504#define __do_readw(addr) in_le16(PCI_FIX_ADDR(addr))
505#define __do_readl(addr) in_le32(PCI_FIX_ADDR(addr))
506#define __do_readq(addr) in_le64(PCI_FIX_ADDR(addr))
507#define __do_readw_be(addr) in_be16(PCI_FIX_ADDR(addr))
508#define __do_readl_be(addr) in_be32(PCI_FIX_ADDR(addr))
509#define __do_readq_be(addr) in_be64(PCI_FIX_ADDR(addr))
510#endif /* !defined(CONFIG_EEH) */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100511
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100512#ifdef CONFIG_PPC32
513#define __do_outb(val, port) _rec_outb(val, port)
514#define __do_outw(val, port) _rec_outw(val, port)
515#define __do_outl(val, port) _rec_outl(val, port)
516#define __do_inb(port) _rec_inb(port)
517#define __do_inw(port) _rec_inw(port)
518#define __do_inl(port) _rec_inl(port)
519#else /* CONFIG_PPC32 */
520#define __do_outb(val, port) writeb(val,(PCI_IO_ADDR)_IO_BASE+port);
521#define __do_outw(val, port) writew(val,(PCI_IO_ADDR)_IO_BASE+port);
522#define __do_outl(val, port) writel(val,(PCI_IO_ADDR)_IO_BASE+port);
523#define __do_inb(port) readb((PCI_IO_ADDR)_IO_BASE + port);
524#define __do_inw(port) readw((PCI_IO_ADDR)_IO_BASE + port);
525#define __do_inl(port) readl((PCI_IO_ADDR)_IO_BASE + port);
526#endif /* !CONFIG_PPC32 */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100527
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100528#ifdef CONFIG_EEH
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100529#define __do_readsb(a, b, n) eeh_readsb(PCI_FIX_ADDR(a), (b), (n))
530#define __do_readsw(a, b, n) eeh_readsw(PCI_FIX_ADDR(a), (b), (n))
531#define __do_readsl(a, b, n) eeh_readsl(PCI_FIX_ADDR(a), (b), (n))
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100532#else /* CONFIG_EEH */
533#define __do_readsb(a, b, n) _insb(PCI_FIX_ADDR(a), (b), (n))
534#define __do_readsw(a, b, n) _insw(PCI_FIX_ADDR(a), (b), (n))
535#define __do_readsl(a, b, n) _insl(PCI_FIX_ADDR(a), (b), (n))
536#endif /* !CONFIG_EEH */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100537#define __do_writesb(a, b, n) _outsb(PCI_FIX_ADDR(a),(b),(n))
538#define __do_writesw(a, b, n) _outsw(PCI_FIX_ADDR(a),(b),(n))
539#define __do_writesl(a, b, n) _outsl(PCI_FIX_ADDR(a),(b),(n))
540
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100541#define __do_insb(p, b, n) readsb((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
542#define __do_insw(p, b, n) readsw((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
543#define __do_insl(p, b, n) readsl((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
544#define __do_outsb(p, b, n) writesb((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
545#define __do_outsw(p, b, n) writesw((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
546#define __do_outsl(p, b, n) writesl((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100547
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100548#define __do_memset_io(addr, c, n) \
549 _memset_io(PCI_FIX_ADDR(addr), c, n)
550#define __do_memcpy_toio(dst, src, n) \
551 _memcpy_toio(PCI_FIX_ADDR(dst), src, n)
552
553#ifdef CONFIG_EEH
554#define __do_memcpy_fromio(dst, src, n) \
555 eeh_memcpy_fromio(dst, PCI_FIX_ADDR(src), n)
556#else /* CONFIG_EEH */
557#define __do_memcpy_fromio(dst, src, n) \
558 _memcpy_fromio(dst,PCI_FIX_ADDR(src),n)
559#endif /* !CONFIG_EEH */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100560
Michael Ellerman21176fe2011-04-11 21:25:01 +0000561#ifdef CONFIG_PPC_INDIRECT_PIO
562#define DEF_PCI_HOOK_pio(x) x
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100563#else
Michael Ellerman21176fe2011-04-11 21:25:01 +0000564#define DEF_PCI_HOOK_pio(x) NULL
565#endif
566
567#ifdef CONFIG_PPC_INDIRECT_MMIO
568#define DEF_PCI_HOOK_mem(x) x
569#else
570#define DEF_PCI_HOOK_mem(x) NULL
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100571#endif
572
573/* Structure containing all the hooks */
574extern struct ppc_pci_io {
575
Ishizaki Kou7cfb62a2008-04-24 19:21:10 +1000576#define DEF_PCI_AC_RET(name, ret, at, al, space, aa) ret (*name) at;
577#define DEF_PCI_AC_NORET(name, at, al, space, aa) void (*name) at;
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100578
579#include <asm/io-defs.h>
580
581#undef DEF_PCI_AC_RET
582#undef DEF_PCI_AC_NORET
583
584} ppc_pci_io;
585
586/* The inline wrappers */
Ishizaki Kou7cfb62a2008-04-24 19:21:10 +1000587#define DEF_PCI_AC_RET(name, ret, at, al, space, aa) \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100588static inline ret name at \
589{ \
Michael Ellerman21176fe2011-04-11 21:25:01 +0000590 if (DEF_PCI_HOOK_##space(ppc_pci_io.name) != NULL) \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100591 return ppc_pci_io.name al; \
592 return __do_##name al; \
593}
594
Ishizaki Kou7cfb62a2008-04-24 19:21:10 +1000595#define DEF_PCI_AC_NORET(name, at, al, space, aa) \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100596static inline void name at \
597{ \
Michael Ellerman21176fe2011-04-11 21:25:01 +0000598 if (DEF_PCI_HOOK_##space(ppc_pci_io.name) != NULL) \
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100599 ppc_pci_io.name al; \
600 else \
601 __do_##name al; \
602}
603
604#include <asm/io-defs.h>
605
606#undef DEF_PCI_AC_RET
607#undef DEF_PCI_AC_NORET
608
609/* Some drivers check for the presence of readq & writeq with
610 * a #ifdef, so we make them happy here.
611 */
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100612#ifdef __powerpc64__
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100613#define readq readq
614#define writeq writeq
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100615#endif
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100616
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100617/*
618 * Convert a physical pointer to a virtual kernel pointer for /dev/mem
619 * access
620 */
621#define xlate_dev_mem_ptr(p) __va(p)
622
623/*
624 * Convert a virtual cached pointer to an uncached pointer
625 */
626#define xlate_dev_kmem_ptr(p) p
627
628/*
629 * We don't do relaxed operations yet, at least not with this semantic
630 */
Will Deacon5da59052013-09-04 11:34:08 +0100631#define readb_relaxed(addr) readb(addr)
632#define readw_relaxed(addr) readw(addr)
633#define readl_relaxed(addr) readl(addr)
634#define readq_relaxed(addr) readq(addr)
635#define writeb_relaxed(v, addr) writeb(v, addr)
636#define writew_relaxed(v, addr) writew(v, addr)
637#define writel_relaxed(v, addr) writel(v, addr)
638#define writeq_relaxed(v, addr) writeq(v, addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
Logan Gunthorpeef237032018-03-27 17:08:28 -0600640#include <asm-generic/iomap.h>
641
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100642static inline void iosync(void)
643{
644 __asm__ __volatile__ ("sync" : : : "memory");
645}
646
647/* Enforce in-order execution of data I/O.
648 * No distinction between read/write on PPC; use eieio for all three.
649 * Those are fairly week though. They don't provide a barrier between
650 * MMIO and cacheable storage nor do they provide a barrier vs. locks,
651 * they only provide barriers between 2 __raw MMIO operations and
652 * possibly break write combining.
653 */
654#define iobarrier_rw() eieio()
655#define iobarrier_r() eieio()
656#define iobarrier_w() eieio()
657
658
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659/*
660 * output pause versions need a delay at least for the
661 * w83c105 ide controller in a p610.
662 */
663#define inb_p(port) inb(port)
664#define outb_p(val, port) (udelay(1), outb((val), (port)))
665#define inw_p(port) inw(port)
666#define outw_p(val, port) (udelay(1), outw((val), (port)))
667#define inl_p(port) inl(port)
668#define outl_p(val, port) (udelay(1), outl((val), (port)))
669
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
671#define IO_SPACE_LIMIT ~(0UL)
672
673
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674/**
675 * ioremap - map bus memory into CPU space
676 * @address: bus address of the memory
677 * @size: size of the resource to map
678 *
679 * ioremap performs a platform specific sequence of operations to
680 * make bus memory CPU accessible via the readb/readw/readl/writeb/
681 * writew/writel functions and the other mmio helpers. The returned
682 * address is not guaranteed to be usable directly as a virtual
683 * address.
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100684 *
685 * We provide a few variations of it:
686 *
687 * * ioremap is the standard one and provides non-cacheable guarded mappings
688 * and can be hooked by the platform via ppc_md
689 *
Anton Blanchard40f1ce72011-05-08 21:43:47 +0000690 * * ioremap_prot allows to specify the page flags as an argument and can
691 * also be hooked by the platform via ppc_md.
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100692 *
Anton Blanchardbe135f42011-05-08 21:41:59 +0000693 * * ioremap_wc enables write combining
694 *
Christophe Leroy86c391b2018-10-09 13:51:33 +0000695 * * ioremap_wt enables write through
696 *
697 * * ioremap_coherent maps coherent cached memory
698 *
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100699 * * iounmap undoes such a mapping and can be hooked
700 *
Benjamin Herrenschmidt1cdab552009-02-22 16:19:14 +0000701 * * __ioremap_caller is the same as above but takes an explicit caller
702 * reference rather than using __builtin_return_address(0)
703 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 */
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100705extern void __iomem *ioremap(phys_addr_t address, unsigned long size);
Anton Blanchard40f1ce72011-05-08 21:43:47 +0000706extern void __iomem *ioremap_prot(phys_addr_t address, unsigned long size,
707 unsigned long flags);
Anton Blanchardbe135f42011-05-08 21:41:59 +0000708extern void __iomem *ioremap_wc(phys_addr_t address, unsigned long size);
Christophe Leroy86c391b2018-10-09 13:51:33 +0000709void __iomem *ioremap_wt(phys_addr_t address, unsigned long size);
710void __iomem *ioremap_coherent(phys_addr_t address, unsigned long size);
Luis R. Rodriguez4c73e892015-07-28 20:17:13 +0200711#define ioremap_uc(addr, size) ioremap((addr), (size))
Oliver O'Halloranf855b2f2017-04-12 03:42:31 +1000712#define ioremap_cache(addr, size) \
713 ioremap_prot((addr), (size), pgprot_val(PAGE_KERNEL))
Benjamin Herrenschmidta1f242f2008-07-23 21:27:08 -0700714
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100715extern void iounmap(volatile void __iomem *addr);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100716
Christoph Hellwigb2740142020-06-01 21:50:37 -0700717void __iomem *ioremap_phb(phys_addr_t paddr, unsigned long size);
718
Christophe Leroy163918f2019-08-20 14:07:20 +0000719int early_ioremap_range(unsigned long ea, phys_addr_t pa,
720 unsigned long size, pgprot_t prot);
Christophe Leroy4a45b742019-08-20 14:07:19 +0000721void __iomem *do_ioremap(phys_addr_t pa, phys_addr_t offset, unsigned long size,
722 pgprot_t prot, void *caller);
Christophe Leroy191e4202019-08-20 14:07:18 +0000723
Benjamin Herrenschmidt1cdab552009-02-22 16:19:14 +0000724extern void __iomem *__ioremap_caller(phys_addr_t, unsigned long size,
Christophe Leroyc766ee72018-10-09 13:51:45 +0000725 pgprot_t prot, void *caller);
Benjamin Herrenschmidt1cdab552009-02-22 16:19:14 +0000726
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100727/*
Benjamin Herrenschmidtecd73cc2013-07-15 13:03:08 +1000728 * When CONFIG_PPC_INDIRECT_PIO is set, we use the generic iomap implementation
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100729 * which needs some additional definitions here. They basically allow PIO
730 * space overall to be 1GB. This will work as long as we never try to use
731 * iomap to map MMIO below 1GB which should be fine on ppc64
732 */
733#define HAVE_ARCH_PIO_SIZE 1
734#define PIO_OFFSET 0x00000000UL
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000735#define PIO_MASK (FULL_IO_SIZE - 1)
736#define PIO_RESERVED (FULL_IO_SIZE)
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100737
738#define mmio_read16be(addr) readw_be(addr)
739#define mmio_read32be(addr) readl_be(addr)
Logan Gunthorpe79bf0cb2019-01-16 11:25:20 -0700740#define mmio_read64be(addr) readq_be(addr)
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100741#define mmio_write16be(val, addr) writew_be(val, addr)
742#define mmio_write32be(val, addr) writel_be(val, addr)
Logan Gunthorpe79bf0cb2019-01-16 11:25:20 -0700743#define mmio_write64be(val, addr) writeq_be(val, addr)
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100744#define mmio_insb(addr, dst, count) readsb(addr, dst, count)
745#define mmio_insw(addr, dst, count) readsw(addr, dst, count)
746#define mmio_insl(addr, dst, count) readsl(addr, dst, count)
747#define mmio_outsb(addr, src, count) writesb(addr, src, count)
748#define mmio_outsw(addr, src, count) writesw(addr, src, count)
749#define mmio_outsl(addr, src, count) writesl(addr, src, count)
750
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751/**
752 * virt_to_phys - map virtual addresses to physical
753 * @address: address to remap
754 *
755 * The returned physical address is the physical (CPU) mapping for
756 * the memory address given. It is only valid to use this function on
757 * addresses directly mapped or allocated via kmalloc.
758 *
759 * This function does not give bus mappings for DMA transfers. In
760 * almost all conceivable cases a device driver should not be using
761 * this function
762 */
763static inline unsigned long virt_to_phys(volatile void * address)
764{
Christophe Leroy6bf752d2018-12-19 07:09:39 +0000765 WARN_ON(IS_ENABLED(CONFIG_DEBUG_VIRTUAL) && !virt_addr_valid(address));
766
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 return __pa((unsigned long)address);
768}
769
770/**
771 * phys_to_virt - map physical address to virtual
772 * @address: address to remap
773 *
774 * The returned virtual address is a current CPU mapping for
775 * the memory address given. It is only valid to use this function on
776 * addresses that have a kernel mapping
777 *
778 * This function does not handle bus mappings for DMA transfers. In
779 * almost all conceivable cases a device driver should not be using
780 * this function
781 */
782static inline void * phys_to_virt(unsigned long address)
783{
784 return (void *)__va(address);
785}
786
787/*
788 * Change "struct page" to physical address.
789 */
Christophe Leroy6bf752d2018-12-19 07:09:39 +0000790static inline phys_addr_t page_to_phys(struct page *page)
791{
792 unsigned long pfn = page_to_pfn(page);
793
794 WARN_ON(IS_ENABLED(CONFIG_DEBUG_VIRTUAL) && !pfn_valid(pfn));
795
796 return PFN_PHYS(pfn);
797}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100799/*
800 * 32 bits still uses virt_to_bus() for it's implementation of DMA
801 * mappings se we have to keep it defined here. We also have some old
802 * drivers (shame shame shame) that use bus_to_virt() and haven't been
803 * fixed yet so I need to define it here.
804 */
805#ifdef CONFIG_PPC32
806
807static inline unsigned long virt_to_bus(volatile void * address)
808{
809 if (address == NULL)
810 return 0;
811 return __pa(address) + PCI_DRAM_OFFSET;
812}
813
814static inline void * bus_to_virt(unsigned long address)
815{
816 if (address == 0)
817 return NULL;
818 return __va(address - PCI_DRAM_OFFSET);
819}
820
821#define page_to_bus(page) (page_to_phys(page) + PCI_DRAM_OFFSET)
822
823#endif /* CONFIG_PPC32 */
824
Vitaly Bordug54278282007-01-31 02:09:00 +0300825/* access ports */
826#define setbits32(_addr, _v) out_be32((_addr), in_be32(_addr) | (_v))
827#define clrbits32(_addr, _v) out_be32((_addr), in_be32(_addr) & ~(_v))
828
829#define setbits16(_addr, _v) out_be16((_addr), in_be16(_addr) | (_v))
830#define clrbits16(_addr, _v) out_be16((_addr), in_be16(_addr) & ~(_v))
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100831
Scott Wood12cdac32007-08-21 02:36:58 +1000832#define setbits8(_addr, _v) out_8((_addr), in_8(_addr) | (_v))
833#define clrbits8(_addr, _v) out_8((_addr), in_8(_addr) & ~(_v))
834
Timur Tabidc967d72007-08-22 20:07:28 -0500835/* Clear and set bits in one shot. These macros can be used to clear and
836 * set multiple bits in a register using a single read-modify-write. These
837 * macros can also be used to set a multiple-bit bit pattern using a mask,
838 * by specifying the mask in the 'clear' parameter and the new bit pattern
839 * in the 'set' parameter.
840 */
841
842#define clrsetbits(type, addr, clear, set) \
843 out_##type((addr), (in_##type(addr) & ~(clear)) | (set))
844
845#ifdef __powerpc64__
846#define clrsetbits_be64(addr, clear, set) clrsetbits(be64, addr, clear, set)
847#define clrsetbits_le64(addr, clear, set) clrsetbits(le64, addr, clear, set)
848#endif
849
850#define clrsetbits_be32(addr, clear, set) clrsetbits(be32, addr, clear, set)
851#define clrsetbits_le32(addr, clear, set) clrsetbits(le32, addr, clear, set)
852
853#define clrsetbits_be16(addr, clear, set) clrsetbits(be16, addr, clear, set)
Scott Woode2d75502008-06-18 02:59:59 +1000854#define clrsetbits_le16(addr, clear, set) clrsetbits(le16, addr, clear, set)
Timur Tabidc967d72007-08-22 20:07:28 -0500855
856#define clrsetbits_8(addr, clear, set) clrsetbits(8, addr, clear, set)
857
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858#endif /* __KERNEL__ */
859
Paul Mackerras047ea782005-11-19 20:17:32 +1100860#endif /* _ASM_POWERPC_IO_H */