blob: 4d66f44a165789df702242c622024a269da745a2 [file] [log] [blame]
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
14 *
15 * Copyright IBM Corp. 2007
Scott Wood4cd35f62011-06-14 18:34:31 -050016 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050017 *
18 * Authors: Hollis Blanchard <hollisb@us.ibm.com>
19 * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
Scott Woodd30f6e42011-12-20 15:34:43 +000020 * Scott Wood <scottwood@freescale.com>
21 * Varun Sethi <varun.sethi@freescale.com>
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050022 */
23
24#include <linux/errno.h>
25#include <linux/err.h>
26#include <linux/kvm_host.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/gfp.h>
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050028#include <linux/module.h>
29#include <linux/vmalloc.h>
30#include <linux/fs.h>
Hollis Blanchard7924bd42008-12-02 15:51:55 -060031
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050032#include <asm/cputable.h>
33#include <asm/uaccess.h>
34#include <asm/kvm_ppc.h>
Hollis Blanchardd9fbd032008-11-05 09:36:13 -060035#include <asm/cacheflush.h>
Scott Woodd30f6e42011-12-20 15:34:43 +000036#include <asm/dbell.h>
37#include <asm/hw_irq.h>
38#include <asm/irq.h>
Mihai Caramanb50df192012-10-11 06:13:19 +000039#include <asm/time.h>
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050040
Scott Woodd30f6e42011-12-20 15:34:43 +000041#include "timing.h"
Hollis Blanchard75f74f02008-11-05 09:36:16 -060042#include "booke.h"
Aneesh Kumar K.Vdba291f2013-10-07 22:17:58 +053043
44#define CREATE_TRACE_POINTS
45#include "trace_booke.h"
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050046
Hollis Blanchardd9fbd032008-11-05 09:36:13 -060047unsigned long kvmppc_booke_handlers;
48
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050049#define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
50#define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
51
52struct kvm_stats_debugfs_item debugfs_entries[] = {
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050053 { "mmio", VCPU_STAT(mmio_exits) },
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050054 { "sig", VCPU_STAT(signal_exits) },
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050055 { "itlb_r", VCPU_STAT(itlb_real_miss_exits) },
56 { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) },
57 { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) },
58 { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) },
59 { "sysc", VCPU_STAT(syscall_exits) },
60 { "isi", VCPU_STAT(isi_exits) },
61 { "dsi", VCPU_STAT(dsi_exits) },
62 { "inst_emu", VCPU_STAT(emulated_inst_exits) },
63 { "dec", VCPU_STAT(dec_exits) },
64 { "ext_intr", VCPU_STAT(ext_intr_exits) },
Paolo Bonzinif7819512015-02-04 18:20:58 +010065 { "halt_successful_poll", VCPU_STAT(halt_successful_poll) },
Paolo Bonzini62bea5b2015-09-15 18:27:57 +020066 { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) },
Hollis Blanchard45c5eb62008-04-25 17:55:49 -050067 { "halt_wakeup", VCPU_STAT(halt_wakeup) },
Scott Woodd30f6e42011-12-20 15:34:43 +000068 { "doorbell", VCPU_STAT(dbell_exits) },
69 { "guest doorbell", VCPU_STAT(gdbell_exits) },
Alexander Grafcf1c5ca2012-08-01 12:56:51 +020070 { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050071 { NULL }
72};
73
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050074/* TODO: use vcpu_printf() */
75void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu)
76{
77 int i;
78
Alexander Graf666e7252010-07-29 14:47:43 +020079 printk("pc: %08lx msr: %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr);
Hollis Blanchard5cf8ca22008-11-05 09:36:19 -060080 printk("lr: %08lx ctr: %08lx\n", vcpu->arch.lr, vcpu->arch.ctr);
Alexander Grafde7906c2010-07-29 14:47:46 +020081 printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0,
82 vcpu->arch.shared->srr1);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050083
84 printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions);
85
86 for (i = 0; i < 32; i += 4) {
Hollis Blanchard5cf8ca22008-11-05 09:36:19 -060087 printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i,
Alexander Graf8e5b26b2010-01-08 02:58:01 +010088 kvmppc_get_gpr(vcpu, i),
89 kvmppc_get_gpr(vcpu, i+1),
90 kvmppc_get_gpr(vcpu, i+2),
91 kvmppc_get_gpr(vcpu, i+3));
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -050092 }
93}
94
Scott Wood4cd35f62011-06-14 18:34:31 -050095#ifdef CONFIG_SPE
96void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu)
97{
98 preempt_disable();
99 enable_kernel_spe();
100 kvmppc_save_guest_spe(vcpu);
Anton Blancharddc4fbba2015-10-29 11:44:05 +1100101 disable_kernel_spe();
Scott Wood4cd35f62011-06-14 18:34:31 -0500102 vcpu->arch.shadow_msr &= ~MSR_SPE;
103 preempt_enable();
104}
105
106static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu)
107{
108 preempt_disable();
109 enable_kernel_spe();
110 kvmppc_load_guest_spe(vcpu);
Anton Blancharddc4fbba2015-10-29 11:44:05 +1100111 disable_kernel_spe();
Scott Wood4cd35f62011-06-14 18:34:31 -0500112 vcpu->arch.shadow_msr |= MSR_SPE;
113 preempt_enable();
114}
115
116static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
117{
118 if (vcpu->arch.shared->msr & MSR_SPE) {
119 if (!(vcpu->arch.shadow_msr & MSR_SPE))
120 kvmppc_vcpu_enable_spe(vcpu);
121 } else if (vcpu->arch.shadow_msr & MSR_SPE) {
122 kvmppc_vcpu_disable_spe(vcpu);
123 }
124}
125#else
126static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
127{
128}
129#endif
130
Mihai Caraman3efc7da2014-08-20 16:36:22 +0300131/*
132 * Load up guest vcpu FP state if it's needed.
133 * It also set the MSR_FP in thread so that host know
134 * we're holding FPU, and then host can help to save
135 * guest vcpu FP state if other threads require to use FPU.
136 * This simulates an FP unavailable fault.
137 *
138 * It requires to be called with preemption disabled.
139 */
140static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu)
141{
142#ifdef CONFIG_PPC_FPU
143 if (!(current->thread.regs->msr & MSR_FP)) {
144 enable_kernel_fp();
145 load_fp_state(&vcpu->arch.fp);
Anton Blancharddc4fbba2015-10-29 11:44:05 +1100146 disable_kernel_fp();
Mihai Caraman3efc7da2014-08-20 16:36:22 +0300147 current->thread.fp_save_area = &vcpu->arch.fp;
148 current->thread.regs->msr |= MSR_FP;
149 }
150#endif
151}
152
153/*
154 * Save guest vcpu FP state into thread.
155 * It requires to be called with preemption disabled.
156 */
157static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu)
158{
159#ifdef CONFIG_PPC_FPU
160 if (current->thread.regs->msr & MSR_FP)
161 giveup_fpu(current);
162 current->thread.fp_save_area = NULL;
163#endif
164}
165
Alexander Graf7a08c272012-08-16 13:10:16 +0200166static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu)
167{
168#if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV)
169 /* We always treat the FP bit as enabled from the host
170 perspective, so only need to adjust the shadow MSR */
171 vcpu->arch.shadow_msr &= ~MSR_FP;
172 vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP;
173#endif
174}
175
Mihai Caraman95d80a22014-08-20 16:36:23 +0300176/*
177 * Simulate AltiVec unavailable fault to load guest state
178 * from thread to AltiVec unit.
179 * It requires to be called with preemption disabled.
180 */
181static inline void kvmppc_load_guest_altivec(struct kvm_vcpu *vcpu)
182{
183#ifdef CONFIG_ALTIVEC
184 if (cpu_has_feature(CPU_FTR_ALTIVEC)) {
185 if (!(current->thread.regs->msr & MSR_VEC)) {
186 enable_kernel_altivec();
187 load_vr_state(&vcpu->arch.vr);
Anton Blancharddc4fbba2015-10-29 11:44:05 +1100188 disable_kernel_altivec();
Mihai Caraman95d80a22014-08-20 16:36:23 +0300189 current->thread.vr_save_area = &vcpu->arch.vr;
190 current->thread.regs->msr |= MSR_VEC;
191 }
192 }
193#endif
194}
195
196/*
197 * Save guest vcpu AltiVec state into thread.
198 * It requires to be called with preemption disabled.
199 */
200static inline void kvmppc_save_guest_altivec(struct kvm_vcpu *vcpu)
201{
202#ifdef CONFIG_ALTIVEC
203 if (cpu_has_feature(CPU_FTR_ALTIVEC)) {
204 if (current->thread.regs->msr & MSR_VEC)
205 giveup_altivec(current);
206 current->thread.vr_save_area = NULL;
207 }
208#endif
209}
210
Bharat Bhushance11e482013-07-04 12:27:47 +0530211static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu)
212{
213 /* Synchronize guest's desire to get debug interrupts into shadow MSR */
214#ifndef CONFIG_KVM_BOOKE_HV
215 vcpu->arch.shadow_msr &= ~MSR_DE;
216 vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE;
217#endif
218
219 /* Force enable debug interrupts when user space wants to debug */
220 if (vcpu->guest_debug) {
221#ifdef CONFIG_KVM_BOOKE_HV
222 /*
223 * Since there is no shadow MSR, sync MSR_DE into the guest
224 * visible MSR.
225 */
226 vcpu->arch.shared->msr |= MSR_DE;
227#else
228 vcpu->arch.shadow_msr |= MSR_DE;
229 vcpu->arch.shared->msr &= ~MSR_DE;
230#endif
231 }
232}
233
Liu Yudd9ebf1f2011-06-14 18:35:14 -0500234/*
235 * Helper function for "full" MSR writes. No need to call this if only
236 * EE/CE/ME/DE/RI are changing.
237 */
Scott Wood4cd35f62011-06-14 18:34:31 -0500238void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr)
239{
Liu Yudd9ebf1f2011-06-14 18:35:14 -0500240 u32 old_msr = vcpu->arch.shared->msr;
Scott Wood4cd35f62011-06-14 18:34:31 -0500241
Scott Woodd30f6e42011-12-20 15:34:43 +0000242#ifdef CONFIG_KVM_BOOKE_HV
243 new_msr |= MSR_GS;
244#endif
245
Scott Wood4cd35f62011-06-14 18:34:31 -0500246 vcpu->arch.shared->msr = new_msr;
247
Liu Yudd9ebf1f2011-06-14 18:35:14 -0500248 kvmppc_mmu_msr_notify(vcpu, old_msr);
Scott Wood4cd35f62011-06-14 18:34:31 -0500249 kvmppc_vcpu_sync_spe(vcpu);
Alexander Graf7a08c272012-08-16 13:10:16 +0200250 kvmppc_vcpu_sync_fpu(vcpu);
Bharat Bhushance11e482013-07-04 12:27:47 +0530251 kvmppc_vcpu_sync_debug(vcpu);
Scott Wood4cd35f62011-06-14 18:34:31 -0500252}
253
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600254static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu,
255 unsigned int priority)
Hollis Blanchard9dd921c2008-11-05 09:36:14 -0600256{
Alexander Graf63460462012-08-08 00:44:52 +0200257 trace_kvm_booke_queue_irqprio(vcpu, priority);
Hollis Blanchard9dd921c2008-11-05 09:36:14 -0600258 set_bit(priority, &vcpu->arch.pending_exceptions);
259}
260
Alexander Graf8de12012014-06-18 21:56:55 +0200261void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu,
262 ulong dear_flags, ulong esr_flags)
Hollis Blanchard9dd921c2008-11-05 09:36:14 -0600263{
Liu Yudaf5e272010-02-02 19:44:35 +0800264 vcpu->arch.queued_dear = dear_flags;
265 vcpu->arch.queued_esr = esr_flags;
266 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS);
267}
268
Alexander Graf8de12012014-06-18 21:56:55 +0200269void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu,
270 ulong dear_flags, ulong esr_flags)
Liu Yudaf5e272010-02-02 19:44:35 +0800271{
272 vcpu->arch.queued_dear = dear_flags;
273 vcpu->arch.queued_esr = esr_flags;
274 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE);
275}
276
Alexander Graf8de12012014-06-18 21:56:55 +0200277void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu)
278{
279 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
280}
281
282void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags)
Liu Yudaf5e272010-02-02 19:44:35 +0800283{
284 vcpu->arch.queued_esr = esr_flags;
285 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE);
286}
287
Alexander Graf011da892013-01-31 14:17:38 +0100288static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags,
289 ulong esr_flags)
290{
291 vcpu->arch.queued_dear = dear_flags;
292 vcpu->arch.queued_esr = esr_flags;
293 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT);
294}
295
Liu Yudaf5e272010-02-02 19:44:35 +0800296void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags)
297{
298 vcpu->arch.queued_esr = esr_flags;
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600299 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM);
Hollis Blanchard9dd921c2008-11-05 09:36:14 -0600300}
301
302void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu)
303{
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600304 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER);
Hollis Blanchard9dd921c2008-11-05 09:36:14 -0600305}
306
307int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu)
308{
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600309 return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
Hollis Blanchard9dd921c2008-11-05 09:36:14 -0600310}
311
Alexander Graf7706664d2009-12-21 20:21:24 +0100312void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu)
313{
314 clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
315}
316
Hollis Blanchard9dd921c2008-11-05 09:36:14 -0600317void kvmppc_core_queue_external(struct kvm_vcpu *vcpu,
318 struct kvm_interrupt *irq)
319{
Alexander Grafc5335f12010-08-30 14:03:24 +0200320 unsigned int prio = BOOKE_IRQPRIO_EXTERNAL;
321
322 if (irq->irq == KVM_INTERRUPT_SET_LEVEL)
323 prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL;
324
325 kvmppc_booke_queue_irqprio(vcpu, prio);
Hollis Blanchard9dd921c2008-11-05 09:36:14 -0600326}
327
Paul Mackerras4fe27d22013-02-14 14:00:25 +0000328void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu)
Alexander Graf4496f972010-04-07 10:03:25 +0200329{
330 clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions);
Alexander Grafc5335f12010-08-30 14:03:24 +0200331 clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions);
Alexander Graf4496f972010-04-07 10:03:25 +0200332}
333
Bharat Bhushanf61c94b2012-08-08 20:38:19 +0000334static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu)
335{
336 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG);
337}
338
339static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu)
340{
341 clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions);
342}
343
Bharat Bhushan2f699a52014-08-13 14:39:44 +0530344void kvmppc_core_queue_debug(struct kvm_vcpu *vcpu)
345{
346 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DEBUG);
347}
348
349void kvmppc_core_dequeue_debug(struct kvm_vcpu *vcpu)
350{
351 clear_bit(BOOKE_IRQPRIO_DEBUG, &vcpu->arch.pending_exceptions);
352}
353
Scott Woodd30f6e42011-12-20 15:34:43 +0000354static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
355{
Bharat Bhushan31579ee2014-07-17 17:01:36 +0530356 kvmppc_set_srr0(vcpu, srr0);
357 kvmppc_set_srr1(vcpu, srr1);
Scott Woodd30f6e42011-12-20 15:34:43 +0000358}
359
360static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
361{
362 vcpu->arch.csrr0 = srr0;
363 vcpu->arch.csrr1 = srr1;
364}
365
366static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
367{
368 if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) {
369 vcpu->arch.dsrr0 = srr0;
370 vcpu->arch.dsrr1 = srr1;
371 } else {
372 set_guest_csrr(vcpu, srr0, srr1);
373 }
374}
375
376static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
377{
378 vcpu->arch.mcsrr0 = srr0;
379 vcpu->arch.mcsrr1 = srr1;
380}
381
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600382/* Deliver the interrupt of the corresponding priority, if possible. */
383static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu,
384 unsigned int priority)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500385{
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600386 int allowed = 0;
Alexander Graf79300f82012-02-15 19:12:29 +0000387 ulong msr_mask = 0;
Alexander Graf1c810632013-01-04 18:12:48 +0100388 bool update_esr = false, update_dear = false, update_epr = false;
Alexander Graf5c6cedf2010-07-29 14:47:49 +0200389 ulong crit_raw = vcpu->arch.shared->critical;
390 ulong crit_r1 = kvmppc_get_gpr(vcpu, 1);
391 bool crit;
Alexander Grafc5335f12010-08-30 14:03:24 +0200392 bool keep_irq = false;
Scott Woodd30f6e42011-12-20 15:34:43 +0000393 enum int_class int_class;
Mihai Caraman95e90b42012-10-11 06:13:26 +0000394 ulong new_msr = vcpu->arch.shared->msr;
Alexander Graf5c6cedf2010-07-29 14:47:49 +0200395
396 /* Truncate crit indicators in 32 bit mode */
397 if (!(vcpu->arch.shared->msr & MSR_SF)) {
398 crit_raw &= 0xffffffff;
399 crit_r1 &= 0xffffffff;
400 }
401
402 /* Critical section when crit == r1 */
403 crit = (crit_raw == crit_r1);
404 /* ... and we're in supervisor mode */
405 crit = crit && !(vcpu->arch.shared->msr & MSR_PR);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500406
Alexander Grafc5335f12010-08-30 14:03:24 +0200407 if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) {
408 priority = BOOKE_IRQPRIO_EXTERNAL;
409 keep_irq = true;
410 }
411
Scott Wood5df554ad2013-04-12 14:08:46 +0000412 if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags)
Alexander Graf1c810632013-01-04 18:12:48 +0100413 update_epr = true;
414
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600415 switch (priority) {
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600416 case BOOKE_IRQPRIO_DTLB_MISS:
Liu Yudaf5e272010-02-02 19:44:35 +0800417 case BOOKE_IRQPRIO_DATA_STORAGE:
Alexander Graf011da892013-01-31 14:17:38 +0100418 case BOOKE_IRQPRIO_ALIGNMENT:
Liu Yudaf5e272010-02-02 19:44:35 +0800419 update_dear = true;
420 /* fall through */
421 case BOOKE_IRQPRIO_INST_STORAGE:
422 case BOOKE_IRQPRIO_PROGRAM:
423 update_esr = true;
424 /* fall through */
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600425 case BOOKE_IRQPRIO_ITLB_MISS:
426 case BOOKE_IRQPRIO_SYSCALL:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600427 case BOOKE_IRQPRIO_FP_UNAVAIL:
Mihai Caraman95d80a22014-08-20 16:36:23 +0300428#ifdef CONFIG_SPE_POSSIBLE
Hollis Blanchardbb3a8a12009-01-03 16:23:13 -0600429 case BOOKE_IRQPRIO_SPE_UNAVAIL:
430 case BOOKE_IRQPRIO_SPE_FP_DATA:
431 case BOOKE_IRQPRIO_SPE_FP_ROUND:
Mihai Caraman95d80a22014-08-20 16:36:23 +0300432#endif
433#ifdef CONFIG_ALTIVEC
434 case BOOKE_IRQPRIO_ALTIVEC_UNAVAIL:
435 case BOOKE_IRQPRIO_ALTIVEC_ASSIST:
436#endif
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600437 case BOOKE_IRQPRIO_AP_UNAVAIL:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600438 allowed = 1;
Alexander Graf79300f82012-02-15 19:12:29 +0000439 msr_mask = MSR_CE | MSR_ME | MSR_DE;
Scott Woodd30f6e42011-12-20 15:34:43 +0000440 int_class = INT_CLASS_NONCRIT;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500441 break;
Bharat Bhushanf61c94b2012-08-08 20:38:19 +0000442 case BOOKE_IRQPRIO_WATCHDOG:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600443 case BOOKE_IRQPRIO_CRITICAL:
Alexander Graf4ab96912012-02-15 13:28:48 +0000444 case BOOKE_IRQPRIO_DBELL_CRIT:
Alexander Graf666e7252010-07-29 14:47:43 +0200445 allowed = vcpu->arch.shared->msr & MSR_CE;
Scott Woodd30f6e42011-12-20 15:34:43 +0000446 allowed = allowed && !crit;
Alexander Graf79300f82012-02-15 19:12:29 +0000447 msr_mask = MSR_ME;
Scott Woodd30f6e42011-12-20 15:34:43 +0000448 int_class = INT_CLASS_CRIT;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500449 break;
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600450 case BOOKE_IRQPRIO_MACHINE_CHECK:
Alexander Graf666e7252010-07-29 14:47:43 +0200451 allowed = vcpu->arch.shared->msr & MSR_ME;
Scott Woodd30f6e42011-12-20 15:34:43 +0000452 allowed = allowed && !crit;
Scott Woodd30f6e42011-12-20 15:34:43 +0000453 int_class = INT_CLASS_MC;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500454 break;
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600455 case BOOKE_IRQPRIO_DECREMENTER:
456 case BOOKE_IRQPRIO_FIT:
Scott Wooddfd4d472011-11-17 12:39:59 +0000457 keep_irq = true;
458 /* fall through */
459 case BOOKE_IRQPRIO_EXTERNAL:
Alexander Graf4ab96912012-02-15 13:28:48 +0000460 case BOOKE_IRQPRIO_DBELL:
Alexander Graf666e7252010-07-29 14:47:43 +0200461 allowed = vcpu->arch.shared->msr & MSR_EE;
Alexander Graf5c6cedf2010-07-29 14:47:49 +0200462 allowed = allowed && !crit;
Alexander Graf79300f82012-02-15 19:12:29 +0000463 msr_mask = MSR_CE | MSR_ME | MSR_DE;
Scott Woodd30f6e42011-12-20 15:34:43 +0000464 int_class = INT_CLASS_NONCRIT;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500465 break;
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600466 case BOOKE_IRQPRIO_DEBUG:
Alexander Graf666e7252010-07-29 14:47:43 +0200467 allowed = vcpu->arch.shared->msr & MSR_DE;
Scott Woodd30f6e42011-12-20 15:34:43 +0000468 allowed = allowed && !crit;
Alexander Graf79300f82012-02-15 19:12:29 +0000469 msr_mask = MSR_ME;
Bharat Bhushan9fee7562014-08-06 12:08:51 +0530470 if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
471 int_class = INT_CLASS_DBG;
472 else
473 int_class = INT_CLASS_CRIT;
474
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500475 break;
476 }
477
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600478 if (allowed) {
Scott Woodd30f6e42011-12-20 15:34:43 +0000479 switch (int_class) {
480 case INT_CLASS_NONCRIT:
481 set_guest_srr(vcpu, vcpu->arch.pc,
482 vcpu->arch.shared->msr);
483 break;
484 case INT_CLASS_CRIT:
485 set_guest_csrr(vcpu, vcpu->arch.pc,
486 vcpu->arch.shared->msr);
487 break;
488 case INT_CLASS_DBG:
489 set_guest_dsrr(vcpu, vcpu->arch.pc,
490 vcpu->arch.shared->msr);
491 break;
492 case INT_CLASS_MC:
493 set_guest_mcsrr(vcpu, vcpu->arch.pc,
494 vcpu->arch.shared->msr);
495 break;
496 }
497
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600498 vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority];
Liu Yudaf5e272010-02-02 19:44:35 +0800499 if (update_esr == true)
Bharat Bhushandc168542014-07-17 17:01:38 +0530500 kvmppc_set_esr(vcpu, vcpu->arch.queued_esr);
Liu Yudaf5e272010-02-02 19:44:35 +0800501 if (update_dear == true)
Bharat Bhushana5414d42014-07-17 17:01:37 +0530502 kvmppc_set_dar(vcpu, vcpu->arch.queued_dear);
Scott Wood5df554ad2013-04-12 14:08:46 +0000503 if (update_epr == true) {
504 if (vcpu->arch.epr_flags & KVMPPC_EPR_USER)
505 kvm_make_request(KVM_REQ_EPR_EXIT, vcpu);
Scott Woodeb1e4f42013-04-12 14:08:47 +0000506 else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) {
507 BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC);
508 kvmppc_mpic_set_epr(vcpu);
509 }
Scott Wood5df554ad2013-04-12 14:08:46 +0000510 }
Mihai Caraman95e90b42012-10-11 06:13:26 +0000511
512 new_msr &= msr_mask;
513#if defined(CONFIG_64BIT)
514 if (vcpu->arch.epcr & SPRN_EPCR_ICM)
515 new_msr |= MSR_CM;
516#endif
517 kvmppc_set_msr(vcpu, new_msr);
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600518
Alexander Grafc5335f12010-08-30 14:03:24 +0200519 if (!keep_irq)
520 clear_bit(priority, &vcpu->arch.pending_exceptions);
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600521 }
522
Scott Woodd30f6e42011-12-20 15:34:43 +0000523#ifdef CONFIG_KVM_BOOKE_HV
524 /*
525 * If an interrupt is pending but masked, raise a guest doorbell
526 * so that we are notified when the guest enables the relevant
527 * MSR bit.
528 */
529 if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE)
530 kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT);
531 if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE)
532 kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT);
533 if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK)
534 kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC);
535#endif
536
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600537 return allowed;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500538}
539
Bharat Bhushanf61c94b2012-08-08 20:38:19 +0000540/*
541 * Return the number of jiffies until the next timeout. If the timeout is
542 * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA
543 * because the larger value can break the timer APIs.
544 */
545static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu)
546{
547 u64 tb, wdt_tb, wdt_ticks = 0;
548 u64 nr_jiffies = 0;
549 u32 period = TCR_GET_WP(vcpu->arch.tcr);
550
551 wdt_tb = 1ULL << (63 - period);
552 tb = get_tb();
553 /*
554 * The watchdog timeout will hapeen when TB bit corresponding
555 * to watchdog will toggle from 0 to 1.
556 */
557 if (tb & wdt_tb)
558 wdt_ticks = wdt_tb;
559
560 wdt_ticks += wdt_tb - (tb & (wdt_tb - 1));
561
562 /* Convert timebase ticks to jiffies */
563 nr_jiffies = wdt_ticks;
564
565 if (do_div(nr_jiffies, tb_ticks_per_jiffy))
566 nr_jiffies++;
567
568 return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA);
569}
570
571static void arm_next_watchdog(struct kvm_vcpu *vcpu)
572{
573 unsigned long nr_jiffies;
574 unsigned long flags;
575
576 /*
577 * If TSR_ENW and TSR_WIS are not set then no need to exit to
578 * userspace, so clear the KVM_REQ_WATCHDOG request.
579 */
580 if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS))
581 clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests);
582
583 spin_lock_irqsave(&vcpu->arch.wdt_lock, flags);
584 nr_jiffies = watchdog_next_timeout(vcpu);
585 /*
586 * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA
587 * then do not run the watchdog timer as this can break timer APIs.
588 */
589 if (nr_jiffies < NEXT_TIMER_MAX_DELTA)
590 mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies);
591 else
592 del_timer(&vcpu->arch.wdt_timer);
593 spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags);
594}
595
596void kvmppc_watchdog_func(unsigned long data)
597{
598 struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
599 u32 tsr, new_tsr;
600 int final;
601
602 do {
603 new_tsr = tsr = vcpu->arch.tsr;
604 final = 0;
605
606 /* Time out event */
607 if (tsr & TSR_ENW) {
608 if (tsr & TSR_WIS)
609 final = 1;
610 else
611 new_tsr = tsr | TSR_WIS;
612 } else {
613 new_tsr = tsr | TSR_ENW;
614 }
615 } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr);
616
617 if (new_tsr & TSR_WIS) {
618 smp_wmb();
619 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
620 kvm_vcpu_kick(vcpu);
621 }
622
623 /*
624 * If this is final watchdog expiry and some action is required
625 * then exit to userspace.
626 */
627 if (final && (vcpu->arch.tcr & TCR_WRC_MASK) &&
628 vcpu->arch.watchdog_enabled) {
629 smp_wmb();
630 kvm_make_request(KVM_REQ_WATCHDOG, vcpu);
631 kvm_vcpu_kick(vcpu);
632 }
633
634 /*
635 * Stop running the watchdog timer after final expiration to
636 * prevent the host from being flooded with timers if the
637 * guest sets a short period.
638 * Timers will resume when TSR/TCR is updated next time.
639 */
640 if (!final)
641 arm_next_watchdog(vcpu);
642}
643
Scott Wooddfd4d472011-11-17 12:39:59 +0000644static void update_timer_ints(struct kvm_vcpu *vcpu)
645{
646 if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS))
647 kvmppc_core_queue_dec(vcpu);
648 else
649 kvmppc_core_dequeue_dec(vcpu);
Bharat Bhushanf61c94b2012-08-08 20:38:19 +0000650
651 if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS))
652 kvmppc_core_queue_watchdog(vcpu);
653 else
654 kvmppc_core_dequeue_watchdog(vcpu);
Scott Wooddfd4d472011-11-17 12:39:59 +0000655}
656
Scott Woodc59a6a32011-11-08 18:23:25 -0600657static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu)
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500658{
659 unsigned long *pending = &vcpu->arch.pending_exceptions;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500660 unsigned int priority;
661
Hollis Blanchard9ab80842008-11-05 09:36:22 -0600662 priority = __ffs(*pending);
Alexander Graf8b3a00f2012-02-16 14:12:46 +0000663 while (priority < BOOKE_IRQPRIO_MAX) {
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600664 if (kvmppc_booke_irqprio_deliver(vcpu, priority))
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500665 break;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500666
667 priority = find_next_bit(pending,
668 BITS_PER_BYTE * sizeof(*pending),
669 priority + 1);
670 }
Alexander Graf90bba352010-07-29 14:47:51 +0200671
672 /* Tell the guest about our interrupt status */
Scott Wood29ac26e2011-11-08 18:23:27 -0600673 vcpu->arch.shared->int_pending = !!*pending;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500674}
675
Scott Woodc59a6a32011-11-08 18:23:25 -0600676/* Check pending exceptions and deliver one, if possible. */
Alexander Grafa8e4ef82012-02-16 14:07:37 +0000677int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu)
Scott Woodc59a6a32011-11-08 18:23:25 -0600678{
Alexander Grafa8e4ef82012-02-16 14:07:37 +0000679 int r = 0;
Scott Woodc59a6a32011-11-08 18:23:25 -0600680 WARN_ON_ONCE(!irqs_disabled());
681
682 kvmppc_core_check_exceptions(vcpu);
683
Alexander Grafb8c649a2012-12-20 04:52:39 +0000684 if (vcpu->requests) {
685 /* Exception delivery raised request; start over */
686 return 1;
687 }
688
Scott Woodc59a6a32011-11-08 18:23:25 -0600689 if (vcpu->arch.shared->msr & MSR_WE) {
690 local_irq_enable();
691 kvm_vcpu_block(vcpu);
Alexander Graf966cd0f2012-03-14 16:55:08 +0100692 clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
Scott Wood6c85f522014-01-09 19:18:40 -0600693 hard_irq_disable();
Scott Woodc59a6a32011-11-08 18:23:25 -0600694
695 kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS);
Alexander Grafa8e4ef82012-02-16 14:07:37 +0000696 r = 1;
Scott Woodc59a6a32011-11-08 18:23:25 -0600697 };
Alexander Grafa8e4ef82012-02-16 14:07:37 +0000698
699 return r;
700}
701
Alexander Graf7c973a22012-08-13 12:50:35 +0200702int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
Alexander Graf4ffc6352012-08-08 20:31:13 +0200703{
Alexander Graf7c973a22012-08-13 12:50:35 +0200704 int r = 1; /* Indicate we want to get back into the guest */
705
Alexander Graf2d8185d2012-08-10 12:31:12 +0200706 if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu))
707 update_timer_ints(vcpu);
Alexander Graf862d31f2012-07-31 00:19:50 +0200708#if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC)
Alexander Graf2d8185d2012-08-10 12:31:12 +0200709 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
710 kvmppc_core_flush_tlb(vcpu);
Alexander Graf862d31f2012-07-31 00:19:50 +0200711#endif
Alexander Graf7c973a22012-08-13 12:50:35 +0200712
Bharat Bhushanf61c94b2012-08-08 20:38:19 +0000713 if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) {
714 vcpu->run->exit_reason = KVM_EXIT_WATCHDOG;
715 r = 0;
716 }
717
Alexander Graf1c810632013-01-04 18:12:48 +0100718 if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) {
719 vcpu->run->epr.epr = 0;
720 vcpu->arch.epr_needed = true;
721 vcpu->run->exit_reason = KVM_EXIT_EPR;
722 r = 0;
723 }
724
Alexander Graf7c973a22012-08-13 12:50:35 +0200725 return r;
Alexander Graf4ffc6352012-08-08 20:31:13 +0200726}
727
Paul Mackerrasdf6909e52011-06-29 00:19:50 +0000728int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
729{
Alexander Graf7ee78852012-08-13 12:44:41 +0200730 int ret, s;
Scott Woodf5f97212013-11-22 15:52:29 -0600731 struct debug_reg debug;
Paul Mackerrasdf6909e52011-06-29 00:19:50 +0000732
Alexander Grafaf8f38b2011-08-10 13:57:08 +0200733 if (!vcpu->arch.sane) {
734 kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
735 return -EINVAL;
736 }
737
Alexander Graf7ee78852012-08-13 12:44:41 +0200738 s = kvmppc_prepare_to_enter(vcpu);
739 if (s <= 0) {
Alexander Graf7ee78852012-08-13 12:44:41 +0200740 ret = s;
Scott Wood1d1ef222011-11-08 16:11:59 -0600741 goto out;
742 }
Scott Wood6c85f522014-01-09 19:18:40 -0600743 /* interrupts now hard-disabled */
Scott Wood1d1ef222011-11-08 16:11:59 -0600744
Scott Wood8fae8452011-12-20 15:34:45 +0000745#ifdef CONFIG_PPC_FPU
746 /* Save userspace FPU state in stack */
747 enable_kernel_fp();
Scott Wood8fae8452011-12-20 15:34:45 +0000748
749 /*
750 * Since we can't trap on MSR_FP in GS-mode, we consider the guest
Mihai Caraman3efc7da2014-08-20 16:36:22 +0300751 * as always using the FPU.
Scott Wood8fae8452011-12-20 15:34:45 +0000752 */
Scott Wood8fae8452011-12-20 15:34:45 +0000753 kvmppc_load_guest_fp(vcpu);
754#endif
755
Mihai Caraman95d80a22014-08-20 16:36:23 +0300756#ifdef CONFIG_ALTIVEC
757 /* Save userspace AltiVec state in stack */
758 if (cpu_has_feature(CPU_FTR_ALTIVEC))
759 enable_kernel_altivec();
760 /*
761 * Since we can't trap on MSR_VEC in GS-mode, we consider the guest
762 * as always using the AltiVec.
763 */
764 kvmppc_load_guest_altivec(vcpu);
765#endif
766
Bharat Bhushance11e482013-07-04 12:27:47 +0530767 /* Switch to guest debug context */
Bharat Bhushan348ba712014-08-06 12:08:55 +0530768 debug = vcpu->arch.dbg_reg;
Scott Woodf5f97212013-11-22 15:52:29 -0600769 switch_booke_debug_regs(&debug);
770 debug = current->thread.debug;
Bharat Bhushan348ba712014-08-06 12:08:55 +0530771 current->thread.debug = vcpu->arch.dbg_reg;
Bharat Bhushance11e482013-07-04 12:27:47 +0530772
Bharat Bhushan08c9a182013-11-18 11:18:54 +0530773 vcpu->arch.pgdir = current->mm->pgd;
Scott Wood5f1c2482013-07-10 17:47:39 -0500774 kvmppc_fix_ee_before_entry();
Scott Woodf8941fbe2013-06-11 11:38:31 -0500775
Paul Mackerrasdf6909e52011-06-29 00:19:50 +0000776 ret = __kvmppc_vcpu_run(kvm_run, vcpu);
Scott Wood8fae8452011-12-20 15:34:45 +0000777
Alexander Graf24afa372012-08-12 12:42:30 +0200778 /* No need for kvm_guest_exit. It's done in handle_exit.
779 We also get here with interrupts enabled. */
780
Bharat Bhushance11e482013-07-04 12:27:47 +0530781 /* Switch back to user space debug context */
Scott Woodf5f97212013-11-22 15:52:29 -0600782 switch_booke_debug_regs(&debug);
783 current->thread.debug = debug;
Bharat Bhushance11e482013-07-04 12:27:47 +0530784
Scott Wood8fae8452011-12-20 15:34:45 +0000785#ifdef CONFIG_PPC_FPU
786 kvmppc_save_guest_fp(vcpu);
Scott Wood8fae8452011-12-20 15:34:45 +0000787#endif
788
Mihai Caraman95d80a22014-08-20 16:36:23 +0300789#ifdef CONFIG_ALTIVEC
790 kvmppc_save_guest_altivec(vcpu);
791#endif
792
Scott Wood1d1ef222011-11-08 16:11:59 -0600793out:
Alexander Grafd69c6432012-08-08 20:44:20 +0200794 vcpu->mode = OUTSIDE_GUEST_MODE;
Paul Mackerrasdf6909e52011-06-29 00:19:50 +0000795 return ret;
796}
797
Scott Woodd30f6e42011-12-20 15:34:43 +0000798static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
799{
800 enum emulation_result er;
801
802 er = kvmppc_emulate_instruction(run, vcpu);
803 switch (er) {
804 case EMULATE_DONE:
805 /* don't overwrite subtypes, just account kvm_stats */
806 kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS);
807 /* Future optimization: only reload non-volatiles if
808 * they were actually modified by emulation. */
809 return RESUME_GUEST_NV;
810
Mihai Caraman51f04722014-07-23 19:06:21 +0300811 case EMULATE_AGAIN:
812 return RESUME_GUEST;
813
Scott Woodd30f6e42011-12-20 15:34:43 +0000814 case EMULATE_FAIL:
Scott Woodd30f6e42011-12-20 15:34:43 +0000815 printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
816 __func__, vcpu->arch.pc, vcpu->arch.last_inst);
817 /* For debugging, encode the failing instruction and
818 * report it to userspace. */
819 run->hw.hardware_exit_reason = ~0ULL << 32;
820 run->hw.hardware_exit_reason |= vcpu->arch.last_inst;
Alexander Grafd1ff5492012-02-16 13:24:03 +0000821 kvmppc_core_queue_program(vcpu, ESR_PIL);
Scott Woodd30f6e42011-12-20 15:34:43 +0000822 return RESUME_HOST;
823
Bharat Bhushan9b4f5302013-04-08 00:32:15 +0000824 case EMULATE_EXIT_USER:
825 return RESUME_HOST;
826
Scott Woodd30f6e42011-12-20 15:34:43 +0000827 default:
828 BUG();
829 }
830}
831
Bharat Bhushance11e482013-07-04 12:27:47 +0530832static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu)
833{
Bharat Bhushan348ba712014-08-06 12:08:55 +0530834 struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg);
Bharat Bhushance11e482013-07-04 12:27:47 +0530835 u32 dbsr = vcpu->arch.dbsr;
836
Bharat Bhushan2f699a52014-08-13 14:39:44 +0530837 if (vcpu->guest_debug == 0) {
838 /*
839 * Debug resources belong to Guest.
840 * Imprecise debug event is not injected
841 */
842 if (dbsr & DBSR_IDE) {
843 dbsr &= ~DBSR_IDE;
844 if (!dbsr)
845 return RESUME_GUEST;
846 }
847
848 if (dbsr && (vcpu->arch.shared->msr & MSR_DE) &&
849 (vcpu->arch.dbg_reg.dbcr0 & DBCR0_IDM))
850 kvmppc_core_queue_debug(vcpu);
851
852 /* Inject a program interrupt if trap debug is not allowed */
853 if ((dbsr & DBSR_TIE) && !(vcpu->arch.shared->msr & MSR_DE))
854 kvmppc_core_queue_program(vcpu, ESR_PTR);
855
856 return RESUME_GUEST;
857 }
858
859 /*
860 * Debug resource owned by userspace.
861 * Clear guest dbsr (vcpu->arch.dbsr)
862 */
Bharat Bhushan21909912014-08-06 12:08:54 +0530863 vcpu->arch.dbsr = 0;
Bharat Bhushance11e482013-07-04 12:27:47 +0530864 run->debug.arch.status = 0;
865 run->debug.arch.address = vcpu->arch.pc;
866
867 if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) {
868 run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT;
869 } else {
870 if (dbsr & (DBSR_DAC1W | DBSR_DAC2W))
871 run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE;
872 else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R))
873 run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ;
874 if (dbsr & (DBSR_DAC1R | DBSR_DAC1W))
875 run->debug.arch.address = dbg_reg->dac1;
876 else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W))
877 run->debug.arch.address = dbg_reg->dac2;
878 }
879
880 return RESUME_HOST;
881}
882
Alexander Graf4e642cc2012-02-20 23:57:26 +0100883static void kvmppc_fill_pt_regs(struct pt_regs *regs)
884{
885 ulong r1, ip, msr, lr;
886
887 asm("mr %0, 1" : "=r"(r1));
888 asm("mflr %0" : "=r"(lr));
889 asm("mfmsr %0" : "=r"(msr));
890 asm("bl 1f; 1: mflr %0" : "=r"(ip));
891
892 memset(regs, 0, sizeof(*regs));
893 regs->gpr[1] = r1;
894 regs->nip = ip;
895 regs->msr = msr;
896 regs->link = lr;
897}
898
Bharat Bhushan6328e592012-06-20 05:56:53 +0000899/*
900 * For interrupts needed to be handled by host interrupt handlers,
901 * corresponding host handler are called from here in similar way
902 * (but not exact) as they are called from low level handler
903 * (such as from arch/powerpc/kernel/head_fsl_booke.S).
904 */
Alexander Graf4e642cc2012-02-20 23:57:26 +0100905static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu,
906 unsigned int exit_nr)
907{
908 struct pt_regs regs;
909
910 switch (exit_nr) {
911 case BOOKE_INTERRUPT_EXTERNAL:
912 kvmppc_fill_pt_regs(&regs);
913 do_IRQ(&regs);
914 break;
915 case BOOKE_INTERRUPT_DECREMENTER:
916 kvmppc_fill_pt_regs(&regs);
917 timer_interrupt(&regs);
918 break;
Tiejun Chen5f17ce82013-05-13 10:00:45 +0800919#if defined(CONFIG_PPC_DOORBELL)
Alexander Graf4e642cc2012-02-20 23:57:26 +0100920 case BOOKE_INTERRUPT_DOORBELL:
921 kvmppc_fill_pt_regs(&regs);
922 doorbell_exception(&regs);
923 break;
924#endif
925 case BOOKE_INTERRUPT_MACHINE_CHECK:
926 /* FIXME */
927 break;
Alexander Graf7cc1e8e2012-02-22 16:26:34 +0100928 case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
929 kvmppc_fill_pt_regs(&regs);
930 performance_monitor_exception(&regs);
931 break;
Bharat Bhushan6328e592012-06-20 05:56:53 +0000932 case BOOKE_INTERRUPT_WATCHDOG:
933 kvmppc_fill_pt_regs(&regs);
934#ifdef CONFIG_BOOKE_WDT
935 WatchdogException(&regs);
936#else
937 unknown_exception(&regs);
938#endif
939 break;
940 case BOOKE_INTERRUPT_CRITICAL:
Tudor Laurentiu845ac982015-05-18 15:44:27 +0300941 kvmppc_fill_pt_regs(&regs);
Bharat Bhushan6328e592012-06-20 05:56:53 +0000942 unknown_exception(&regs);
943 break;
Bharat Bhushance11e482013-07-04 12:27:47 +0530944 case BOOKE_INTERRUPT_DEBUG:
945 /* Save DBSR before preemption is enabled */
946 vcpu->arch.dbsr = mfspr(SPRN_DBSR);
947 kvmppc_clear_dbsr();
948 break;
Alexander Graf4e642cc2012-02-20 23:57:26 +0100949 }
950}
951
Mihai Caramanf5250472014-07-23 19:06:22 +0300952static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu,
953 enum emulation_result emulated, u32 last_inst)
954{
955 switch (emulated) {
956 case EMULATE_AGAIN:
957 return RESUME_GUEST;
958
959 case EMULATE_FAIL:
960 pr_debug("%s: load instruction from guest address %lx failed\n",
961 __func__, vcpu->arch.pc);
962 /* For debugging, encode the failing instruction and
963 * report it to userspace. */
964 run->hw.hardware_exit_reason = ~0ULL << 32;
965 run->hw.hardware_exit_reason |= last_inst;
966 kvmppc_core_queue_program(vcpu, ESR_PIL);
967 return RESUME_HOST;
968
969 default:
970 BUG();
971 }
972}
973
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500974/**
975 * kvmppc_handle_exit
976 *
977 * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
978 */
979int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu,
980 unsigned int exit_nr)
981{
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500982 int r = RESUME_HOST;
Alexander Graf7ee78852012-08-13 12:44:41 +0200983 int s;
Scott Woodf1e89022013-06-06 19:16:31 -0500984 int idx;
Mihai Caramanf5250472014-07-23 19:06:22 +0300985 u32 last_inst = KVM_INST_FETCH_FAILED;
986 enum emulation_result emulated = EMULATE_DONE;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -0500987
Hollis Blanchard73e75b42008-12-02 15:51:57 -0600988 /* update before a new last_exit_type is rewritten */
989 kvmppc_update_timing_stats(vcpu);
990
Alexander Graf4e642cc2012-02-20 23:57:26 +0100991 /* restart interrupts if they were meant for the host */
992 kvmppc_restart_interrupt(vcpu, exit_nr);
Scott Woodd30f6e42011-12-20 15:34:43 +0000993
Mihai Caramanf5250472014-07-23 19:06:22 +0300994 /*
Adam Buchbinder446957b2016-02-24 10:51:11 -0800995 * get last instruction before being preempted
Mihai Caramanf5250472014-07-23 19:06:22 +0300996 * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA
997 */
998 switch (exit_nr) {
999 case BOOKE_INTERRUPT_DATA_STORAGE:
1000 case BOOKE_INTERRUPT_DTLB_MISS:
1001 case BOOKE_INTERRUPT_HV_PRIV:
Alexander Graf8d0eff62014-09-10 14:37:29 +02001002 emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
Mihai Caramanf5250472014-07-23 19:06:22 +03001003 break;
Madhavan Srinivasan033aaa12014-09-09 22:37:36 +05301004 case BOOKE_INTERRUPT_PROGRAM:
1005 /* SW breakpoints arrive as illegal instructions on HV */
1006 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Alexander Graf8d0eff62014-09-10 14:37:29 +02001007 emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
Madhavan Srinivasan033aaa12014-09-09 22:37:36 +05301008 break;
Mihai Caramanf5250472014-07-23 19:06:22 +03001009 default:
1010 break;
1011 }
1012
Alexander Graf97c95052012-08-02 15:10:00 +02001013 trace_kvm_exit(exit_nr, vcpu);
Paolo Bonzinie233d542015-04-30 14:39:40 +02001014 __kvm_guest_exit();
1015
1016 local_irq_enable();
Alexander Graf97c95052012-08-02 15:10:00 +02001017
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001018 run->exit_reason = KVM_EXIT_UNKNOWN;
1019 run->ready_for_interrupt_injection = 1;
1020
Mihai Caramanf5250472014-07-23 19:06:22 +03001021 if (emulated != EMULATE_DONE) {
1022 r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst);
1023 goto out;
1024 }
1025
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001026 switch (exit_nr) {
1027 case BOOKE_INTERRUPT_MACHINE_CHECK:
Alexander Grafc35c9d82012-02-20 12:21:18 +01001028 printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR));
1029 kvmppc_dump_vcpu(vcpu);
1030 /* For debugging, send invalid exit reason to user space */
1031 run->hw.hardware_exit_reason = ~1ULL << 32;
1032 run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR);
1033 r = RESUME_HOST;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001034 break;
1035
1036 case BOOKE_INTERRUPT_EXTERNAL:
Hollis Blanchard7b701592008-12-02 15:51:58 -06001037 kvmppc_account_exit(vcpu, EXT_INTR_EXITS);
Hollis Blanchard1b6766c2008-11-05 09:36:21 -06001038 r = RESUME_GUEST;
1039 break;
1040
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001041 case BOOKE_INTERRUPT_DECREMENTER:
Hollis Blanchard7b701592008-12-02 15:51:58 -06001042 kvmppc_account_exit(vcpu, DEC_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001043 r = RESUME_GUEST;
1044 break;
1045
Bharat Bhushan6328e592012-06-20 05:56:53 +00001046 case BOOKE_INTERRUPT_WATCHDOG:
1047 r = RESUME_GUEST;
1048 break;
1049
Scott Woodd30f6e42011-12-20 15:34:43 +00001050 case BOOKE_INTERRUPT_DOORBELL:
1051 kvmppc_account_exit(vcpu, DBELL_EXITS);
Scott Woodd30f6e42011-12-20 15:34:43 +00001052 r = RESUME_GUEST;
1053 break;
1054
1055 case BOOKE_INTERRUPT_GUEST_DBELL_CRIT:
1056 kvmppc_account_exit(vcpu, GDBELL_EXITS);
1057
1058 /*
1059 * We are here because there is a pending guest interrupt
1060 * which could not be delivered as MSR_CE or MSR_ME was not
1061 * set. Once we break from here we will retry delivery.
1062 */
1063 r = RESUME_GUEST;
1064 break;
1065
1066 case BOOKE_INTERRUPT_GUEST_DBELL:
1067 kvmppc_account_exit(vcpu, GDBELL_EXITS);
1068
1069 /*
1070 * We are here because there is a pending guest interrupt
1071 * which could not be delivered as MSR_EE was not set. Once
1072 * we break from here we will retry delivery.
1073 */
1074 r = RESUME_GUEST;
1075 break;
1076
Alexander Graf95f2e922012-02-20 22:45:12 +01001077 case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
1078 r = RESUME_GUEST;
1079 break;
1080
Scott Woodd30f6e42011-12-20 15:34:43 +00001081 case BOOKE_INTERRUPT_HV_PRIV:
1082 r = emulation_exit(run, vcpu);
1083 break;
1084
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001085 case BOOKE_INTERRUPT_PROGRAM:
Madhavan Srinivasan033aaa12014-09-09 22:37:36 +05301086 if ((vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) &&
1087 (last_inst == KVMPPC_INST_SW_BREAKPOINT)) {
1088 /*
1089 * We are here because of an SW breakpoint instr,
1090 * so lets return to host to handle.
1091 */
1092 r = kvmppc_handle_debug(run, vcpu);
1093 run->exit_reason = KVM_EXIT_DEBUG;
1094 kvmppc_account_exit(vcpu, DEBUG_EXITS);
1095 break;
1096 }
1097
Scott Woodd30f6e42011-12-20 15:34:43 +00001098 if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) {
Alexander Graf02685972012-02-20 12:33:22 +01001099 /*
1100 * Program traps generated by user-level software must
1101 * be handled by the guest kernel.
1102 *
1103 * In GS mode, hypervisor privileged instructions trap
1104 * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are
1105 * actual program interrupts, handled by the guest.
1106 */
Liu Yudaf5e272010-02-02 19:44:35 +08001107 kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001108 r = RESUME_GUEST;
Hollis Blanchard7b701592008-12-02 15:51:58 -06001109 kvmppc_account_exit(vcpu, USR_PR_INST);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001110 break;
1111 }
1112
Scott Woodd30f6e42011-12-20 15:34:43 +00001113 r = emulation_exit(run, vcpu);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001114 break;
1115
Christian Ehrhardtde368dc2008-04-29 18:18:23 +02001116 case BOOKE_INTERRUPT_FP_UNAVAIL:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -06001117 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
Hollis Blanchard7b701592008-12-02 15:51:58 -06001118 kvmppc_account_exit(vcpu, FP_UNAVAIL);
Christian Ehrhardtde368dc2008-04-29 18:18:23 +02001119 r = RESUME_GUEST;
1120 break;
1121
Scott Wood4cd35f62011-06-14 18:34:31 -05001122#ifdef CONFIG_SPE
1123 case BOOKE_INTERRUPT_SPE_UNAVAIL: {
1124 if (vcpu->arch.shared->msr & MSR_SPE)
1125 kvmppc_vcpu_enable_spe(vcpu);
1126 else
1127 kvmppc_booke_queue_irqprio(vcpu,
1128 BOOKE_IRQPRIO_SPE_UNAVAIL);
Hollis Blanchardbb3a8a12009-01-03 16:23:13 -06001129 r = RESUME_GUEST;
1130 break;
Scott Wood4cd35f62011-06-14 18:34:31 -05001131 }
Hollis Blanchardbb3a8a12009-01-03 16:23:13 -06001132
1133 case BOOKE_INTERRUPT_SPE_FP_DATA:
1134 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA);
1135 r = RESUME_GUEST;
1136 break;
1137
1138 case BOOKE_INTERRUPT_SPE_FP_ROUND:
1139 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND);
1140 r = RESUME_GUEST;
1141 break;
Mihai Caraman95d80a22014-08-20 16:36:23 +03001142#elif defined(CONFIG_SPE_POSSIBLE)
Scott Wood4cd35f62011-06-14 18:34:31 -05001143 case BOOKE_INTERRUPT_SPE_UNAVAIL:
1144 /*
1145 * Guest wants SPE, but host kernel doesn't support it. Send
1146 * an "unimplemented operation" program check to the guest.
1147 */
1148 kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV);
1149 r = RESUME_GUEST;
1150 break;
1151
1152 /*
1153 * These really should never happen without CONFIG_SPE,
1154 * as we should never enable the real MSR[SPE] in the guest.
1155 */
1156 case BOOKE_INTERRUPT_SPE_FP_DATA:
1157 case BOOKE_INTERRUPT_SPE_FP_ROUND:
1158 printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n",
1159 __func__, exit_nr, vcpu->arch.pc);
1160 run->hw.hardware_exit_reason = exit_nr;
1161 r = RESUME_HOST;
1162 break;
Mihai Caraman95d80a22014-08-20 16:36:23 +03001163#endif /* CONFIG_SPE_POSSIBLE */
1164
1165/*
1166 * On cores with Vector category, KVM is loaded only if CONFIG_ALTIVEC,
1167 * see kvmppc_core_check_processor_compat().
1168 */
1169#ifdef CONFIG_ALTIVEC
1170 case BOOKE_INTERRUPT_ALTIVEC_UNAVAIL:
1171 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL);
1172 r = RESUME_GUEST;
1173 break;
1174
1175 case BOOKE_INTERRUPT_ALTIVEC_ASSIST:
1176 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_ASSIST);
1177 r = RESUME_GUEST;
1178 break;
Scott Wood4cd35f62011-06-14 18:34:31 -05001179#endif
Hollis Blanchardbb3a8a12009-01-03 16:23:13 -06001180
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001181 case BOOKE_INTERRUPT_DATA_STORAGE:
Liu Yudaf5e272010-02-02 19:44:35 +08001182 kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear,
1183 vcpu->arch.fault_esr);
Hollis Blanchard7b701592008-12-02 15:51:58 -06001184 kvmppc_account_exit(vcpu, DSI_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001185 r = RESUME_GUEST;
1186 break;
1187
1188 case BOOKE_INTERRUPT_INST_STORAGE:
Liu Yudaf5e272010-02-02 19:44:35 +08001189 kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr);
Hollis Blanchard7b701592008-12-02 15:51:58 -06001190 kvmppc_account_exit(vcpu, ISI_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001191 r = RESUME_GUEST;
1192 break;
1193
Alexander Graf011da892013-01-31 14:17:38 +01001194 case BOOKE_INTERRUPT_ALIGNMENT:
1195 kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear,
1196 vcpu->arch.fault_esr);
1197 r = RESUME_GUEST;
1198 break;
1199
Scott Woodd30f6e42011-12-20 15:34:43 +00001200#ifdef CONFIG_KVM_BOOKE_HV
1201 case BOOKE_INTERRUPT_HV_SYSCALL:
1202 if (!(vcpu->arch.shared->msr & MSR_PR)) {
1203 kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
1204 } else {
1205 /*
1206 * hcall from guest userspace -- send privileged
1207 * instruction program check.
1208 */
1209 kvmppc_core_queue_program(vcpu, ESR_PPR);
1210 }
1211
1212 r = RESUME_GUEST;
1213 break;
1214#else
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001215 case BOOKE_INTERRUPT_SYSCALL:
Alexander Graf2a342ed2010-07-29 14:47:48 +02001216 if (!(vcpu->arch.shared->msr & MSR_PR) &&
1217 (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
1218 /* KVM PV hypercalls */
1219 kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
1220 r = RESUME_GUEST;
1221 } else {
1222 /* Guest syscalls */
1223 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL);
1224 }
Hollis Blanchard7b701592008-12-02 15:51:58 -06001225 kvmppc_account_exit(vcpu, SYSCALL_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001226 r = RESUME_GUEST;
1227 break;
Scott Woodd30f6e42011-12-20 15:34:43 +00001228#endif
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001229
1230 case BOOKE_INTERRUPT_DTLB_MISS: {
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001231 unsigned long eaddr = vcpu->arch.fault_dear;
Hollis Blanchard7924bd42008-12-02 15:51:55 -06001232 int gtlb_index;
Hollis Blanchard475e7cd2009-01-03 16:23:00 -06001233 gpa_t gpaddr;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001234 gfn_t gfn;
1235
Alexander Grafbf7ca4b2012-02-15 23:40:00 +00001236#ifdef CONFIG_KVM_E500V2
Scott Wooda4cd8b22011-06-14 18:34:41 -05001237 if (!(vcpu->arch.shared->msr & MSR_PR) &&
1238 (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
1239 kvmppc_map_magic(vcpu);
1240 kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1241 r = RESUME_GUEST;
1242
1243 break;
1244 }
1245#endif
1246
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001247 /* Check the guest TLB. */
Hollis Blanchardfa86b8d2009-01-03 16:23:03 -06001248 gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
Hollis Blanchard7924bd42008-12-02 15:51:55 -06001249 if (gtlb_index < 0) {
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001250 /* The guest didn't have a mapping for it. */
Liu Yudaf5e272010-02-02 19:44:35 +08001251 kvmppc_core_queue_dtlb_miss(vcpu,
1252 vcpu->arch.fault_dear,
1253 vcpu->arch.fault_esr);
Hollis Blanchardb52a6382009-01-03 16:23:11 -06001254 kvmppc_mmu_dtlb_miss(vcpu);
Hollis Blanchard7b701592008-12-02 15:51:58 -06001255 kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001256 r = RESUME_GUEST;
1257 break;
1258 }
1259
Scott Woodf1e89022013-06-06 19:16:31 -05001260 idx = srcu_read_lock(&vcpu->kvm->srcu);
1261
Hollis Blanchardbe8d1ca2009-01-03 16:23:02 -06001262 gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
Hollis Blanchard475e7cd2009-01-03 16:23:00 -06001263 gfn = gpaddr >> PAGE_SHIFT;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001264
1265 if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
1266 /* The guest TLB had a mapping, but the shadow TLB
1267 * didn't, and it is RAM. This could be because:
1268 * a) the entry is mapping the host kernel, or
1269 * b) the guest used a large mapping which we're faking
1270 * Either way, we need to satisfy the fault without
1271 * invoking the guest. */
Hollis Blanchard58a96212009-01-03 16:23:01 -06001272 kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
Hollis Blanchard7b701592008-12-02 15:51:58 -06001273 kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001274 r = RESUME_GUEST;
1275 } else {
1276 /* Guest has mapped and accessed a page which is not
1277 * actually RAM. */
Hollis Blanchard475e7cd2009-01-03 16:23:00 -06001278 vcpu->arch.paddr_accessed = gpaddr;
Alexander Graf6020c0f2012-03-12 02:26:30 +01001279 vcpu->arch.vaddr_accessed = eaddr;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001280 r = kvmppc_emulate_mmio(run, vcpu);
Hollis Blanchard7b701592008-12-02 15:51:58 -06001281 kvmppc_account_exit(vcpu, MMIO_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001282 }
1283
Scott Woodf1e89022013-06-06 19:16:31 -05001284 srcu_read_unlock(&vcpu->kvm->srcu, idx);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001285 break;
1286 }
1287
1288 case BOOKE_INTERRUPT_ITLB_MISS: {
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001289 unsigned long eaddr = vcpu->arch.pc;
Hollis Blanchard89168612008-12-02 15:51:53 -06001290 gpa_t gpaddr;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001291 gfn_t gfn;
Hollis Blanchard7924bd42008-12-02 15:51:55 -06001292 int gtlb_index;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001293
1294 r = RESUME_GUEST;
1295
1296 /* Check the guest TLB. */
Hollis Blanchardfa86b8d2009-01-03 16:23:03 -06001297 gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
Hollis Blanchard7924bd42008-12-02 15:51:55 -06001298 if (gtlb_index < 0) {
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001299 /* The guest didn't have a mapping for it. */
Hollis Blanchardd4cf3892008-11-05 09:36:23 -06001300 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
Hollis Blanchardb52a6382009-01-03 16:23:11 -06001301 kvmppc_mmu_itlb_miss(vcpu);
Hollis Blanchard7b701592008-12-02 15:51:58 -06001302 kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001303 break;
1304 }
1305
Hollis Blanchard7b701592008-12-02 15:51:58 -06001306 kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001307
Scott Woodf1e89022013-06-06 19:16:31 -05001308 idx = srcu_read_lock(&vcpu->kvm->srcu);
1309
Hollis Blanchardbe8d1ca2009-01-03 16:23:02 -06001310 gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
Hollis Blanchard89168612008-12-02 15:51:53 -06001311 gfn = gpaddr >> PAGE_SHIFT;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001312
1313 if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
1314 /* The guest TLB had a mapping, but the shadow TLB
1315 * didn't. This could be because:
1316 * a) the entry is mapping the host kernel, or
1317 * b) the guest used a large mapping which we're faking
1318 * Either way, we need to satisfy the fault without
1319 * invoking the guest. */
Hollis Blanchard58a96212009-01-03 16:23:01 -06001320 kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001321 } else {
1322 /* Guest mapped and leaped at non-RAM! */
Hollis Blanchardd4cf3892008-11-05 09:36:23 -06001323 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001324 }
1325
Scott Woodf1e89022013-06-06 19:16:31 -05001326 srcu_read_unlock(&vcpu->kvm->srcu, idx);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001327 break;
1328 }
1329
Hollis Blanchard6a0ab732008-07-25 13:54:49 -05001330 case BOOKE_INTERRUPT_DEBUG: {
Bharat Bhushance11e482013-07-04 12:27:47 +05301331 r = kvmppc_handle_debug(run, vcpu);
1332 if (r == RESUME_HOST)
1333 run->exit_reason = KVM_EXIT_DEBUG;
Hollis Blanchard7b701592008-12-02 15:51:58 -06001334 kvmppc_account_exit(vcpu, DEBUG_EXITS);
Hollis Blanchard6a0ab732008-07-25 13:54:49 -05001335 break;
1336 }
1337
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001338 default:
1339 printk(KERN_EMERG "exit_nr %d\n", exit_nr);
1340 BUG();
1341 }
1342
Mihai Caramanf5250472014-07-23 19:06:22 +03001343out:
Alexander Grafa8e4ef82012-02-16 14:07:37 +00001344 /*
1345 * To avoid clobbering exit_reason, only check for signals if we
1346 * aren't already exiting to userspace for some other reason.
1347 */
Alexander Graf03660ba2012-02-28 12:00:41 +01001348 if (!(r & RESUME_HOST)) {
Alexander Graf7ee78852012-08-13 12:44:41 +02001349 s = kvmppc_prepare_to_enter(vcpu);
Scott Wood6c85f522014-01-09 19:18:40 -06001350 if (s <= 0)
Alexander Graf7ee78852012-08-13 12:44:41 +02001351 r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV);
Scott Wood6c85f522014-01-09 19:18:40 -06001352 else {
1353 /* interrupts now hard-disabled */
Scott Wood5f1c2482013-07-10 17:47:39 -05001354 kvmppc_fix_ee_before_entry();
Mihai Caraman3efc7da2014-08-20 16:36:22 +03001355 kvmppc_load_guest_fp(vcpu);
Mihai Caraman95d80a22014-08-20 16:36:23 +03001356 kvmppc_load_guest_altivec(vcpu);
Alexander Graf03660ba2012-02-28 12:00:41 +01001357 }
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001358 }
1359
1360 return r;
1361}
1362
Bharat Bhushand26f22c2013-02-24 18:57:11 +00001363static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr)
1364{
1365 u32 old_tsr = vcpu->arch.tsr;
1366
1367 vcpu->arch.tsr = new_tsr;
1368
1369 if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS))
1370 arm_next_watchdog(vcpu);
1371
1372 update_timer_ints(vcpu);
1373}
1374
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001375/* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */
1376int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
1377{
Hollis Blanchard082decf2010-08-07 10:33:56 -07001378 int i;
Alexander Grafaf8f38b2011-08-10 13:57:08 +02001379 int r;
Hollis Blanchard082decf2010-08-07 10:33:56 -07001380
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001381 vcpu->arch.pc = 0;
Scott Woodb5904972011-11-08 18:23:30 -06001382 vcpu->arch.shared->pir = vcpu->vcpu_id;
Alexander Graf8e5b26b2010-01-08 02:58:01 +01001383 kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */
Scott Woodd30f6e42011-12-20 15:34:43 +00001384 kvmppc_set_msr(vcpu, 0);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001385
Scott Woodd30f6e42011-12-20 15:34:43 +00001386#ifndef CONFIG_KVM_BOOKE_HV
Bharat Bhushance11e482013-07-04 12:27:47 +05301387 vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS;
Hollis Blanchard49dd2c42008-07-25 13:54:53 -05001388 vcpu->arch.shadow_pid = 1;
Scott Woodd30f6e42011-12-20 15:34:43 +00001389 vcpu->arch.shared->msr = 0;
1390#endif
Hollis Blanchard49dd2c42008-07-25 13:54:53 -05001391
Hollis Blanchard082decf2010-08-07 10:33:56 -07001392 /* Eye-catching numbers so we know if the guest takes an interrupt
1393 * before it's programmed its own IVPR/IVORs. */
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001394 vcpu->arch.ivpr = 0x55550000;
Hollis Blanchard082decf2010-08-07 10:33:56 -07001395 for (i = 0; i < BOOKE_IRQPRIO_MAX; i++)
1396 vcpu->arch.ivor[i] = 0x7700 | i * 4;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001397
Hollis Blanchard73e75b42008-12-02 15:51:57 -06001398 kvmppc_init_timing_stats(vcpu);
1399
Alexander Grafaf8f38b2011-08-10 13:57:08 +02001400 r = kvmppc_core_vcpu_setup(vcpu);
1401 kvmppc_sanity_check(vcpu);
1402 return r;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001403}
1404
Bharat Bhushanf61c94b2012-08-08 20:38:19 +00001405int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu)
1406{
1407 /* setup watchdog timer once */
1408 spin_lock_init(&vcpu->arch.wdt_lock);
1409 setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func,
1410 (unsigned long)vcpu);
1411
Bharat Bhushan2f699a52014-08-13 14:39:44 +05301412 /*
1413 * Clear DBSR.MRR to avoid guest debug interrupt as
1414 * this is of host interest
1415 */
1416 mtspr(SPRN_DBSR, DBSR_MRR);
Bharat Bhushanf61c94b2012-08-08 20:38:19 +00001417 return 0;
1418}
1419
1420void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu)
1421{
1422 del_timer_sync(&vcpu->arch.wdt_timer);
1423}
1424
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001425int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1426{
1427 int i;
1428
1429 regs->pc = vcpu->arch.pc;
Alexander Graf992b5b22010-01-08 02:58:02 +01001430 regs->cr = kvmppc_get_cr(vcpu);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001431 regs->ctr = vcpu->arch.ctr;
1432 regs->lr = vcpu->arch.lr;
Alexander Graf992b5b22010-01-08 02:58:02 +01001433 regs->xer = kvmppc_get_xer(vcpu);
Alexander Graf666e7252010-07-29 14:47:43 +02001434 regs->msr = vcpu->arch.shared->msr;
Bharat Bhushan31579ee2014-07-17 17:01:36 +05301435 regs->srr0 = kvmppc_get_srr0(vcpu);
1436 regs->srr1 = kvmppc_get_srr1(vcpu);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001437 regs->pid = vcpu->arch.pid;
Bharat Bhushanc1b8a012014-07-17 17:01:39 +05301438 regs->sprg0 = kvmppc_get_sprg0(vcpu);
1439 regs->sprg1 = kvmppc_get_sprg1(vcpu);
1440 regs->sprg2 = kvmppc_get_sprg2(vcpu);
1441 regs->sprg3 = kvmppc_get_sprg3(vcpu);
1442 regs->sprg4 = kvmppc_get_sprg4(vcpu);
1443 regs->sprg5 = kvmppc_get_sprg5(vcpu);
1444 regs->sprg6 = kvmppc_get_sprg6(vcpu);
1445 regs->sprg7 = kvmppc_get_sprg7(vcpu);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001446
1447 for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
Alexander Graf8e5b26b2010-01-08 02:58:01 +01001448 regs->gpr[i] = kvmppc_get_gpr(vcpu, i);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001449
1450 return 0;
1451}
1452
1453int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1454{
1455 int i;
1456
1457 vcpu->arch.pc = regs->pc;
Alexander Graf992b5b22010-01-08 02:58:02 +01001458 kvmppc_set_cr(vcpu, regs->cr);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001459 vcpu->arch.ctr = regs->ctr;
1460 vcpu->arch.lr = regs->lr;
Alexander Graf992b5b22010-01-08 02:58:02 +01001461 kvmppc_set_xer(vcpu, regs->xer);
Hollis Blanchardb8fd68a2008-11-05 09:36:20 -06001462 kvmppc_set_msr(vcpu, regs->msr);
Bharat Bhushan31579ee2014-07-17 17:01:36 +05301463 kvmppc_set_srr0(vcpu, regs->srr0);
1464 kvmppc_set_srr1(vcpu, regs->srr1);
Scott Wood5ce941e2011-04-27 17:24:21 -05001465 kvmppc_set_pid(vcpu, regs->pid);
Bharat Bhushanc1b8a012014-07-17 17:01:39 +05301466 kvmppc_set_sprg0(vcpu, regs->sprg0);
1467 kvmppc_set_sprg1(vcpu, regs->sprg1);
1468 kvmppc_set_sprg2(vcpu, regs->sprg2);
1469 kvmppc_set_sprg3(vcpu, regs->sprg3);
1470 kvmppc_set_sprg4(vcpu, regs->sprg4);
1471 kvmppc_set_sprg5(vcpu, regs->sprg5);
1472 kvmppc_set_sprg6(vcpu, regs->sprg6);
1473 kvmppc_set_sprg7(vcpu, regs->sprg7);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001474
Alexander Graf8e5b26b2010-01-08 02:58:01 +01001475 for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
1476 kvmppc_set_gpr(vcpu, i, regs->gpr[i]);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001477
1478 return 0;
1479}
1480
Scott Wood5ce941e2011-04-27 17:24:21 -05001481static void get_sregs_base(struct kvm_vcpu *vcpu,
1482 struct kvm_sregs *sregs)
1483{
1484 u64 tb = get_tb();
1485
1486 sregs->u.e.features |= KVM_SREGS_E_BASE;
1487
1488 sregs->u.e.csrr0 = vcpu->arch.csrr0;
1489 sregs->u.e.csrr1 = vcpu->arch.csrr1;
1490 sregs->u.e.mcsr = vcpu->arch.mcsr;
Bharat Bhushandc168542014-07-17 17:01:38 +05301491 sregs->u.e.esr = kvmppc_get_esr(vcpu);
Bharat Bhushana5414d42014-07-17 17:01:37 +05301492 sregs->u.e.dear = kvmppc_get_dar(vcpu);
Scott Wood5ce941e2011-04-27 17:24:21 -05001493 sregs->u.e.tsr = vcpu->arch.tsr;
1494 sregs->u.e.tcr = vcpu->arch.tcr;
1495 sregs->u.e.dec = kvmppc_get_dec(vcpu, tb);
1496 sregs->u.e.tb = tb;
1497 sregs->u.e.vrsave = vcpu->arch.vrsave;
1498}
1499
1500static int set_sregs_base(struct kvm_vcpu *vcpu,
1501 struct kvm_sregs *sregs)
1502{
1503 if (!(sregs->u.e.features & KVM_SREGS_E_BASE))
1504 return 0;
1505
1506 vcpu->arch.csrr0 = sregs->u.e.csrr0;
1507 vcpu->arch.csrr1 = sregs->u.e.csrr1;
1508 vcpu->arch.mcsr = sregs->u.e.mcsr;
Bharat Bhushandc168542014-07-17 17:01:38 +05301509 kvmppc_set_esr(vcpu, sregs->u.e.esr);
Bharat Bhushana5414d42014-07-17 17:01:37 +05301510 kvmppc_set_dar(vcpu, sregs->u.e.dear);
Scott Wood5ce941e2011-04-27 17:24:21 -05001511 vcpu->arch.vrsave = sregs->u.e.vrsave;
Scott Wooddfd4d472011-11-17 12:39:59 +00001512 kvmppc_set_tcr(vcpu, sregs->u.e.tcr);
Scott Wood5ce941e2011-04-27 17:24:21 -05001513
Scott Wooddfd4d472011-11-17 12:39:59 +00001514 if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) {
Scott Wood5ce941e2011-04-27 17:24:21 -05001515 vcpu->arch.dec = sregs->u.e.dec;
Scott Wooddfd4d472011-11-17 12:39:59 +00001516 kvmppc_emulate_dec(vcpu);
1517 }
Scott Wood5ce941e2011-04-27 17:24:21 -05001518
Bharat Bhushand26f22c2013-02-24 18:57:11 +00001519 if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR)
1520 kvmppc_set_tsr(vcpu, sregs->u.e.tsr);
Scott Wood5ce941e2011-04-27 17:24:21 -05001521
1522 return 0;
1523}
1524
1525static void get_sregs_arch206(struct kvm_vcpu *vcpu,
1526 struct kvm_sregs *sregs)
1527{
1528 sregs->u.e.features |= KVM_SREGS_E_ARCH206;
1529
Scott Wood841741f2011-09-02 17:39:37 -05001530 sregs->u.e.pir = vcpu->vcpu_id;
Scott Wood5ce941e2011-04-27 17:24:21 -05001531 sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0;
1532 sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1;
1533 sregs->u.e.decar = vcpu->arch.decar;
1534 sregs->u.e.ivpr = vcpu->arch.ivpr;
1535}
1536
1537static int set_sregs_arch206(struct kvm_vcpu *vcpu,
1538 struct kvm_sregs *sregs)
1539{
1540 if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206))
1541 return 0;
1542
Scott Wood841741f2011-09-02 17:39:37 -05001543 if (sregs->u.e.pir != vcpu->vcpu_id)
Scott Wood5ce941e2011-04-27 17:24:21 -05001544 return -EINVAL;
1545
1546 vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0;
1547 vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1;
1548 vcpu->arch.decar = sregs->u.e.decar;
1549 vcpu->arch.ivpr = sregs->u.e.ivpr;
1550
1551 return 0;
1552}
1553
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05301554int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
Scott Wood5ce941e2011-04-27 17:24:21 -05001555{
1556 sregs->u.e.features |= KVM_SREGS_E_IVOR;
1557
1558 sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
1559 sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
1560 sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
1561 sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
1562 sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
1563 sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
1564 sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
1565 sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
1566 sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
1567 sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
1568 sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
1569 sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
1570 sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
1571 sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
1572 sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
1573 sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05301574 return 0;
Scott Wood5ce941e2011-04-27 17:24:21 -05001575}
1576
1577int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
1578{
1579 if (!(sregs->u.e.features & KVM_SREGS_E_IVOR))
1580 return 0;
1581
1582 vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0];
1583 vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1];
1584 vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2];
1585 vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3];
1586 vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4];
1587 vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5];
1588 vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6];
1589 vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7];
1590 vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8];
1591 vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9];
1592 vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10];
1593 vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11];
1594 vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12];
1595 vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13];
1596 vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14];
1597 vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15];
1598
1599 return 0;
1600}
1601
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001602int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
1603 struct kvm_sregs *sregs)
1604{
Scott Wood5ce941e2011-04-27 17:24:21 -05001605 sregs->pvr = vcpu->arch.pvr;
1606
1607 get_sregs_base(vcpu, sregs);
1608 get_sregs_arch206(vcpu, sregs);
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05301609 return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001610}
1611
1612int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
1613 struct kvm_sregs *sregs)
1614{
Scott Wood5ce941e2011-04-27 17:24:21 -05001615 int ret;
1616
1617 if (vcpu->arch.pvr != sregs->pvr)
1618 return -EINVAL;
1619
1620 ret = set_sregs_base(vcpu, sregs);
1621 if (ret < 0)
1622 return ret;
1623
1624 ret = set_sregs_arch206(vcpu, sregs);
1625 if (ret < 0)
1626 return ret;
1627
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05301628 return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs);
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001629}
1630
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001631int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id,
1632 union kvmppc_one_reg *val)
Paul Mackerras31f34382011-12-12 12:26:50 +00001633{
Mihai Caraman35b299e2013-04-11 00:03:07 +00001634 int r = 0;
Mihai Caraman35b299e2013-04-11 00:03:07 +00001635
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001636 switch (id) {
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001637 case KVM_REG_PPC_IAC1:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001638 *val = get_reg_val(id, vcpu->arch.dbg_reg.iac1);
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001639 break;
Bharat Bhushan547465e2013-07-04 12:27:46 +05301640 case KVM_REG_PPC_IAC2:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001641 *val = get_reg_val(id, vcpu->arch.dbg_reg.iac2);
Bharat Bhushan547465e2013-07-04 12:27:46 +05301642 break;
1643#if CONFIG_PPC_ADV_DEBUG_IACS > 2
1644 case KVM_REG_PPC_IAC3:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001645 *val = get_reg_val(id, vcpu->arch.dbg_reg.iac3);
Bharat Bhushan547465e2013-07-04 12:27:46 +05301646 break;
1647 case KVM_REG_PPC_IAC4:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001648 *val = get_reg_val(id, vcpu->arch.dbg_reg.iac4);
Bharat Bhushan547465e2013-07-04 12:27:46 +05301649 break;
1650#endif
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001651 case KVM_REG_PPC_DAC1:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001652 *val = get_reg_val(id, vcpu->arch.dbg_reg.dac1);
Bharat Bhushan547465e2013-07-04 12:27:46 +05301653 break;
Mihai Caraman35b299e2013-04-11 00:03:07 +00001654 case KVM_REG_PPC_DAC2:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001655 *val = get_reg_val(id, vcpu->arch.dbg_reg.dac2);
Bharat Bhushan2c509672014-08-06 12:08:56 +05301656 break;
Alexander Graf324b3e62013-01-04 18:28:51 +01001657 case KVM_REG_PPC_EPR: {
Bharat Bhushan34f754b2014-07-17 17:01:40 +05301658 u32 epr = kvmppc_get_epr(vcpu);
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001659 *val = get_reg_val(id, epr);
Alexander Graf324b3e62013-01-04 18:28:51 +01001660 break;
1661 }
Mihai Caraman352df1d2012-10-11 06:13:29 +00001662#if defined(CONFIG_64BIT)
1663 case KVM_REG_PPC_EPCR:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001664 *val = get_reg_val(id, vcpu->arch.epcr);
Mihai Caraman352df1d2012-10-11 06:13:29 +00001665 break;
1666#endif
Bharat Bhushan78accda2013-02-24 18:57:12 +00001667 case KVM_REG_PPC_TCR:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001668 *val = get_reg_val(id, vcpu->arch.tcr);
Bharat Bhushan78accda2013-02-24 18:57:12 +00001669 break;
1670 case KVM_REG_PPC_TSR:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001671 *val = get_reg_val(id, vcpu->arch.tsr);
Bharat Bhushan78accda2013-02-24 18:57:12 +00001672 break;
Mihai Caraman35b299e2013-04-11 00:03:07 +00001673 case KVM_REG_PPC_DEBUG_INST:
Madhavan Srinivasan033aaa12014-09-09 22:37:36 +05301674 *val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT);
Bharat Bhushan8c32a2e2013-03-20 20:24:58 +00001675 break;
Paul Mackerras8b75cbb2013-09-20 14:52:37 +10001676 case KVM_REG_PPC_VRSAVE:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001677 *val = get_reg_val(id, vcpu->arch.vrsave);
Bharat Bhushan8c32a2e2013-03-20 20:24:58 +00001678 break;
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001679 default:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001680 r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val);
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001681 break;
1682 }
Mihai Caraman35b299e2013-04-11 00:03:07 +00001683
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001684 return r;
Paul Mackerras31f34382011-12-12 12:26:50 +00001685}
1686
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001687int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id,
1688 union kvmppc_one_reg *val)
Paul Mackerras31f34382011-12-12 12:26:50 +00001689{
Mihai Caraman35b299e2013-04-11 00:03:07 +00001690 int r = 0;
Mihai Caraman35b299e2013-04-11 00:03:07 +00001691
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001692 switch (id) {
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001693 case KVM_REG_PPC_IAC1:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001694 vcpu->arch.dbg_reg.iac1 = set_reg_val(id, *val);
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001695 break;
Bharat Bhushan547465e2013-07-04 12:27:46 +05301696 case KVM_REG_PPC_IAC2:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001697 vcpu->arch.dbg_reg.iac2 = set_reg_val(id, *val);
Bharat Bhushan547465e2013-07-04 12:27:46 +05301698 break;
1699#if CONFIG_PPC_ADV_DEBUG_IACS > 2
1700 case KVM_REG_PPC_IAC3:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001701 vcpu->arch.dbg_reg.iac3 = set_reg_val(id, *val);
Bharat Bhushan547465e2013-07-04 12:27:46 +05301702 break;
1703 case KVM_REG_PPC_IAC4:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001704 vcpu->arch.dbg_reg.iac4 = set_reg_val(id, *val);
Bharat Bhushan547465e2013-07-04 12:27:46 +05301705 break;
1706#endif
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001707 case KVM_REG_PPC_DAC1:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001708 vcpu->arch.dbg_reg.dac1 = set_reg_val(id, *val);
Bharat Bhushan547465e2013-07-04 12:27:46 +05301709 break;
Mihai Caraman35b299e2013-04-11 00:03:07 +00001710 case KVM_REG_PPC_DAC2:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001711 vcpu->arch.dbg_reg.dac2 = set_reg_val(id, *val);
Bharat Bhushan2c509672014-08-06 12:08:56 +05301712 break;
Alexander Graf324b3e62013-01-04 18:28:51 +01001713 case KVM_REG_PPC_EPR: {
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001714 u32 new_epr = set_reg_val(id, *val);
Mihai Caraman35b299e2013-04-11 00:03:07 +00001715 kvmppc_set_epr(vcpu, new_epr);
Alexander Graf324b3e62013-01-04 18:28:51 +01001716 break;
1717 }
Mihai Caraman352df1d2012-10-11 06:13:29 +00001718#if defined(CONFIG_64BIT)
1719 case KVM_REG_PPC_EPCR: {
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001720 u32 new_epcr = set_reg_val(id, *val);
Mihai Caraman35b299e2013-04-11 00:03:07 +00001721 kvmppc_set_epcr(vcpu, new_epcr);
Mihai Caraman352df1d2012-10-11 06:13:29 +00001722 break;
1723 }
1724#endif
Bharat Bhushan78accda2013-02-24 18:57:12 +00001725 case KVM_REG_PPC_OR_TSR: {
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001726 u32 tsr_bits = set_reg_val(id, *val);
Bharat Bhushan78accda2013-02-24 18:57:12 +00001727 kvmppc_set_tsr_bits(vcpu, tsr_bits);
1728 break;
1729 }
1730 case KVM_REG_PPC_CLEAR_TSR: {
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001731 u32 tsr_bits = set_reg_val(id, *val);
Bharat Bhushan78accda2013-02-24 18:57:12 +00001732 kvmppc_clr_tsr_bits(vcpu, tsr_bits);
1733 break;
1734 }
1735 case KVM_REG_PPC_TSR: {
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001736 u32 tsr = set_reg_val(id, *val);
Bharat Bhushan78accda2013-02-24 18:57:12 +00001737 kvmppc_set_tsr(vcpu, tsr);
1738 break;
1739 }
1740 case KVM_REG_PPC_TCR: {
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001741 u32 tcr = set_reg_val(id, *val);
Bharat Bhushan78accda2013-02-24 18:57:12 +00001742 kvmppc_set_tcr(vcpu, tcr);
1743 break;
1744 }
Paul Mackerras8b75cbb2013-09-20 14:52:37 +10001745 case KVM_REG_PPC_VRSAVE:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001746 vcpu->arch.vrsave = set_reg_val(id, *val);
Paul Mackerras8b75cbb2013-09-20 14:52:37 +10001747 break;
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001748 default:
Mihai Caraman8a41ea52014-08-20 16:36:24 +03001749 r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val);
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001750 break;
1751 }
Mihai Caraman35b299e2013-04-11 00:03:07 +00001752
Bharat Bhushan6df8d3f2012-08-08 21:17:55 +00001753 return r;
Paul Mackerras31f34382011-12-12 12:26:50 +00001754}
1755
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001756int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1757{
1758 return -ENOTSUPP;
1759}
1760
1761int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1762{
1763 return -ENOTSUPP;
1764}
1765
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001766int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
1767 struct kvm_translation *tr)
1768{
Avi Kivity98001d82010-05-13 11:05:49 +03001769 int r;
1770
Avi Kivity98001d82010-05-13 11:05:49 +03001771 r = kvmppc_core_vcpu_translate(vcpu, tr);
Avi Kivity98001d82010-05-13 11:05:49 +03001772 return r;
Hollis Blanchardbbf45ba2008-04-16 23:28:09 -05001773}
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06001774
Alexander Graf4e755752009-10-30 05:47:01 +00001775int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
1776{
1777 return -ENOTSUPP;
1778}
1779
Aneesh Kumar K.V55870272013-10-07 22:18:00 +05301780void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
Paul Mackerrasa66b48c2012-09-11 13:27:46 +00001781 struct kvm_memory_slot *dont)
1782{
1783}
1784
Aneesh Kumar K.V55870272013-10-07 22:18:00 +05301785int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
Paul Mackerrasa66b48c2012-09-11 13:27:46 +00001786 unsigned long npages)
1787{
1788 return 0;
1789}
1790
Paul Mackerrasf9e05542011-06-29 00:19:22 +00001791int kvmppc_core_prepare_memory_region(struct kvm *kvm,
Paul Mackerrasa66b48c2012-09-11 13:27:46 +00001792 struct kvm_memory_slot *memslot,
Paolo Bonzini09170a42015-05-18 13:59:39 +02001793 const struct kvm_userspace_memory_region *mem)
Paul Mackerrasf9e05542011-06-29 00:19:22 +00001794{
1795 return 0;
1796}
1797
1798void kvmppc_core_commit_memory_region(struct kvm *kvm,
Paolo Bonzini09170a42015-05-18 13:59:39 +02001799 const struct kvm_userspace_memory_region *mem,
Paolo Bonzinif36f3f22015-05-18 13:20:23 +02001800 const struct kvm_memory_slot *old,
1801 const struct kvm_memory_slot *new)
Paul Mackerrasdfe49db2012-09-11 13:28:18 +00001802{
1803}
1804
1805void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
Paul Mackerrasf9e05542011-06-29 00:19:22 +00001806{
1807}
1808
Mihai Caraman38f98822012-10-11 06:13:27 +00001809void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr)
1810{
1811#if defined(CONFIG_64BIT)
1812 vcpu->arch.epcr = new_epcr;
1813#ifdef CONFIG_KVM_BOOKE_HV
1814 vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM;
1815 if (vcpu->arch.epcr & SPRN_EPCR_ICM)
1816 vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM;
1817#endif
1818#endif
1819}
1820
Scott Wooddfd4d472011-11-17 12:39:59 +00001821void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr)
1822{
1823 vcpu->arch.tcr = new_tcr;
Bharat Bhushanf61c94b2012-08-08 20:38:19 +00001824 arm_next_watchdog(vcpu);
Scott Wooddfd4d472011-11-17 12:39:59 +00001825 update_timer_ints(vcpu);
1826}
1827
1828void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
1829{
1830 set_bits(tsr_bits, &vcpu->arch.tsr);
1831 smp_wmb();
1832 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1833 kvm_vcpu_kick(vcpu);
1834}
1835
1836void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
1837{
1838 clear_bits(tsr_bits, &vcpu->arch.tsr);
Bharat Bhushanf61c94b2012-08-08 20:38:19 +00001839
1840 /*
1841 * We may have stopped the watchdog due to
1842 * being stuck on final expiration.
1843 */
1844 if (tsr_bits & (TSR_ENW | TSR_WIS))
1845 arm_next_watchdog(vcpu);
1846
Scott Wooddfd4d472011-11-17 12:39:59 +00001847 update_timer_ints(vcpu);
1848}
1849
Mihai Caramand02d4d12014-09-01 17:19:56 +03001850void kvmppc_decrementer_func(struct kvm_vcpu *vcpu)
Scott Wooddfd4d472011-11-17 12:39:59 +00001851{
Bharat Bhushan21bd0002012-05-20 23:21:23 +00001852 if (vcpu->arch.tcr & TCR_ARE) {
1853 vcpu->arch.dec = vcpu->arch.decar;
1854 kvmppc_emulate_dec(vcpu);
1855 }
1856
Scott Wooddfd4d472011-11-17 12:39:59 +00001857 kvmppc_set_tsr_bits(vcpu, TSR_DIS);
1858}
1859
Bharat Bhushance11e482013-07-04 12:27:47 +05301860static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg,
1861 uint64_t addr, int index)
1862{
1863 switch (index) {
1864 case 0:
1865 dbg_reg->dbcr0 |= DBCR0_IAC1;
1866 dbg_reg->iac1 = addr;
1867 break;
1868 case 1:
1869 dbg_reg->dbcr0 |= DBCR0_IAC2;
1870 dbg_reg->iac2 = addr;
1871 break;
1872#if CONFIG_PPC_ADV_DEBUG_IACS > 2
1873 case 2:
1874 dbg_reg->dbcr0 |= DBCR0_IAC3;
1875 dbg_reg->iac3 = addr;
1876 break;
1877 case 3:
1878 dbg_reg->dbcr0 |= DBCR0_IAC4;
1879 dbg_reg->iac4 = addr;
1880 break;
1881#endif
1882 default:
1883 return -EINVAL;
1884 }
1885
1886 dbg_reg->dbcr0 |= DBCR0_IDM;
1887 return 0;
1888}
1889
1890static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr,
1891 int type, int index)
1892{
1893 switch (index) {
1894 case 0:
1895 if (type & KVMPPC_DEBUG_WATCH_READ)
1896 dbg_reg->dbcr0 |= DBCR0_DAC1R;
1897 if (type & KVMPPC_DEBUG_WATCH_WRITE)
1898 dbg_reg->dbcr0 |= DBCR0_DAC1W;
1899 dbg_reg->dac1 = addr;
1900 break;
1901 case 1:
1902 if (type & KVMPPC_DEBUG_WATCH_READ)
1903 dbg_reg->dbcr0 |= DBCR0_DAC2R;
1904 if (type & KVMPPC_DEBUG_WATCH_WRITE)
1905 dbg_reg->dbcr0 |= DBCR0_DAC2W;
1906 dbg_reg->dac2 = addr;
1907 break;
1908 default:
1909 return -EINVAL;
1910 }
1911
1912 dbg_reg->dbcr0 |= DBCR0_IDM;
1913 return 0;
1914}
1915void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set)
1916{
1917 /* XXX: Add similar MSR protection for BookE-PR */
1918#ifdef CONFIG_KVM_BOOKE_HV
1919 BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP));
1920 if (set) {
1921 if (prot_bitmap & MSR_UCLE)
1922 vcpu->arch.shadow_msrp |= MSRP_UCLEP;
1923 if (prot_bitmap & MSR_DE)
1924 vcpu->arch.shadow_msrp |= MSRP_DEP;
1925 if (prot_bitmap & MSR_PMM)
1926 vcpu->arch.shadow_msrp |= MSRP_PMMP;
1927 } else {
1928 if (prot_bitmap & MSR_UCLE)
1929 vcpu->arch.shadow_msrp &= ~MSRP_UCLEP;
1930 if (prot_bitmap & MSR_DE)
1931 vcpu->arch.shadow_msrp &= ~MSRP_DEP;
1932 if (prot_bitmap & MSR_PMM)
1933 vcpu->arch.shadow_msrp &= ~MSRP_PMMP;
1934 }
1935#endif
1936}
1937
Alexander Graf7d15c06f2014-06-20 13:52:36 +02001938int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid,
1939 enum xlate_readwrite xlrw, struct kvmppc_pte *pte)
1940{
1941 int gtlb_index;
1942 gpa_t gpaddr;
1943
1944#ifdef CONFIG_KVM_E500V2
1945 if (!(vcpu->arch.shared->msr & MSR_PR) &&
1946 (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
1947 pte->eaddr = eaddr;
1948 pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) |
1949 (eaddr & ~PAGE_MASK);
1950 pte->vpage = eaddr >> PAGE_SHIFT;
1951 pte->may_read = true;
1952 pte->may_write = true;
1953 pte->may_execute = true;
1954
1955 return 0;
1956 }
1957#endif
1958
1959 /* Check the guest TLB. */
1960 switch (xlid) {
1961 case XLATE_INST:
1962 gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
1963 break;
1964 case XLATE_DATA:
1965 gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
1966 break;
1967 default:
1968 BUG();
1969 }
1970
1971 /* Do we have a TLB entry at all? */
1972 if (gtlb_index < 0)
1973 return -ENOENT;
1974
1975 gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1976
1977 pte->eaddr = eaddr;
1978 pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK);
1979 pte->vpage = eaddr >> PAGE_SHIFT;
1980
1981 /* XXX read permissions from the guest TLB */
1982 pte->may_read = true;
1983 pte->may_write = true;
1984 pte->may_execute = true;
1985
1986 return 0;
1987}
1988
Bharat Bhushance11e482013-07-04 12:27:47 +05301989int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
1990 struct kvm_guest_debug *dbg)
1991{
1992 struct debug_reg *dbg_reg;
1993 int n, b = 0, w = 0;
1994
1995 if (!(dbg->control & KVM_GUESTDBG_ENABLE)) {
Bharat Bhushan348ba712014-08-06 12:08:55 +05301996 vcpu->arch.dbg_reg.dbcr0 = 0;
Bharat Bhushance11e482013-07-04 12:27:47 +05301997 vcpu->guest_debug = 0;
1998 kvm_guest_protect_msr(vcpu, MSR_DE, false);
1999 return 0;
2000 }
2001
2002 kvm_guest_protect_msr(vcpu, MSR_DE, true);
2003 vcpu->guest_debug = dbg->control;
Bharat Bhushan348ba712014-08-06 12:08:55 +05302004 vcpu->arch.dbg_reg.dbcr0 = 0;
Bharat Bhushance11e482013-07-04 12:27:47 +05302005
2006 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
Bharat Bhushan348ba712014-08-06 12:08:55 +05302007 vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC;
Bharat Bhushance11e482013-07-04 12:27:47 +05302008
2009 /* Code below handles only HW breakpoints */
Bharat Bhushan348ba712014-08-06 12:08:55 +05302010 dbg_reg = &(vcpu->arch.dbg_reg);
Bharat Bhushance11e482013-07-04 12:27:47 +05302011
2012#ifdef CONFIG_KVM_BOOKE_HV
2013 /*
2014 * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1
2015 * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0
2016 */
2017 dbg_reg->dbcr1 = 0;
2018 dbg_reg->dbcr2 = 0;
2019#else
2020 /*
2021 * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1
2022 * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR
2023 * is set.
2024 */
2025 dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US |
2026 DBCR1_IAC4US;
2027 dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
2028#endif
2029
2030 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
2031 return 0;
2032
2033 for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) {
2034 uint64_t addr = dbg->arch.bp[n].addr;
2035 uint32_t type = dbg->arch.bp[n].type;
2036
2037 if (type == KVMPPC_DEBUG_NONE)
2038 continue;
2039
2040 if (type & !(KVMPPC_DEBUG_WATCH_READ |
2041 KVMPPC_DEBUG_WATCH_WRITE |
2042 KVMPPC_DEBUG_BREAKPOINT))
2043 return -EINVAL;
2044
2045 if (type & KVMPPC_DEBUG_BREAKPOINT) {
2046 /* Setting H/W breakpoint */
2047 if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++))
2048 return -EINVAL;
2049 } else {
2050 /* Setting H/W watchpoint */
2051 if (kvmppc_booke_add_watchpoint(dbg_reg, addr,
2052 type, w++))
2053 return -EINVAL;
2054 }
2055 }
2056
2057 return 0;
2058}
2059
Scott Wood94fa9d92011-12-20 15:34:22 +00002060void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
2061{
Paul Mackerrasa47d72f2012-09-20 19:35:51 +00002062 vcpu->cpu = smp_processor_id();
Scott Woodd30f6e42011-12-20 15:34:43 +00002063 current->thread.kvm_vcpu = vcpu;
Scott Wood94fa9d92011-12-20 15:34:22 +00002064}
2065
2066void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu)
2067{
Scott Woodd30f6e42011-12-20 15:34:43 +00002068 current->thread.kvm_vcpu = NULL;
Paul Mackerrasa47d72f2012-09-20 19:35:51 +00002069 vcpu->cpu = -1;
Bharat Bhushance11e482013-07-04 12:27:47 +05302070
2071 /* Clear pending debug event in DBSR */
2072 kvmppc_clear_dbsr();
Scott Wood94fa9d92011-12-20 15:34:22 +00002073}
2074
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05302075void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu)
2076{
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05302077 vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu);
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05302078}
2079
2080int kvmppc_core_init_vm(struct kvm *kvm)
2081{
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05302082 return kvm->arch.kvm_ops->init_vm(kvm);
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05302083}
2084
2085struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
2086{
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05302087 return kvm->arch.kvm_ops->vcpu_create(kvm, id);
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05302088}
2089
2090void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
2091{
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05302092 vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05302093}
2094
2095void kvmppc_core_destroy_vm(struct kvm *kvm)
2096{
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05302097 kvm->arch.kvm_ops->destroy_vm(kvm);
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05302098}
2099
2100void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
2101{
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05302102 vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu);
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +05302103}
2104
2105void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
2106{
Aneesh Kumar K.Vcbbc58d2013-10-07 22:18:01 +05302107 vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu);
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06002108}
2109
2110int __init kvmppc_booke_init(void)
2111{
Scott Woodd30f6e42011-12-20 15:34:43 +00002112#ifndef CONFIG_KVM_BOOKE_HV
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06002113 unsigned long ivor[16];
Bharat Bhushan1d542d92013-01-15 22:24:39 +00002114 unsigned long *handler = kvmppc_booke_handler_addr;
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06002115 unsigned long max_ivor = 0;
Bharat Bhushan1d542d92013-01-15 22:24:39 +00002116 unsigned long handler_len;
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06002117 int i;
2118
2119 /* We install our own exception handlers by hijacking IVPR. IVPR must
2120 * be 16-bit aligned, so we need a 64KB allocation. */
2121 kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO,
2122 VCPU_SIZE_ORDER);
2123 if (!kvmppc_booke_handlers)
2124 return -ENOMEM;
2125
2126 /* XXX make sure our handlers are smaller than Linux's */
2127
2128 /* Copy our interrupt handlers to match host IVORs. That way we don't
2129 * have to swap the IVORs on every guest/host transition. */
2130 ivor[0] = mfspr(SPRN_IVOR0);
2131 ivor[1] = mfspr(SPRN_IVOR1);
2132 ivor[2] = mfspr(SPRN_IVOR2);
2133 ivor[3] = mfspr(SPRN_IVOR3);
2134 ivor[4] = mfspr(SPRN_IVOR4);
2135 ivor[5] = mfspr(SPRN_IVOR5);
2136 ivor[6] = mfspr(SPRN_IVOR6);
2137 ivor[7] = mfspr(SPRN_IVOR7);
2138 ivor[8] = mfspr(SPRN_IVOR8);
2139 ivor[9] = mfspr(SPRN_IVOR9);
2140 ivor[10] = mfspr(SPRN_IVOR10);
2141 ivor[11] = mfspr(SPRN_IVOR11);
2142 ivor[12] = mfspr(SPRN_IVOR12);
2143 ivor[13] = mfspr(SPRN_IVOR13);
2144 ivor[14] = mfspr(SPRN_IVOR14);
2145 ivor[15] = mfspr(SPRN_IVOR15);
2146
2147 for (i = 0; i < 16; i++) {
2148 if (ivor[i] > max_ivor)
Bharat Bhushan1d542d92013-01-15 22:24:39 +00002149 max_ivor = i;
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06002150
Bharat Bhushan1d542d92013-01-15 22:24:39 +00002151 handler_len = handler[i + 1] - handler[i];
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06002152 memcpy((void *)kvmppc_booke_handlers + ivor[i],
Bharat Bhushan1d542d92013-01-15 22:24:39 +00002153 (void *)handler[i], handler_len);
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06002154 }
Bharat Bhushan1d542d92013-01-15 22:24:39 +00002155
2156 handler_len = handler[max_ivor + 1] - handler[max_ivor];
2157 flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers +
2158 ivor[max_ivor] + handler_len);
Scott Woodd30f6e42011-12-20 15:34:43 +00002159#endif /* !BOOKE_HV */
Hollis Blancharddb93f572008-11-05 09:36:18 -06002160 return 0;
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06002161}
2162
Hollis Blancharddb93f572008-11-05 09:36:18 -06002163void __exit kvmppc_booke_exit(void)
Hollis Blanchardd9fbd032008-11-05 09:36:13 -06002164{
2165 free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER);
2166 kvm_exit();
2167}