Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 1 | /* |
| 2 | * File: drivers/pci/pcie/aspm.c |
| 3 | * Enabling PCIE link L0s/L1 state and Clock Power Management |
| 4 | * |
| 5 | * Copyright (C) 2007 Intel |
| 6 | * Copyright (C) Zhang Yanmin (yanmin.zhang@intel.com) |
| 7 | * Copyright (C) Shaohua Li (shaohua.li@intel.com) |
| 8 | */ |
| 9 | |
| 10 | #include <linux/kernel.h> |
| 11 | #include <linux/module.h> |
| 12 | #include <linux/moduleparam.h> |
| 13 | #include <linux/pci.h> |
| 14 | #include <linux/pci_regs.h> |
| 15 | #include <linux/errno.h> |
| 16 | #include <linux/pm.h> |
| 17 | #include <linux/init.h> |
| 18 | #include <linux/slab.h> |
Thomas Renninger | 2a42d9d | 2008-12-09 13:05:09 +0100 | [diff] [blame] | 19 | #include <linux/jiffies.h> |
Andrew Patterson | 987a4c7 | 2009-01-05 16:21:04 -0700 | [diff] [blame] | 20 | #include <linux/delay.h> |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 21 | #include <linux/pci-aspm.h> |
| 22 | #include "../pci.h" |
| 23 | |
| 24 | #ifdef MODULE_PARAM_PREFIX |
| 25 | #undef MODULE_PARAM_PREFIX |
| 26 | #endif |
| 27 | #define MODULE_PARAM_PREFIX "pcie_aspm." |
| 28 | |
Kenji Kaneshige | b6c2e54 | 2009-05-13 12:14:58 +0900 | [diff] [blame] | 29 | struct aspm_latency { |
| 30 | u32 l0s; /* L0s latency (nsec) */ |
| 31 | u32 l1; /* L1 latency (nsec) */ |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 32 | }; |
| 33 | |
| 34 | struct pcie_link_state { |
Kenji Kaneshige | 5cde89d | 2009-05-13 12:17:04 +0900 | [diff] [blame] | 35 | struct pci_dev *pdev; /* Upstream component of the Link */ |
| 36 | struct pcie_link_state *parent; /* pointer to the parent Link state */ |
| 37 | struct list_head sibling; /* node in link_list */ |
| 38 | struct list_head children; /* list of child link states */ |
| 39 | struct list_head link; /* node in parent's children list */ |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 40 | |
| 41 | /* ASPM state */ |
Kenji Kaneshige | 80bfdbe | 2009-05-13 12:12:43 +0900 | [diff] [blame] | 42 | u32 aspm_support:2; /* Supported ASPM state */ |
| 43 | u32 aspm_enabled:2; /* Enabled ASPM state */ |
| 44 | u32 aspm_default:2; /* Default ASPM state by BIOS */ |
| 45 | |
Kenji Kaneshige | 4d246e4 | 2009-05-13 12:15:38 +0900 | [diff] [blame] | 46 | /* Clock PM state */ |
| 47 | u32 clkpm_capable:1; /* Clock PM capable? */ |
| 48 | u32 clkpm_enabled:1; /* Current Clock PM state */ |
| 49 | u32 clkpm_default:1; /* Default Clock PM state by BIOS */ |
| 50 | |
Kenji Kaneshige | 5cde89d | 2009-05-13 12:17:04 +0900 | [diff] [blame] | 51 | u32 has_switch:1; /* Downstream has switches? */ |
| 52 | |
Kenji Kaneshige | b6c2e54 | 2009-05-13 12:14:58 +0900 | [diff] [blame] | 53 | /* Latencies */ |
| 54 | struct aspm_latency latency; /* Exit latency */ |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 55 | /* |
Kenji Kaneshige | b6c2e54 | 2009-05-13 12:14:58 +0900 | [diff] [blame] | 56 | * Endpoint acceptable latencies. A pcie downstream port only |
| 57 | * has one slot under it, so at most there are 8 functions. |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 58 | */ |
Kenji Kaneshige | b6c2e54 | 2009-05-13 12:14:58 +0900 | [diff] [blame] | 59 | struct aspm_latency acceptable[8]; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 60 | }; |
| 61 | |
Shaohua Li | d6d3857 | 2008-07-23 10:32:42 +0800 | [diff] [blame] | 62 | static int aspm_disabled, aspm_force; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 63 | static DEFINE_MUTEX(aspm_lock); |
| 64 | static LIST_HEAD(link_list); |
| 65 | |
| 66 | #define POLICY_DEFAULT 0 /* BIOS default setting */ |
| 67 | #define POLICY_PERFORMANCE 1 /* high performance */ |
| 68 | #define POLICY_POWERSAVE 2 /* high power saving */ |
| 69 | static int aspm_policy; |
| 70 | static const char *policy_str[] = { |
| 71 | [POLICY_DEFAULT] = "default", |
| 72 | [POLICY_PERFORMANCE] = "performance", |
| 73 | [POLICY_POWERSAVE] = "powersave" |
| 74 | }; |
| 75 | |
Andrew Patterson | 987a4c7 | 2009-01-05 16:21:04 -0700 | [diff] [blame] | 76 | #define LINK_RETRAIN_TIMEOUT HZ |
| 77 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 78 | static int policy_to_aspm_state(struct pcie_link_state *link) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 79 | { |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 80 | switch (aspm_policy) { |
| 81 | case POLICY_PERFORMANCE: |
| 82 | /* Disable ASPM and Clock PM */ |
| 83 | return 0; |
| 84 | case POLICY_POWERSAVE: |
| 85 | /* Enable ASPM L0s/L1 */ |
Kenji Kaneshige | 80bfdbe | 2009-05-13 12:12:43 +0900 | [diff] [blame] | 86 | return PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 87 | case POLICY_DEFAULT: |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 88 | return link->aspm_default; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 89 | } |
| 90 | return 0; |
| 91 | } |
| 92 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 93 | static int policy_to_clkpm_state(struct pcie_link_state *link) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 94 | { |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 95 | switch (aspm_policy) { |
| 96 | case POLICY_PERFORMANCE: |
| 97 | /* Disable ASPM and Clock PM */ |
| 98 | return 0; |
| 99 | case POLICY_POWERSAVE: |
| 100 | /* Disable Clock PM */ |
| 101 | return 1; |
| 102 | case POLICY_DEFAULT: |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 103 | return link->clkpm_default; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 104 | } |
| 105 | return 0; |
| 106 | } |
| 107 | |
Kenji Kaneshige | 430842e | 2009-05-13 12:20:10 +0900 | [diff] [blame^] | 108 | static void pcie_set_clkpm_nocheck(struct pcie_link_state *link, int enable) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 109 | { |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 110 | int pos; |
| 111 | u16 reg16; |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 112 | struct pci_dev *child; |
| 113 | struct pci_bus *linkbus = link->pdev->subordinate; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 114 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 115 | list_for_each_entry(child, &linkbus->devices, bus_list) { |
| 116 | pos = pci_find_capability(child, PCI_CAP_ID_EXP); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 117 | if (!pos) |
| 118 | return; |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 119 | pci_read_config_word(child, pos + PCI_EXP_LNKCTL, ®16); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 120 | if (enable) |
| 121 | reg16 |= PCI_EXP_LNKCTL_CLKREQ_EN; |
| 122 | else |
| 123 | reg16 &= ~PCI_EXP_LNKCTL_CLKREQ_EN; |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 124 | pci_write_config_word(child, pos + PCI_EXP_LNKCTL, reg16); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 125 | } |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 126 | link->clkpm_enabled = !!enable; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 127 | } |
| 128 | |
Kenji Kaneshige | 430842e | 2009-05-13 12:20:10 +0900 | [diff] [blame^] | 129 | static void pcie_set_clkpm(struct pcie_link_state *link, int enable) |
| 130 | { |
| 131 | /* Don't enable Clock PM if the link is not Clock PM capable */ |
| 132 | if (!link->clkpm_capable && enable) |
| 133 | return; |
| 134 | /* Need nothing if the specified equals to current state */ |
| 135 | if (link->clkpm_enabled == enable) |
| 136 | return; |
| 137 | pcie_set_clkpm_nocheck(link, enable); |
| 138 | } |
| 139 | |
Kenji Kaneshige | 8d349ac | 2009-05-13 12:18:22 +0900 | [diff] [blame] | 140 | static void pcie_clkpm_cap_init(struct pcie_link_state *link, int blacklist) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 141 | { |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 142 | int pos, capable = 1, enabled = 1; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 143 | u32 reg32; |
| 144 | u16 reg16; |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 145 | struct pci_dev *child; |
| 146 | struct pci_bus *linkbus = link->pdev->subordinate; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 147 | |
| 148 | /* All functions should have the same cap and state, take the worst */ |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 149 | list_for_each_entry(child, &linkbus->devices, bus_list) { |
| 150 | pos = pci_find_capability(child, PCI_CAP_ID_EXP); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 151 | if (!pos) |
| 152 | return; |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 153 | pci_read_config_dword(child, pos + PCI_EXP_LNKCAP, ®32); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 154 | if (!(reg32 & PCI_EXP_LNKCAP_CLKPM)) { |
| 155 | capable = 0; |
| 156 | enabled = 0; |
| 157 | break; |
| 158 | } |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 159 | pci_read_config_word(child, pos + PCI_EXP_LNKCTL, ®16); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 160 | if (!(reg16 & PCI_EXP_LNKCTL_CLKREQ_EN)) |
| 161 | enabled = 0; |
| 162 | } |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 163 | link->clkpm_enabled = enabled; |
| 164 | link->clkpm_default = enabled; |
Kenji Kaneshige | 8d349ac | 2009-05-13 12:18:22 +0900 | [diff] [blame] | 165 | link->clkpm_capable = (blacklist) ? 0 : capable; |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 166 | } |
| 167 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 168 | static bool pcie_aspm_downstream_has_switch(struct pcie_link_state *link) |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 169 | { |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 170 | struct pci_dev *child; |
| 171 | struct pci_bus *linkbus = link->pdev->subordinate; |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 172 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 173 | list_for_each_entry(child, &linkbus->devices, bus_list) { |
| 174 | if (child->pcie_type == PCI_EXP_TYPE_UPSTREAM) |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 175 | return true; |
| 176 | } |
| 177 | return false; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 178 | } |
| 179 | |
| 180 | /* |
| 181 | * pcie_aspm_configure_common_clock: check if the 2 ends of a link |
| 182 | * could use common clock. If they are, configure them to use the |
| 183 | * common clock. That will reduce the ASPM state exit latency. |
| 184 | */ |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 185 | static void pcie_aspm_configure_common_clock(struct pcie_link_state *link) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 186 | { |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 187 | int ppos, cpos, same_clock = 1; |
| 188 | u16 reg16, parent_reg, child_reg[8]; |
Thomas Renninger | 2a42d9d | 2008-12-09 13:05:09 +0100 | [diff] [blame] | 189 | unsigned long start_jiffies; |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 190 | struct pci_dev *child, *parent = link->pdev; |
| 191 | struct pci_bus *linkbus = parent->subordinate; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 192 | /* |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 193 | * All functions of a slot should have the same Slot Clock |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 194 | * Configuration, so just check one function |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 195 | */ |
| 196 | child = list_entry(linkbus->devices.next, struct pci_dev, bus_list); |
| 197 | BUG_ON(!child->is_pcie); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 198 | |
| 199 | /* Check downstream component if bit Slot Clock Configuration is 1 */ |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 200 | cpos = pci_find_capability(child, PCI_CAP_ID_EXP); |
| 201 | pci_read_config_word(child, cpos + PCI_EXP_LNKSTA, ®16); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 202 | if (!(reg16 & PCI_EXP_LNKSTA_SLC)) |
| 203 | same_clock = 0; |
| 204 | |
| 205 | /* Check upstream component if bit Slot Clock Configuration is 1 */ |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 206 | ppos = pci_find_capability(parent, PCI_CAP_ID_EXP); |
| 207 | pci_read_config_word(parent, ppos + PCI_EXP_LNKSTA, ®16); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 208 | if (!(reg16 & PCI_EXP_LNKSTA_SLC)) |
| 209 | same_clock = 0; |
| 210 | |
| 211 | /* Configure downstream component, all functions */ |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 212 | list_for_each_entry(child, &linkbus->devices, bus_list) { |
| 213 | cpos = pci_find_capability(child, PCI_CAP_ID_EXP); |
| 214 | pci_read_config_word(child, cpos + PCI_EXP_LNKCTL, ®16); |
| 215 | child_reg[PCI_FUNC(child->devfn)] = reg16; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 216 | if (same_clock) |
| 217 | reg16 |= PCI_EXP_LNKCTL_CCC; |
| 218 | else |
| 219 | reg16 &= ~PCI_EXP_LNKCTL_CCC; |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 220 | pci_write_config_word(child, cpos + PCI_EXP_LNKCTL, reg16); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 221 | } |
| 222 | |
| 223 | /* Configure upstream component */ |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 224 | pci_read_config_word(parent, ppos + PCI_EXP_LNKCTL, ®16); |
Thomas Renninger | 2a42d9d | 2008-12-09 13:05:09 +0100 | [diff] [blame] | 225 | parent_reg = reg16; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 226 | if (same_clock) |
| 227 | reg16 |= PCI_EXP_LNKCTL_CCC; |
| 228 | else |
| 229 | reg16 &= ~PCI_EXP_LNKCTL_CCC; |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 230 | pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, reg16); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 231 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 232 | /* Retrain link */ |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 233 | reg16 |= PCI_EXP_LNKCTL_RL; |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 234 | pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, reg16); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 235 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 236 | /* Wait for link training end. Break out after waiting for timeout */ |
Thomas Renninger | 2a42d9d | 2008-12-09 13:05:09 +0100 | [diff] [blame] | 237 | start_jiffies = jiffies; |
Andrew Patterson | 987a4c7 | 2009-01-05 16:21:04 -0700 | [diff] [blame] | 238 | for (;;) { |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 239 | pci_read_config_word(parent, ppos + PCI_EXP_LNKSTA, ®16); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 240 | if (!(reg16 & PCI_EXP_LNKSTA_LT)) |
| 241 | break; |
Andrew Patterson | 987a4c7 | 2009-01-05 16:21:04 -0700 | [diff] [blame] | 242 | if (time_after(jiffies, start_jiffies + LINK_RETRAIN_TIMEOUT)) |
| 243 | break; |
| 244 | msleep(1); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 245 | } |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 246 | if (!(reg16 & PCI_EXP_LNKSTA_LT)) |
| 247 | return; |
| 248 | |
| 249 | /* Training failed. Restore common clock configurations */ |
| 250 | dev_printk(KERN_ERR, &parent->dev, |
| 251 | "ASPM: Could not configure common clock\n"); |
| 252 | list_for_each_entry(child, &linkbus->devices, bus_list) { |
| 253 | cpos = pci_find_capability(child, PCI_CAP_ID_EXP); |
| 254 | pci_write_config_word(child, cpos + PCI_EXP_LNKCTL, |
| 255 | child_reg[PCI_FUNC(child->devfn)]); |
Thomas Renninger | 2a42d9d | 2008-12-09 13:05:09 +0100 | [diff] [blame] | 256 | } |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 257 | pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, parent_reg); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 258 | } |
| 259 | |
| 260 | /* |
| 261 | * calc_L0S_latency: Convert L0s latency encoding to ns |
| 262 | */ |
| 263 | static unsigned int calc_L0S_latency(unsigned int latency_encoding, int ac) |
| 264 | { |
| 265 | unsigned int ns = 64; |
| 266 | |
| 267 | if (latency_encoding == 0x7) { |
| 268 | if (ac) |
| 269 | ns = -1U; |
| 270 | else |
| 271 | ns = 5*1000; /* > 4us */ |
| 272 | } else |
| 273 | ns *= (1 << latency_encoding); |
| 274 | return ns; |
| 275 | } |
| 276 | |
| 277 | /* |
| 278 | * calc_L1_latency: Convert L1 latency encoding to ns |
| 279 | */ |
| 280 | static unsigned int calc_L1_latency(unsigned int latency_encoding, int ac) |
| 281 | { |
| 282 | unsigned int ns = 1000; |
| 283 | |
| 284 | if (latency_encoding == 0x7) { |
| 285 | if (ac) |
| 286 | ns = -1U; |
| 287 | else |
| 288 | ns = 65*1000; /* > 64us */ |
| 289 | } else |
| 290 | ns *= (1 << latency_encoding); |
| 291 | return ns; |
| 292 | } |
| 293 | |
| 294 | static void pcie_aspm_get_cap_device(struct pci_dev *pdev, u32 *state, |
| 295 | unsigned int *l0s, unsigned int *l1, unsigned int *enabled) |
| 296 | { |
| 297 | int pos; |
| 298 | u16 reg16; |
| 299 | u32 reg32; |
| 300 | unsigned int latency; |
| 301 | |
Kenji Kaneshige | 80bfdbe | 2009-05-13 12:12:43 +0900 | [diff] [blame] | 302 | *l0s = *l1 = *enabled = 0; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 303 | pos = pci_find_capability(pdev, PCI_CAP_ID_EXP); |
| 304 | pci_read_config_dword(pdev, pos + PCI_EXP_LNKCAP, ®32); |
| 305 | *state = (reg32 & PCI_EXP_LNKCAP_ASPMS) >> 10; |
| 306 | if (*state != PCIE_LINK_STATE_L0S && |
| 307 | *state != (PCIE_LINK_STATE_L1|PCIE_LINK_STATE_L0S)) |
| 308 | *state = 0; |
| 309 | if (*state == 0) |
| 310 | return; |
| 311 | |
| 312 | latency = (reg32 & PCI_EXP_LNKCAP_L0SEL) >> 12; |
| 313 | *l0s = calc_L0S_latency(latency, 0); |
| 314 | if (*state & PCIE_LINK_STATE_L1) { |
| 315 | latency = (reg32 & PCI_EXP_LNKCAP_L1EL) >> 15; |
| 316 | *l1 = calc_L1_latency(latency, 0); |
| 317 | } |
| 318 | pci_read_config_word(pdev, pos + PCI_EXP_LNKCTL, ®16); |
| 319 | *enabled = reg16 & (PCIE_LINK_STATE_L0S|PCIE_LINK_STATE_L1); |
| 320 | } |
| 321 | |
Kenji Kaneshige | 8d349ac | 2009-05-13 12:18:22 +0900 | [diff] [blame] | 322 | static void pcie_aspm_cap_init(struct pcie_link_state *link, int blacklist) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 323 | { |
Kenji Kaneshige | 80bfdbe | 2009-05-13 12:12:43 +0900 | [diff] [blame] | 324 | u32 support, l0s, l1, enabled; |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 325 | struct pci_dev *child, *parent = link->pdev; |
| 326 | struct pci_bus *linkbus = parent->subordinate; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 327 | |
Kenji Kaneshige | 8d349ac | 2009-05-13 12:18:22 +0900 | [diff] [blame] | 328 | if (blacklist) { |
| 329 | /* Set support state to 0, so we will disable ASPM later */ |
| 330 | link->aspm_support = 0; |
| 331 | link->aspm_default = 0; |
| 332 | link->aspm_enabled = PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1; |
| 333 | return; |
| 334 | } |
| 335 | |
| 336 | /* Configure common clock before checking latencies */ |
| 337 | pcie_aspm_configure_common_clock(link); |
| 338 | |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 339 | /* upstream component states */ |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 340 | pcie_aspm_get_cap_device(parent, &support, &l0s, &l1, &enabled); |
| 341 | link->aspm_support = support; |
| 342 | link->latency.l0s = l0s; |
| 343 | link->latency.l1 = l1; |
| 344 | link->aspm_enabled = enabled; |
Kenji Kaneshige | 80bfdbe | 2009-05-13 12:12:43 +0900 | [diff] [blame] | 345 | |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 346 | /* downstream component states, all functions have the same setting */ |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 347 | child = list_entry(linkbus->devices.next, struct pci_dev, bus_list); |
| 348 | pcie_aspm_get_cap_device(child, &support, &l0s, &l1, &enabled); |
| 349 | link->aspm_support &= support; |
| 350 | link->latency.l0s = max_t(u32, link->latency.l0s, l0s); |
| 351 | link->latency.l1 = max_t(u32, link->latency.l1, l1); |
Kenji Kaneshige | 80bfdbe | 2009-05-13 12:12:43 +0900 | [diff] [blame] | 352 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 353 | if (!link->aspm_support) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 354 | return; |
Kenji Kaneshige | 80bfdbe | 2009-05-13 12:12:43 +0900 | [diff] [blame] | 355 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 356 | link->aspm_enabled &= link->aspm_support; |
| 357 | link->aspm_default = link->aspm_enabled; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 358 | |
| 359 | /* ENDPOINT states*/ |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 360 | list_for_each_entry(child, &linkbus->devices, bus_list) { |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 361 | int pos; |
| 362 | u32 reg32; |
| 363 | unsigned int latency; |
Kenji Kaneshige | b6c2e54 | 2009-05-13 12:14:58 +0900 | [diff] [blame] | 364 | struct aspm_latency *acceptable = |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 365 | &link->acceptable[PCI_FUNC(child->devfn)]; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 366 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 367 | if (child->pcie_type != PCI_EXP_TYPE_ENDPOINT && |
| 368 | child->pcie_type != PCI_EXP_TYPE_LEG_END) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 369 | continue; |
| 370 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 371 | pos = pci_find_capability(child, PCI_CAP_ID_EXP); |
| 372 | pci_read_config_dword(child, pos + PCI_EXP_DEVCAP, ®32); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 373 | latency = (reg32 & PCI_EXP_DEVCAP_L0S) >> 6; |
| 374 | latency = calc_L0S_latency(latency, 1); |
Kenji Kaneshige | b6c2e54 | 2009-05-13 12:14:58 +0900 | [diff] [blame] | 375 | acceptable->l0s = latency; |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 376 | if (link->aspm_support & PCIE_LINK_STATE_L1) { |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 377 | latency = (reg32 & PCI_EXP_DEVCAP_L1) >> 9; |
| 378 | latency = calc_L1_latency(latency, 1); |
Kenji Kaneshige | b6c2e54 | 2009-05-13 12:14:58 +0900 | [diff] [blame] | 379 | acceptable->l1 = latency; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 380 | } |
| 381 | } |
| 382 | } |
| 383 | |
Kenji Kaneshige | f7ea3d7 | 2009-05-13 12:19:00 +0900 | [diff] [blame] | 384 | /** |
| 385 | * __pcie_aspm_check_state_one - check latency for endpoint device. |
| 386 | * @endpoint: pointer to the struct pci_dev of endpoint device |
| 387 | * |
| 388 | * TBD: The latency from the endpoint to root complex vary per switch's |
| 389 | * upstream link state above the device. Here we just do a simple check |
| 390 | * which assumes all links above the device can be in L1 state, that |
| 391 | * is we just consider the worst case. If switch's upstream link can't |
| 392 | * be put into L0S/L1, then our check is too strictly. |
| 393 | */ |
| 394 | static u32 __pcie_aspm_check_state_one(struct pci_dev *endpoint, u32 state) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 395 | { |
Kenji Kaneshige | f7ea3d7 | 2009-05-13 12:19:00 +0900 | [diff] [blame] | 396 | u32 l1_switch_latency = 0; |
Kenji Kaneshige | b6c2e54 | 2009-05-13 12:14:58 +0900 | [diff] [blame] | 397 | struct aspm_latency *acceptable; |
Kenji Kaneshige | f7ea3d7 | 2009-05-13 12:19:00 +0900 | [diff] [blame] | 398 | struct pcie_link_state *link; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 399 | |
Kenji Kaneshige | f7ea3d7 | 2009-05-13 12:19:00 +0900 | [diff] [blame] | 400 | link = endpoint->bus->self->link_state; |
| 401 | state &= link->aspm_support; |
| 402 | acceptable = &link->acceptable[PCI_FUNC(endpoint->devfn)]; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 403 | |
Kenji Kaneshige | f7ea3d7 | 2009-05-13 12:19:00 +0900 | [diff] [blame] | 404 | while (link && state) { |
Kenji Kaneshige | b6c2e54 | 2009-05-13 12:14:58 +0900 | [diff] [blame] | 405 | if ((state & PCIE_LINK_STATE_L0S) && |
Kenji Kaneshige | f7ea3d7 | 2009-05-13 12:19:00 +0900 | [diff] [blame] | 406 | (link->latency.l0s > acceptable->l0s)) |
Kenji Kaneshige | b6c2e54 | 2009-05-13 12:14:58 +0900 | [diff] [blame] | 407 | state &= ~PCIE_LINK_STATE_L0S; |
Kenji Kaneshige | b6c2e54 | 2009-05-13 12:14:58 +0900 | [diff] [blame] | 408 | if ((state & PCIE_LINK_STATE_L1) && |
Kenji Kaneshige | f7ea3d7 | 2009-05-13 12:19:00 +0900 | [diff] [blame] | 409 | (link->latency.l1 + l1_switch_latency > acceptable->l1)) |
Kenji Kaneshige | b6c2e54 | 2009-05-13 12:14:58 +0900 | [diff] [blame] | 410 | state &= ~PCIE_LINK_STATE_L1; |
Kenji Kaneshige | f7ea3d7 | 2009-05-13 12:19:00 +0900 | [diff] [blame] | 411 | link = link->parent; |
| 412 | /* |
| 413 | * Every switch on the path to root complex need 1 |
| 414 | * more microsecond for L1. Spec doesn't mention L0s. |
| 415 | */ |
| 416 | l1_switch_latency += 1000; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 417 | } |
| 418 | return state; |
| 419 | } |
| 420 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 421 | static u32 pcie_aspm_check_state(struct pcie_link_state *link, u32 state) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 422 | { |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 423 | pci_power_t power_state; |
| 424 | struct pci_dev *child; |
| 425 | struct pci_bus *linkbus = link->pdev->subordinate; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 426 | |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 427 | /* If no child, ignore the link */ |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 428 | if (list_empty(&linkbus->devices)) |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 429 | return state; |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 430 | |
| 431 | list_for_each_entry(child, &linkbus->devices, bus_list) { |
| 432 | /* |
| 433 | * If downstream component of a link is pci bridge, we |
| 434 | * disable ASPM for now for the link |
| 435 | */ |
| 436 | if (child->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE) |
| 437 | return 0; |
| 438 | |
| 439 | if ((child->pcie_type != PCI_EXP_TYPE_ENDPOINT && |
| 440 | child->pcie_type != PCI_EXP_TYPE_LEG_END)) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 441 | continue; |
| 442 | /* Device not in D0 doesn't need check latency */ |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 443 | power_state = child->current_state; |
| 444 | if (power_state == PCI_D1 || power_state == PCI_D2 || |
| 445 | power_state == PCI_D3hot || power_state == PCI_D3cold) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 446 | continue; |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 447 | state = __pcie_aspm_check_state_one(child, state); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 448 | } |
| 449 | return state; |
| 450 | } |
| 451 | |
| 452 | static void __pcie_aspm_config_one_dev(struct pci_dev *pdev, unsigned int state) |
| 453 | { |
| 454 | u16 reg16; |
| 455 | int pos = pci_find_capability(pdev, PCI_CAP_ID_EXP); |
| 456 | |
| 457 | pci_read_config_word(pdev, pos + PCI_EXP_LNKCTL, ®16); |
| 458 | reg16 &= ~0x3; |
| 459 | reg16 |= state; |
| 460 | pci_write_config_word(pdev, pos + PCI_EXP_LNKCTL, reg16); |
| 461 | } |
| 462 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 463 | static void __pcie_aspm_config_link(struct pcie_link_state *link, u32 state) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 464 | { |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 465 | struct pci_dev *child, *parent = link->pdev; |
| 466 | struct pci_bus *linkbus = parent->subordinate; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 467 | |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 468 | /* If no child, disable the link */ |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 469 | if (list_empty(&linkbus->devices)) |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 470 | state = 0; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 471 | /* |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 472 | * If the downstream component has pci bridge function, don't |
| 473 | * do ASPM now. |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 474 | */ |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 475 | list_for_each_entry(child, &linkbus->devices, bus_list) { |
| 476 | if (child->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE) |
| 477 | return; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 478 | } |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 479 | /* |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 480 | * Spec 2.0 suggests all functions should be configured the |
| 481 | * same setting for ASPM. Enabling ASPM L1 should be done in |
| 482 | * upstream component first and then downstream, and vice |
| 483 | * versa for disabling ASPM L1. Spec doesn't mention L0S. |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 484 | */ |
| 485 | if (state & PCIE_LINK_STATE_L1) |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 486 | __pcie_aspm_config_one_dev(parent, state); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 487 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 488 | list_for_each_entry(child, &linkbus->devices, bus_list) |
| 489 | __pcie_aspm_config_one_dev(child, state); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 490 | |
| 491 | if (!(state & PCIE_LINK_STATE_L1)) |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 492 | __pcie_aspm_config_one_dev(parent, state); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 493 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 494 | link->aspm_enabled = state; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 495 | } |
| 496 | |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 497 | static struct pcie_link_state *get_root_port_link(struct pcie_link_state *link) |
| 498 | { |
| 499 | struct pcie_link_state *root_port_link = link; |
| 500 | while (root_port_link->parent) |
| 501 | root_port_link = root_port_link->parent; |
| 502 | return root_port_link; |
| 503 | } |
| 504 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 505 | /* Check the whole hierarchy, and configure each link in the hierarchy */ |
| 506 | static void __pcie_aspm_configure_link_state(struct pcie_link_state *link, |
| 507 | u32 state) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 508 | { |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 509 | struct pcie_link_state *leaf, *root = get_root_port_link(link); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 510 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 511 | state &= (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 512 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 513 | /* Check all links who have specific root port link */ |
Kenji Kaneshige | dc64cd1 | 2009-05-13 12:11:33 +0900 | [diff] [blame] | 514 | list_for_each_entry(leaf, &link_list, sibling) { |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 515 | if (!list_empty(&leaf->children) || |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 516 | get_root_port_link(leaf) != root) |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 517 | continue; |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 518 | state = pcie_aspm_check_state(leaf, state); |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 519 | } |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 520 | /* Check root port link too in case it hasn't children */ |
| 521 | state = pcie_aspm_check_state(root, state); |
| 522 | if (link->aspm_enabled == state) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 523 | return; |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 524 | /* |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 525 | * We must change the hierarchy. See comments in |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 526 | * __pcie_aspm_config_link for the order |
| 527 | **/ |
| 528 | if (state & PCIE_LINK_STATE_L1) { |
Kenji Kaneshige | dc64cd1 | 2009-05-13 12:11:33 +0900 | [diff] [blame] | 529 | list_for_each_entry(leaf, &link_list, sibling) { |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 530 | if (get_root_port_link(leaf) == root) |
| 531 | __pcie_aspm_config_link(leaf, state); |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 532 | } |
| 533 | } else { |
Kenji Kaneshige | dc64cd1 | 2009-05-13 12:11:33 +0900 | [diff] [blame] | 534 | list_for_each_entry_reverse(leaf, &link_list, sibling) { |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 535 | if (get_root_port_link(leaf) == root) |
| 536 | __pcie_aspm_config_link(leaf, state); |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 537 | } |
| 538 | } |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 539 | } |
| 540 | |
| 541 | /* |
| 542 | * pcie_aspm_configure_link_state: enable/disable PCI express link state |
| 543 | * @pdev: the root port or switch downstream port |
| 544 | */ |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 545 | static void pcie_aspm_configure_link_state(struct pcie_link_state *link, |
| 546 | u32 state) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 547 | { |
| 548 | down_read(&pci_bus_sem); |
| 549 | mutex_lock(&aspm_lock); |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 550 | __pcie_aspm_configure_link_state(link, state); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 551 | mutex_unlock(&aspm_lock); |
| 552 | up_read(&pci_bus_sem); |
| 553 | } |
| 554 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 555 | static void free_link_state(struct pcie_link_state *link) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 556 | { |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 557 | link->pdev->link_state = NULL; |
| 558 | kfree(link); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 559 | } |
| 560 | |
Shaohua Li | ddc9753 | 2008-05-21 16:58:40 +0800 | [diff] [blame] | 561 | static int pcie_aspm_sanity_check(struct pci_dev *pdev) |
| 562 | { |
| 563 | struct pci_dev *child_dev; |
| 564 | int child_pos; |
Shaohua Li | 149e163 | 2008-07-23 10:32:31 +0800 | [diff] [blame] | 565 | u32 reg32; |
Shaohua Li | ddc9753 | 2008-05-21 16:58:40 +0800 | [diff] [blame] | 566 | |
| 567 | /* |
| 568 | * Some functions in a slot might not all be PCIE functions, very |
| 569 | * strange. Disable ASPM for the whole slot |
| 570 | */ |
| 571 | list_for_each_entry(child_dev, &pdev->subordinate->devices, bus_list) { |
| 572 | child_pos = pci_find_capability(child_dev, PCI_CAP_ID_EXP); |
| 573 | if (!child_pos) |
| 574 | return -EINVAL; |
Shaohua Li | 149e163 | 2008-07-23 10:32:31 +0800 | [diff] [blame] | 575 | |
| 576 | /* |
| 577 | * Disable ASPM for pre-1.1 PCIe device, we follow MS to use |
| 578 | * RBER bit to determine if a function is 1.1 version device |
| 579 | */ |
| 580 | pci_read_config_dword(child_dev, child_pos + PCI_EXP_DEVCAP, |
| 581 | ®32); |
Sitsofe Wheeler | e1f4f59 | 2008-09-16 14:27:13 +0100 | [diff] [blame] | 582 | if (!(reg32 & PCI_EXP_DEVCAP_RBER) && !aspm_force) { |
Vincent Legoll | f393d9b | 2008-10-12 12:26:12 +0200 | [diff] [blame] | 583 | dev_printk(KERN_INFO, &child_dev->dev, "disabling ASPM" |
| 584 | " on pre-1.1 PCIe device. You can enable it" |
| 585 | " with 'pcie_aspm=force'\n"); |
Shaohua Li | 149e163 | 2008-07-23 10:32:31 +0800 | [diff] [blame] | 586 | return -EINVAL; |
| 587 | } |
Shaohua Li | ddc9753 | 2008-05-21 16:58:40 +0800 | [diff] [blame] | 588 | } |
| 589 | return 0; |
| 590 | } |
| 591 | |
Kenji Kaneshige | 8d349ac | 2009-05-13 12:18:22 +0900 | [diff] [blame] | 592 | static struct pcie_link_state *pcie_aspm_setup_link_state(struct pci_dev *pdev) |
| 593 | { |
| 594 | struct pcie_link_state *link; |
| 595 | int blacklist = !!pcie_aspm_sanity_check(pdev); |
| 596 | |
| 597 | link = kzalloc(sizeof(*link), GFP_KERNEL); |
| 598 | if (!link) |
| 599 | return NULL; |
| 600 | INIT_LIST_HEAD(&link->sibling); |
| 601 | INIT_LIST_HEAD(&link->children); |
| 602 | INIT_LIST_HEAD(&link->link); |
| 603 | link->pdev = pdev; |
| 604 | link->has_switch = pcie_aspm_downstream_has_switch(link); |
| 605 | if (pdev->pcie_type == PCI_EXP_TYPE_DOWNSTREAM) { |
| 606 | struct pcie_link_state *parent; |
| 607 | parent = pdev->bus->parent->self->link_state; |
| 608 | if (!parent) { |
| 609 | kfree(link); |
| 610 | return NULL; |
| 611 | } |
| 612 | link->parent = parent; |
| 613 | list_add(&link->link, &parent->children); |
| 614 | } |
| 615 | list_add(&link->sibling, &link_list); |
| 616 | |
| 617 | pdev->link_state = link; |
| 618 | |
| 619 | /* Check ASPM capability */ |
| 620 | pcie_aspm_cap_init(link, blacklist); |
| 621 | |
| 622 | /* Check Clock PM capability */ |
| 623 | pcie_clkpm_cap_init(link, blacklist); |
| 624 | |
| 625 | return link; |
| 626 | } |
| 627 | |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 628 | /* |
| 629 | * pcie_aspm_init_link_state: Initiate PCI express link state. |
| 630 | * It is called after the pcie and its children devices are scaned. |
| 631 | * @pdev: the root port or switch downstream port |
| 632 | */ |
| 633 | void pcie_aspm_init_link_state(struct pci_dev *pdev) |
| 634 | { |
Kenji Kaneshige | 8d349ac | 2009-05-13 12:18:22 +0900 | [diff] [blame] | 635 | u32 state; |
| 636 | struct pcie_link_state *link; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 637 | |
| 638 | if (aspm_disabled || !pdev->is_pcie || pdev->link_state) |
| 639 | return; |
| 640 | if (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT && |
Kenji Kaneshige | 8d349ac | 2009-05-13 12:18:22 +0900 | [diff] [blame] | 641 | pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 642 | return; |
Kenji Kaneshige | 8d349ac | 2009-05-13 12:18:22 +0900 | [diff] [blame] | 643 | |
Shaohua Li | 8e822df | 2009-06-08 09:27:25 +0800 | [diff] [blame] | 644 | /* VIA has a strange chipset, root port is under a bridge */ |
| 645 | if (pdev->pcie_type == PCI_EXP_TYPE_ROOT_PORT && |
Kenji Kaneshige | 8d349ac | 2009-05-13 12:18:22 +0900 | [diff] [blame] | 646 | pdev->bus->self) |
Shaohua Li | 8e822df | 2009-06-08 09:27:25 +0800 | [diff] [blame] | 647 | return; |
Kenji Kaneshige | 8d349ac | 2009-05-13 12:18:22 +0900 | [diff] [blame] | 648 | |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 649 | down_read(&pci_bus_sem); |
| 650 | if (list_empty(&pdev->subordinate->devices)) |
| 651 | goto out; |
| 652 | |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 653 | mutex_lock(&aspm_lock); |
Kenji Kaneshige | 8d349ac | 2009-05-13 12:18:22 +0900 | [diff] [blame] | 654 | link = pcie_aspm_setup_link_state(pdev); |
| 655 | if (!link) |
| 656 | goto unlock; |
| 657 | /* |
| 658 | * Setup initial ASPM state |
| 659 | * |
| 660 | * If link has switch, delay the link config. The leaf link |
| 661 | * initialization will config the whole hierarchy. But we must |
| 662 | * make sure BIOS doesn't set unsupported link state. |
| 663 | */ |
| 664 | if (link->has_switch) { |
| 665 | state = pcie_aspm_check_state(link, link->aspm_default); |
| 666 | __pcie_aspm_config_link(link, state); |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 667 | } else { |
Kenji Kaneshige | 8d349ac | 2009-05-13 12:18:22 +0900 | [diff] [blame] | 668 | state = policy_to_aspm_state(link); |
| 669 | __pcie_aspm_configure_link_state(link, state); |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 670 | } |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 671 | |
Kenji Kaneshige | 8d349ac | 2009-05-13 12:18:22 +0900 | [diff] [blame] | 672 | /* Setup initial Clock PM state */ |
| 673 | state = (link->clkpm_capable) ? policy_to_clkpm_state(link) : 0; |
Kenji Kaneshige | 430842e | 2009-05-13 12:20:10 +0900 | [diff] [blame^] | 674 | pcie_set_clkpm(link, state); |
Kenji Kaneshige | 8d349ac | 2009-05-13 12:18:22 +0900 | [diff] [blame] | 675 | unlock: |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 676 | mutex_unlock(&aspm_lock); |
| 677 | out: |
| 678 | up_read(&pci_bus_sem); |
| 679 | } |
| 680 | |
| 681 | /* @pdev: the endpoint device */ |
| 682 | void pcie_aspm_exit_link_state(struct pci_dev *pdev) |
| 683 | { |
| 684 | struct pci_dev *parent = pdev->bus->self; |
| 685 | struct pcie_link_state *link_state = parent->link_state; |
| 686 | |
| 687 | if (aspm_disabled || !pdev->is_pcie || !parent || !link_state) |
| 688 | return; |
| 689 | if (parent->pcie_type != PCI_EXP_TYPE_ROOT_PORT && |
| 690 | parent->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) |
| 691 | return; |
| 692 | down_read(&pci_bus_sem); |
| 693 | mutex_lock(&aspm_lock); |
| 694 | |
| 695 | /* |
| 696 | * All PCIe functions are in one slot, remove one function will remove |
Alex Chiang | 3419c75 | 2009-01-28 14:59:18 -0700 | [diff] [blame] | 697 | * the whole slot, so just wait until we are the last function left. |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 698 | */ |
Alex Chiang | 3419c75 | 2009-01-28 14:59:18 -0700 | [diff] [blame] | 699 | if (!list_is_last(&pdev->bus_list, &parent->subordinate->devices)) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 700 | goto out; |
| 701 | |
| 702 | /* All functions are removed, so just disable ASPM for the link */ |
| 703 | __pcie_aspm_config_one_dev(parent, 0); |
Kenji Kaneshige | dc64cd1 | 2009-05-13 12:11:33 +0900 | [diff] [blame] | 704 | list_del(&link_state->sibling); |
Shaohua Li | 46bbdfa | 2008-12-19 09:27:42 +0800 | [diff] [blame] | 705 | list_del(&link_state->link); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 706 | /* Clock PM is for endpoint device */ |
| 707 | |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 708 | free_link_state(link_state); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 709 | out: |
| 710 | mutex_unlock(&aspm_lock); |
| 711 | up_read(&pci_bus_sem); |
| 712 | } |
| 713 | |
| 714 | /* @pdev: the root port or switch downstream port */ |
| 715 | void pcie_aspm_pm_state_change(struct pci_dev *pdev) |
| 716 | { |
| 717 | struct pcie_link_state *link_state = pdev->link_state; |
| 718 | |
| 719 | if (aspm_disabled || !pdev->is_pcie || !pdev->link_state) |
| 720 | return; |
| 721 | if (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT && |
| 722 | pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) |
| 723 | return; |
| 724 | /* |
| 725 | * devices changed PM state, we should recheck if latency meets all |
| 726 | * functions' requirement |
| 727 | */ |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 728 | pcie_aspm_configure_link_state(link_state, link_state->aspm_enabled); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 729 | } |
| 730 | |
| 731 | /* |
| 732 | * pci_disable_link_state - disable pci device's link state, so the link will |
| 733 | * never enter specific states |
| 734 | */ |
| 735 | void pci_disable_link_state(struct pci_dev *pdev, int state) |
| 736 | { |
| 737 | struct pci_dev *parent = pdev->bus->self; |
| 738 | struct pcie_link_state *link_state; |
| 739 | |
| 740 | if (aspm_disabled || !pdev->is_pcie) |
| 741 | return; |
| 742 | if (pdev->pcie_type == PCI_EXP_TYPE_ROOT_PORT || |
| 743 | pdev->pcie_type == PCI_EXP_TYPE_DOWNSTREAM) |
| 744 | parent = pdev; |
| 745 | if (!parent || !parent->link_state) |
| 746 | return; |
| 747 | |
| 748 | down_read(&pci_bus_sem); |
| 749 | mutex_lock(&aspm_lock); |
| 750 | link_state = parent->link_state; |
Kenji Kaneshige | 80bfdbe | 2009-05-13 12:12:43 +0900 | [diff] [blame] | 751 | link_state->aspm_support &= ~state; |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 752 | __pcie_aspm_configure_link_state(link_state, link_state->aspm_enabled); |
Kenji Kaneshige | 430842e | 2009-05-13 12:20:10 +0900 | [diff] [blame^] | 753 | if (state & PCIE_LINK_STATE_CLKPM) { |
| 754 | link_state->clkpm_capable = 0; |
| 755 | pcie_set_clkpm(link_state, 0); |
| 756 | } |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 757 | mutex_unlock(&aspm_lock); |
| 758 | up_read(&pci_bus_sem); |
| 759 | } |
| 760 | EXPORT_SYMBOL(pci_disable_link_state); |
| 761 | |
| 762 | static int pcie_aspm_set_policy(const char *val, struct kernel_param *kp) |
| 763 | { |
| 764 | int i; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 765 | struct pcie_link_state *link_state; |
| 766 | |
| 767 | for (i = 0; i < ARRAY_SIZE(policy_str); i++) |
| 768 | if (!strncmp(val, policy_str[i], strlen(policy_str[i]))) |
| 769 | break; |
| 770 | if (i >= ARRAY_SIZE(policy_str)) |
| 771 | return -EINVAL; |
| 772 | if (i == aspm_policy) |
| 773 | return 0; |
| 774 | |
| 775 | down_read(&pci_bus_sem); |
| 776 | mutex_lock(&aspm_lock); |
| 777 | aspm_policy = i; |
Kenji Kaneshige | dc64cd1 | 2009-05-13 12:11:33 +0900 | [diff] [blame] | 778 | list_for_each_entry(link_state, &link_list, sibling) { |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 779 | __pcie_aspm_configure_link_state(link_state, |
| 780 | policy_to_aspm_state(link_state)); |
Kenji Kaneshige | 430842e | 2009-05-13 12:20:10 +0900 | [diff] [blame^] | 781 | pcie_set_clkpm(link_state, policy_to_clkpm_state(link_state)); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 782 | } |
| 783 | mutex_unlock(&aspm_lock); |
| 784 | up_read(&pci_bus_sem); |
| 785 | return 0; |
| 786 | } |
| 787 | |
| 788 | static int pcie_aspm_get_policy(char *buffer, struct kernel_param *kp) |
| 789 | { |
| 790 | int i, cnt = 0; |
| 791 | for (i = 0; i < ARRAY_SIZE(policy_str); i++) |
| 792 | if (i == aspm_policy) |
| 793 | cnt += sprintf(buffer + cnt, "[%s] ", policy_str[i]); |
| 794 | else |
| 795 | cnt += sprintf(buffer + cnt, "%s ", policy_str[i]); |
| 796 | return cnt; |
| 797 | } |
| 798 | |
| 799 | module_param_call(policy, pcie_aspm_set_policy, pcie_aspm_get_policy, |
| 800 | NULL, 0644); |
| 801 | |
| 802 | #ifdef CONFIG_PCIEASPM_DEBUG |
| 803 | static ssize_t link_state_show(struct device *dev, |
| 804 | struct device_attribute *attr, |
| 805 | char *buf) |
| 806 | { |
| 807 | struct pci_dev *pci_device = to_pci_dev(dev); |
| 808 | struct pcie_link_state *link_state = pci_device->link_state; |
| 809 | |
Kenji Kaneshige | 80bfdbe | 2009-05-13 12:12:43 +0900 | [diff] [blame] | 810 | return sprintf(buf, "%d\n", link_state->aspm_enabled); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 811 | } |
| 812 | |
| 813 | static ssize_t link_state_store(struct device *dev, |
| 814 | struct device_attribute *attr, |
| 815 | const char *buf, |
| 816 | size_t n) |
| 817 | { |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 818 | struct pci_dev *pdev = to_pci_dev(dev); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 819 | int state; |
| 820 | |
| 821 | if (n < 1) |
| 822 | return -EINVAL; |
| 823 | state = buf[0]-'0'; |
| 824 | if (state >= 0 && state <= 3) { |
| 825 | /* setup link aspm state */ |
Kenji Kaneshige | 5aa6358 | 2009-05-13 12:17:44 +0900 | [diff] [blame] | 826 | pcie_aspm_configure_link_state(pdev->link_state, state); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 827 | return n; |
| 828 | } |
| 829 | |
| 830 | return -EINVAL; |
| 831 | } |
| 832 | |
| 833 | static ssize_t clk_ctl_show(struct device *dev, |
| 834 | struct device_attribute *attr, |
| 835 | char *buf) |
| 836 | { |
| 837 | struct pci_dev *pci_device = to_pci_dev(dev); |
| 838 | struct pcie_link_state *link_state = pci_device->link_state; |
| 839 | |
Kenji Kaneshige | 4d246e4 | 2009-05-13 12:15:38 +0900 | [diff] [blame] | 840 | return sprintf(buf, "%d\n", link_state->clkpm_enabled); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 841 | } |
| 842 | |
| 843 | static ssize_t clk_ctl_store(struct device *dev, |
| 844 | struct device_attribute *attr, |
| 845 | const char *buf, |
| 846 | size_t n) |
| 847 | { |
Kenji Kaneshige | 430842e | 2009-05-13 12:20:10 +0900 | [diff] [blame^] | 848 | struct pci_dev *pdev = to_pci_dev(dev); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 849 | int state; |
| 850 | |
| 851 | if (n < 1) |
| 852 | return -EINVAL; |
| 853 | state = buf[0]-'0'; |
| 854 | |
| 855 | down_read(&pci_bus_sem); |
| 856 | mutex_lock(&aspm_lock); |
Kenji Kaneshige | 430842e | 2009-05-13 12:20:10 +0900 | [diff] [blame^] | 857 | pcie_set_clkpm_nocheck(pdev->link_state, !!state); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 858 | mutex_unlock(&aspm_lock); |
| 859 | up_read(&pci_bus_sem); |
| 860 | |
| 861 | return n; |
| 862 | } |
| 863 | |
| 864 | static DEVICE_ATTR(link_state, 0644, link_state_show, link_state_store); |
| 865 | static DEVICE_ATTR(clk_ctl, 0644, clk_ctl_show, clk_ctl_store); |
| 866 | |
| 867 | static char power_group[] = "power"; |
| 868 | void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev) |
| 869 | { |
| 870 | struct pcie_link_state *link_state = pdev->link_state; |
| 871 | |
| 872 | if (!pdev->is_pcie || (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT && |
| 873 | pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) || !link_state) |
| 874 | return; |
| 875 | |
Kenji Kaneshige | 80bfdbe | 2009-05-13 12:12:43 +0900 | [diff] [blame] | 876 | if (link_state->aspm_support) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 877 | sysfs_add_file_to_group(&pdev->dev.kobj, |
| 878 | &dev_attr_link_state.attr, power_group); |
Kenji Kaneshige | 4d246e4 | 2009-05-13 12:15:38 +0900 | [diff] [blame] | 879 | if (link_state->clkpm_capable) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 880 | sysfs_add_file_to_group(&pdev->dev.kobj, |
| 881 | &dev_attr_clk_ctl.attr, power_group); |
| 882 | } |
| 883 | |
| 884 | void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev) |
| 885 | { |
| 886 | struct pcie_link_state *link_state = pdev->link_state; |
| 887 | |
| 888 | if (!pdev->is_pcie || (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT && |
| 889 | pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) || !link_state) |
| 890 | return; |
| 891 | |
Kenji Kaneshige | 80bfdbe | 2009-05-13 12:12:43 +0900 | [diff] [blame] | 892 | if (link_state->aspm_support) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 893 | sysfs_remove_file_from_group(&pdev->dev.kobj, |
| 894 | &dev_attr_link_state.attr, power_group); |
Kenji Kaneshige | 4d246e4 | 2009-05-13 12:15:38 +0900 | [diff] [blame] | 895 | if (link_state->clkpm_capable) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 896 | sysfs_remove_file_from_group(&pdev->dev.kobj, |
| 897 | &dev_attr_clk_ctl.attr, power_group); |
| 898 | } |
| 899 | #endif |
| 900 | |
| 901 | static int __init pcie_aspm_disable(char *str) |
| 902 | { |
Shaohua Li | d6d3857 | 2008-07-23 10:32:42 +0800 | [diff] [blame] | 903 | if (!strcmp(str, "off")) { |
| 904 | aspm_disabled = 1; |
| 905 | printk(KERN_INFO "PCIe ASPM is disabled\n"); |
| 906 | } else if (!strcmp(str, "force")) { |
| 907 | aspm_force = 1; |
| 908 | printk(KERN_INFO "PCIe ASPM is forcedly enabled\n"); |
| 909 | } |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 910 | return 1; |
| 911 | } |
| 912 | |
Shaohua Li | d6d3857 | 2008-07-23 10:32:42 +0800 | [diff] [blame] | 913 | __setup("pcie_aspm=", pcie_aspm_disable); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 914 | |
Shaohua Li | 5fde244 | 2008-07-23 10:32:24 +0800 | [diff] [blame] | 915 | void pcie_no_aspm(void) |
| 916 | { |
Shaohua Li | d6d3857 | 2008-07-23 10:32:42 +0800 | [diff] [blame] | 917 | if (!aspm_force) |
| 918 | aspm_disabled = 1; |
Shaohua Li | 5fde244 | 2008-07-23 10:32:24 +0800 | [diff] [blame] | 919 | } |
| 920 | |
Andrew Patterson | 3e1b160 | 2008-11-10 15:30:55 -0700 | [diff] [blame] | 921 | /** |
| 922 | * pcie_aspm_enabled - is PCIe ASPM enabled? |
| 923 | * |
| 924 | * Returns true if ASPM has not been disabled by the command-line option |
| 925 | * pcie_aspm=off. |
| 926 | **/ |
| 927 | int pcie_aspm_enabled(void) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 928 | { |
Andrew Patterson | 3e1b160 | 2008-11-10 15:30:55 -0700 | [diff] [blame] | 929 | return !aspm_disabled; |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 930 | } |
Andrew Patterson | 3e1b160 | 2008-11-10 15:30:55 -0700 | [diff] [blame] | 931 | EXPORT_SYMBOL(pcie_aspm_enabled); |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 932 | |