blob: de6229e27b4891488b5567bfc7326cd8d4e65a9c [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -05002/*
3 * CXL Flash Device Driver
4 *
5 * Written by: Manoj N. Kumar <manoj@linux.vnet.ibm.com>, IBM Corporation
6 * Matthew R. Ochs <mrochs@linux.vnet.ibm.com>, IBM Corporation
7 *
8 * Copyright (C) 2015 IBM Corporation
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -05009 */
10
11#ifndef _CXLFLASH_COMMON_H
12#define _CXLFLASH_COMMON_H
13
Uma Krishnan0b09e712017-06-21 21:14:17 -050014#include <linux/async.h>
Uma Krishnana834a362017-06-21 21:15:18 -050015#include <linux/cdev.h>
Matthew R. Ochscba06e62017-04-12 14:13:20 -050016#include <linux/irq_poll.h>
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050017#include <linux/list.h>
Matthew R. Ochs0a27ae52015-10-21 15:11:52 -050018#include <linux/rwsem.h>
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050019#include <linux/types.h>
20#include <scsi/scsi.h>
Matthew R. Ochs5fbb96c82016-11-28 18:42:19 -060021#include <scsi/scsi_cmnd.h>
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050022#include <scsi/scsi_device.h>
23
Matthew R. Ochs25b8e082018-01-03 16:55:26 -060024#include "backend.h"
25
Matthew R. Ochs17ead262015-10-21 15:15:37 -050026extern const struct file_operations cxlflash_cxl_fops;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050027
Matthew R. Ochs78ae0282017-04-12 14:13:50 -050028#define MAX_CONTEXT CXLFLASH_MAX_CONTEXT /* num contexts per afu */
Matthew R. Ochs565180722017-04-12 14:14:28 -050029#define MAX_FC_PORTS CXLFLASH_MAX_FC_PORTS /* max ports per AFU */
30#define LEGACY_FC_PORTS 2 /* legacy ports per AFU */
31
32#define CHAN2PORTBANK(_x) ((_x) >> ilog2(CXLFLASH_NUM_FC_PORTS_PER_BANK))
33#define CHAN2BANKPORT(_x) ((_x) & (CXLFLASH_NUM_FC_PORTS_PER_BANK - 1))
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050034
Matthew R. Ochs8fa4f172017-04-12 14:14:05 -050035#define CHAN2PORTMASK(_x) (1 << (_x)) /* channel to port mask */
36#define PORTMASK2CHAN(_x) (ilog2((_x))) /* port mask to channel */
37#define PORTNUM2CHAN(_x) ((_x) - 1) /* port number to channel */
38
Matthew R. Ochsfcc87e72017-04-12 14:15:20 -050039#define CXLFLASH_BLOCK_SIZE 4096 /* 4K blocks */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050040#define CXLFLASH_MAX_XFER_SIZE 16777216 /* 16MB transfer */
41#define CXLFLASH_MAX_SECTORS (CXLFLASH_MAX_XFER_SIZE/512) /* SCSI wants
Matthew R. Ochsfcc87e72017-04-12 14:15:20 -050042 * max_sectors
43 * in units of
44 * 512 byte
45 * sectors
46 */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050047
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050048#define MAX_RHT_PER_CONTEXT (PAGE_SIZE / sizeof(struct sisl_rht_entry))
49
50/* AFU command retry limit */
Matthew R. Ochsfcc87e72017-04-12 14:15:20 -050051#define MC_RETRY_CNT 5 /* Sufficient for SCSI and certain AFU errors */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050052
53/* Command management definitions */
Manoj N. Kumar83430832016-03-04 15:55:20 -060054#define CXLFLASH_MAX_CMDS 256
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050055#define CXLFLASH_MAX_CMDS_PER_LUN CXLFLASH_MAX_CMDS
56
Manoj N. Kumar83430832016-03-04 15:55:20 -060057/* RRQ for master issued cmds */
58#define NUM_RRQ_ENTRY CXLFLASH_MAX_CMDS
59
Matthew R. Ochs696d0b02017-01-11 19:19:33 -060060/* SQ for master issued cmds */
61#define NUM_SQ_ENTRY CXLFLASH_MAX_CMDS
62
Matthew R. Ochs30652672017-04-12 14:15:53 -050063/* Hardware queue definitions */
64#define CXLFLASH_DEF_HWQS 1
65#define CXLFLASH_MAX_HWQS 8
Uma Krishnanbfc0bab2017-04-12 14:15:42 -050066#define PRIMARY_HWQ 0
67
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050068
69static inline void check_sizes(void)
70{
Matthew R. Ochs565180722017-04-12 14:14:28 -050071 BUILD_BUG_ON_NOT_POWER_OF_2(CXLFLASH_NUM_FC_PORTS_PER_BANK);
Matthew R. Ochscd41e182017-04-12 14:15:11 -050072 BUILD_BUG_ON_NOT_POWER_OF_2(CXLFLASH_MAX_CMDS);
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050073}
74
75/* AFU defines a fixed size of 4K for command buffers (borrow 4K page define) */
76#define CMD_BUFSIZE SIZE_4K
77
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050078enum cxlflash_lr_state {
79 LINK_RESET_INVALID,
80 LINK_RESET_REQUIRED,
81 LINK_RESET_COMPLETE
82};
83
84enum cxlflash_init_state {
85 INIT_STATE_NONE,
86 INIT_STATE_PCI,
87 INIT_STATE_AFU,
Uma Krishnana834a362017-06-21 21:15:18 -050088 INIT_STATE_SCSI,
89 INIT_STATE_CDEV
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -050090};
91
Matthew R. Ochs5cdac812015-08-13 21:47:34 -050092enum cxlflash_state {
Matthew R. Ochs323e3342017-04-12 14:14:51 -050093 STATE_PROBING, /* Initial state during probe */
94 STATE_PROBED, /* Temporary state, probe completed but EEH occurred */
Matthew R. Ochs5cdac812015-08-13 21:47:34 -050095 STATE_NORMAL, /* Normal running state, everything good */
Matthew R. Ochs439e85c2015-10-21 15:12:00 -050096 STATE_RESET, /* Reset state, trying to reset/recover */
Matthew R. Ochs5cdac812015-08-13 21:47:34 -050097 STATE_FAILTERM /* Failed/terminating state, error out users/threads */
98};
99
Matthew R. Ochs1dd0c0e2017-04-12 14:16:02 -0500100enum cxlflash_hwq_mode {
101 HWQ_MODE_RR, /* Roundrobin (default) */
102 HWQ_MODE_TAG, /* Distribute based on block MQ tag */
103 HWQ_MODE_CPU, /* CPU affinity */
104 MAX_HWQ_MODE
105};
106
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500107/*
108 * Each context has its own set of resource handles that is visible
109 * only from that context.
110 */
111
112struct cxlflash_cfg {
113 struct afu *afu;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500114
Matthew R. Ochs25b8e082018-01-03 16:55:26 -0600115 const struct cxlflash_backend_ops *ops;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500116 struct pci_dev *dev;
117 struct pci_device_id *dev_id;
118 struct Scsi_Host *host;
Matthew R. Ochs78ae0282017-04-12 14:13:50 -0500119 int num_fc_ports;
Uma Krishnana834a362017-06-21 21:15:18 -0500120 struct cdev cdev;
121 struct device *chardev;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500122
123 ulong cxlflash_regs_pci;
124
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500125 struct work_struct work_q;
126 enum cxlflash_init_state init_state;
127 enum cxlflash_lr_state lr_state;
128 int lr_port;
Matthew R. Ochsef510742015-10-21 15:13:37 -0500129 atomic_t scan_host_needed;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500130
Uma Krishnanb0705452018-01-03 16:54:25 -0600131 void *afu_cookie;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500132
Matthew R. Ochs65be2c72015-08-13 21:47:43 -0500133 atomic_t recovery_threads;
134 struct mutex ctx_recovery_mutex;
135 struct mutex ctx_tbl_list_mutex;
Matthew R. Ochs0a27ae52015-10-21 15:11:52 -0500136 struct rw_semaphore ioctl_rwsem;
Matthew R. Ochs65be2c72015-08-13 21:47:43 -0500137 struct ctx_info *ctx_tbl[MAX_CONTEXT];
138 struct list_head ctx_err_recovery; /* contexts w/ recovery pending */
139 struct file_operations cxl_fops;
140
Matthew R. Ochs2cb79262015-08-13 21:47:53 -0500141 /* Parameters that are LUN table related */
Matthew R. Ochs78ae0282017-04-12 14:13:50 -0500142 int last_lun_index[MAX_FC_PORTS];
Matthew R. Ochs2cb79262015-08-13 21:47:53 -0500143 int promote_lun_index;
Matthew R. Ochs65be2c72015-08-13 21:47:43 -0500144 struct list_head lluns; /* list of llun_info structs */
145
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500146 wait_queue_head_t tmf_waitq;
Matthew R. Ochs018d1dc952015-10-21 15:13:21 -0500147 spinlock_t tmf_slock;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500148 bool tmf_active;
Matthew R. Ochs3223c012017-06-21 21:16:33 -0500149 bool ws_unmap; /* Write-same unmap supported */
Matthew R. Ochs439e85c2015-10-21 15:12:00 -0500150 wait_queue_head_t reset_waitq;
Matthew R. Ochs5cdac812015-08-13 21:47:34 -0500151 enum cxlflash_state state;
Uma Krishnan0b09e712017-06-21 21:14:17 -0500152 async_cookie_t async_reset_cookie;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500153};
154
155struct afu_cmd {
156 struct sisl_ioarcb rcb; /* IOARCB (cache line aligned) */
157 struct sisl_ioasa sa; /* IOASA must follow IOARCB */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500158 struct afu *parent;
Matthew R. Ochsfe7f9692016-11-28 18:43:18 -0600159 struct scsi_cmnd *scp;
Matthew R. Ochs9ba848a2016-11-28 18:42:42 -0600160 struct completion cevent;
Matthew R. Ochsf918b4a2017-04-12 14:12:55 -0500161 struct list_head queue;
Matthew R. Ochs1dd0c0e2017-04-12 14:16:02 -0500162 u32 hwq_index;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500163
Uma Krishnana1ea04b2017-06-21 21:14:56 -0500164 u8 cmd_tmf:1,
165 cmd_aborted:1;
166
Uma Krishnana002bf82017-06-21 21:14:43 -0500167 struct list_head list; /* Pending commands link */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500168
169 /* As per the SISLITE spec the IOARCB EA has to be 16-byte aligned.
170 * However for performance reasons the IOARCB/IOASA should be
171 * cache line aligned.
172 */
173} __aligned(cache_line_size());
174
Matthew R. Ochs5fbb96c82016-11-28 18:42:19 -0600175static inline struct afu_cmd *sc_to_afuc(struct scsi_cmnd *sc)
176{
177 return PTR_ALIGN(scsi_cmd_priv(sc), __alignof__(struct afu_cmd));
178}
179
Matthew R. Ochs479ad8e2017-06-21 21:16:44 -0500180static inline struct afu_cmd *sc_to_afuci(struct scsi_cmnd *sc)
181{
182 struct afu_cmd *afuc = sc_to_afuc(sc);
183
184 INIT_LIST_HEAD(&afuc->queue);
185 return afuc;
186}
187
Matthew R. Ochs5fbb96c82016-11-28 18:42:19 -0600188static inline struct afu_cmd *sc_to_afucz(struct scsi_cmnd *sc)
189{
190 struct afu_cmd *afuc = sc_to_afuc(sc);
191
192 memset(afuc, 0, sizeof(*afuc));
Matthew R. Ochs479ad8e2017-06-21 21:16:44 -0500193 return sc_to_afuci(sc);
Matthew R. Ochs5fbb96c82016-11-28 18:42:19 -0600194}
195
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500196struct hwq {
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500197 /* Stuff requiring alignment go first. */
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600198 struct sisl_ioarcb sq[NUM_SQ_ENTRY]; /* 16K SQ */
199 u64 rrq_entry[NUM_RRQ_ENTRY]; /* 2K RRQ */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500200
201 /* Beware of alignment till here. Preferably introduce new
202 * fields after this point
203 */
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500204 struct afu *afu;
Uma Krishnanb0705452018-01-03 16:54:25 -0600205 void *ctx_cookie;
Matthew R. Ochs1786f4a2015-10-21 15:14:48 -0500206 struct sisl_host_map __iomem *host_map; /* MC host map */
207 struct sisl_ctrl_map __iomem *ctrl_map; /* MC control map */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500208 ctx_hndl_t ctx_hndl; /* master's context handle */
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500209 u32 index; /* Index of this hwq */
Uma Krishnane11e0ff2018-03-26 11:29:56 -0500210 int num_irqs; /* Number of interrupts requested for context */
Uma Krishnana002bf82017-06-21 21:14:43 -0500211 struct list_head pending_cmds; /* Commands pending completion */
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600212
213 atomic_t hsq_credits;
Uma Krishnan66ea9bc2017-06-21 21:13:32 -0500214 spinlock_t hsq_slock; /* Hardware send queue lock */
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600215 struct sisl_ioarcb *hsq_start;
216 struct sisl_ioarcb *hsq_end;
217 struct sisl_ioarcb *hsq_curr;
Matthew R. Ochsf918b4a2017-04-12 14:12:55 -0500218 spinlock_t hrrq_slock;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500219 u64 *hrrq_start;
220 u64 *hrrq_end;
221 u64 *hrrq_curr;
222 bool toggle;
Uma Krishnand2d354a2018-03-26 11:35:42 -0500223 bool hrrq_online;
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500224
Uma Krishnan11f7b182016-11-28 18:41:45 -0600225 s64 room;
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500226
227 struct irq_poll irqpoll;
228} __aligned(cache_line_size());
229
230struct afu {
Matthew R. Ochs30652672017-04-12 14:15:53 -0500231 struct hwq hwqs[CXLFLASH_MAX_HWQS];
Uma Krishnanfb77e522018-03-26 11:30:37 -0500232 int (*send_cmd)(struct afu *afu, struct afu_cmd *cmd);
233 int (*context_reset)(struct hwq *hwq);
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500234
235 /* AFU HW */
236 struct cxlflash_afu_map __iomem *afu_map; /* entire MMIO map */
237
238 atomic_t cmds_active; /* Number of currently active AFU commands */
Matthew R. Ochse63a8d82018-05-11 14:05:37 -0500239 struct mutex sync_active; /* Mutex to serialize AFU commands */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500240 u64 hb;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500241 u32 internal_lun; /* User-desired LUN mode for this AFU */
Matthew R. Ochs1dd0c0e2017-04-12 14:16:02 -0500242
Matthew R. Ochs30652672017-04-12 14:15:53 -0500243 u32 num_hwqs; /* Number of hardware queues */
244 u32 desired_hwqs; /* Desired h/w queues, effective on AFU reset */
Matthew R. Ochs1dd0c0e2017-04-12 14:16:02 -0500245 enum cxlflash_hwq_mode hwq_mode; /* Steering mode for h/w queues */
246 u32 hwq_rr_count; /* Count to distribute traffic for roundrobin */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500247
Matthew R. Ochse5ce0672015-10-21 15:14:01 -0500248 char version[16];
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500249 u64 interface_version;
250
Matthew R. Ochscba06e62017-04-12 14:13:20 -0500251 u32 irqpoll_weight;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500252 struct cxlflash_cfg *parent; /* Pointer back to parent cxlflash_cfg */
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500253};
254
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500255static inline struct hwq *get_hwq(struct afu *afu, u32 index)
256{
Matthew R. Ochs30652672017-04-12 14:15:53 -0500257 WARN_ON(index >= CXLFLASH_MAX_HWQS);
Uma Krishnanbfc0bab2017-04-12 14:15:42 -0500258
259 return &afu->hwqs[index];
260}
261
Matthew R. Ochscba06e62017-04-12 14:13:20 -0500262static inline bool afu_is_irqpoll_enabled(struct afu *afu)
263{
264 return !!afu->irqpoll_weight;
265}
266
Matthew R. Ochsefa1c812017-06-21 21:16:02 -0500267static inline bool afu_has_cap(struct afu *afu, u64 cap)
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600268{
269 u64 afu_cap = afu->interface_version >> SISL_INTVER_CAP_SHIFT;
270
Matthew R. Ochsefa1c812017-06-21 21:16:02 -0500271 return afu_cap & cap;
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600272}
273
Uma Krishnan23239ee2018-03-26 11:34:42 -0500274static inline bool afu_is_ocxl_lisn(struct afu *afu)
275{
276 return afu_has_cap(afu, SISL_INTVER_CAP_OCXL_LISN);
277}
278
Matthew R. Ochsbc88ac42017-06-21 21:16:22 -0500279static inline bool afu_is_afu_debug(struct afu *afu)
280{
281 return afu_has_cap(afu, SISL_INTVER_CAP_AFU_DEBUG);
282}
283
Matthew R. Ochs9cf43a32017-06-21 21:16:13 -0500284static inline bool afu_is_lun_provision(struct afu *afu)
285{
286 return afu_has_cap(afu, SISL_INTVER_CAP_LUN_PROVISION);
287}
288
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600289static inline bool afu_is_sq_cmd_mode(struct afu *afu)
290{
Matthew R. Ochsefa1c812017-06-21 21:16:02 -0500291 return afu_has_cap(afu, SISL_INTVER_CAP_SQ_CMD_MODE);
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600292}
293
294static inline bool afu_is_ioarrin_cmd_mode(struct afu *afu)
295{
Matthew R. Ochsefa1c812017-06-21 21:16:02 -0500296 return afu_has_cap(afu, SISL_INTVER_CAP_IOARRIN_CMD_MODE);
Matthew R. Ochs696d0b02017-01-11 19:19:33 -0600297}
298
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500299static inline u64 lun_to_lunid(u64 lun)
300{
Matthew R. Ochs1786f4a2015-10-21 15:14:48 -0500301 __be64 lun_id;
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500302
303 int_to_scsilun(lun, (struct scsi_lun *)&lun_id);
Matthew R. Ochs1786f4a2015-10-21 15:14:48 -0500304 return be64_to_cpu(lun_id);
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500305}
306
Matthew R. Ochs565180722017-04-12 14:14:28 -0500307static inline struct fc_port_bank __iomem *get_fc_port_bank(
308 struct cxlflash_cfg *cfg, int i)
Matthew R. Ochs0aa14882017-04-12 14:14:17 -0500309{
310 struct afu *afu = cfg->afu;
311
Matthew R. Ochs565180722017-04-12 14:14:28 -0500312 return &afu->afu_map->global.bank[CHAN2PORTBANK(i)];
313}
314
315static inline __be64 __iomem *get_fc_port_regs(struct cxlflash_cfg *cfg, int i)
316{
317 struct fc_port_bank __iomem *fcpb = get_fc_port_bank(cfg, i);
318
319 return &fcpb->fc_port_regs[CHAN2BANKPORT(i)][0];
Matthew R. Ochs0aa14882017-04-12 14:14:17 -0500320}
321
322static inline __be64 __iomem *get_fc_port_luns(struct cxlflash_cfg *cfg, int i)
323{
Matthew R. Ochs565180722017-04-12 14:14:28 -0500324 struct fc_port_bank __iomem *fcpb = get_fc_port_bank(cfg, i);
Matthew R. Ochs0aa14882017-04-12 14:14:17 -0500325
Matthew R. Ochs565180722017-04-12 14:14:28 -0500326 return &fcpb->fc_port_luns[CHAN2BANKPORT(i)][0];
Matthew R. Ochs0aa14882017-04-12 14:14:17 -0500327}
328
Matthew R. Ochsfcc87e72017-04-12 14:15:20 -0500329int cxlflash_afu_sync(struct afu *afu, ctx_hndl_t c, res_hndl_t r, u8 mode);
Matthew R. Ochs65be2c72015-08-13 21:47:43 -0500330void cxlflash_list_init(void);
331void cxlflash_term_global_luns(void);
332void cxlflash_free_errpage(void);
Nathan Chancellor6f4e6262019-02-07 09:07:20 -0700333int cxlflash_ioctl(struct scsi_device *sdev, unsigned int cmd,
334 void __user *arg);
Matthew R. Ochsfcc87e72017-04-12 14:15:20 -0500335void cxlflash_stop_term_user_contexts(struct cxlflash_cfg *cfg);
336int cxlflash_mark_contexts_error(struct cxlflash_cfg *cfg);
337void cxlflash_term_local_luns(struct cxlflash_cfg *cfg);
338void cxlflash_restore_luntable(struct cxlflash_cfg *cfg);
Matthew R. Ochs65be2c72015-08-13 21:47:43 -0500339
Matthew R. Ochsc21e0bb2015-06-09 17:15:52 -0500340#endif /* ifndef _CXLFLASH_COMMON_H */