Thomas Gleixner | 2874c5f | 2019-05-27 08:55:01 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-or-later */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 2 | /* |
| 3 | * CXL Flash Device Driver |
| 4 | * |
| 5 | * Written by: Manoj N. Kumar <manoj@linux.vnet.ibm.com>, IBM Corporation |
| 6 | * Matthew R. Ochs <mrochs@linux.vnet.ibm.com>, IBM Corporation |
| 7 | * |
| 8 | * Copyright (C) 2015 IBM Corporation |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | #ifndef _CXLFLASH_COMMON_H |
| 12 | #define _CXLFLASH_COMMON_H |
| 13 | |
Uma Krishnan | 0b09e71 | 2017-06-21 21:14:17 -0500 | [diff] [blame] | 14 | #include <linux/async.h> |
Uma Krishnan | a834a36 | 2017-06-21 21:15:18 -0500 | [diff] [blame] | 15 | #include <linux/cdev.h> |
Matthew R. Ochs | cba06e6 | 2017-04-12 14:13:20 -0500 | [diff] [blame] | 16 | #include <linux/irq_poll.h> |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 17 | #include <linux/list.h> |
Matthew R. Ochs | 0a27ae5 | 2015-10-21 15:11:52 -0500 | [diff] [blame] | 18 | #include <linux/rwsem.h> |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 19 | #include <linux/types.h> |
| 20 | #include <scsi/scsi.h> |
Matthew R. Ochs | 5fbb96c8 | 2016-11-28 18:42:19 -0600 | [diff] [blame] | 21 | #include <scsi/scsi_cmnd.h> |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 22 | #include <scsi/scsi_device.h> |
| 23 | |
Matthew R. Ochs | 25b8e08 | 2018-01-03 16:55:26 -0600 | [diff] [blame] | 24 | #include "backend.h" |
| 25 | |
Matthew R. Ochs | 17ead26 | 2015-10-21 15:15:37 -0500 | [diff] [blame] | 26 | extern const struct file_operations cxlflash_cxl_fops; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 27 | |
Matthew R. Ochs | 78ae028 | 2017-04-12 14:13:50 -0500 | [diff] [blame] | 28 | #define MAX_CONTEXT CXLFLASH_MAX_CONTEXT /* num contexts per afu */ |
Matthew R. Ochs | 56518072 | 2017-04-12 14:14:28 -0500 | [diff] [blame] | 29 | #define MAX_FC_PORTS CXLFLASH_MAX_FC_PORTS /* max ports per AFU */ |
| 30 | #define LEGACY_FC_PORTS 2 /* legacy ports per AFU */ |
| 31 | |
| 32 | #define CHAN2PORTBANK(_x) ((_x) >> ilog2(CXLFLASH_NUM_FC_PORTS_PER_BANK)) |
| 33 | #define CHAN2BANKPORT(_x) ((_x) & (CXLFLASH_NUM_FC_PORTS_PER_BANK - 1)) |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 34 | |
Matthew R. Ochs | 8fa4f17 | 2017-04-12 14:14:05 -0500 | [diff] [blame] | 35 | #define CHAN2PORTMASK(_x) (1 << (_x)) /* channel to port mask */ |
| 36 | #define PORTMASK2CHAN(_x) (ilog2((_x))) /* port mask to channel */ |
| 37 | #define PORTNUM2CHAN(_x) ((_x) - 1) /* port number to channel */ |
| 38 | |
Matthew R. Ochs | fcc87e7 | 2017-04-12 14:15:20 -0500 | [diff] [blame] | 39 | #define CXLFLASH_BLOCK_SIZE 4096 /* 4K blocks */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 40 | #define CXLFLASH_MAX_XFER_SIZE 16777216 /* 16MB transfer */ |
| 41 | #define CXLFLASH_MAX_SECTORS (CXLFLASH_MAX_XFER_SIZE/512) /* SCSI wants |
Matthew R. Ochs | fcc87e7 | 2017-04-12 14:15:20 -0500 | [diff] [blame] | 42 | * max_sectors |
| 43 | * in units of |
| 44 | * 512 byte |
| 45 | * sectors |
| 46 | */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 47 | |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 48 | #define MAX_RHT_PER_CONTEXT (PAGE_SIZE / sizeof(struct sisl_rht_entry)) |
| 49 | |
| 50 | /* AFU command retry limit */ |
Matthew R. Ochs | fcc87e7 | 2017-04-12 14:15:20 -0500 | [diff] [blame] | 51 | #define MC_RETRY_CNT 5 /* Sufficient for SCSI and certain AFU errors */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 52 | |
| 53 | /* Command management definitions */ |
Manoj N. Kumar | 8343083 | 2016-03-04 15:55:20 -0600 | [diff] [blame] | 54 | #define CXLFLASH_MAX_CMDS 256 |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 55 | #define CXLFLASH_MAX_CMDS_PER_LUN CXLFLASH_MAX_CMDS |
| 56 | |
Manoj N. Kumar | 8343083 | 2016-03-04 15:55:20 -0600 | [diff] [blame] | 57 | /* RRQ for master issued cmds */ |
| 58 | #define NUM_RRQ_ENTRY CXLFLASH_MAX_CMDS |
| 59 | |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 60 | /* SQ for master issued cmds */ |
| 61 | #define NUM_SQ_ENTRY CXLFLASH_MAX_CMDS |
| 62 | |
Matthew R. Ochs | 3065267 | 2017-04-12 14:15:53 -0500 | [diff] [blame] | 63 | /* Hardware queue definitions */ |
| 64 | #define CXLFLASH_DEF_HWQS 1 |
| 65 | #define CXLFLASH_MAX_HWQS 8 |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 66 | #define PRIMARY_HWQ 0 |
| 67 | |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 68 | |
| 69 | static inline void check_sizes(void) |
| 70 | { |
Matthew R. Ochs | 56518072 | 2017-04-12 14:14:28 -0500 | [diff] [blame] | 71 | BUILD_BUG_ON_NOT_POWER_OF_2(CXLFLASH_NUM_FC_PORTS_PER_BANK); |
Matthew R. Ochs | cd41e18 | 2017-04-12 14:15:11 -0500 | [diff] [blame] | 72 | BUILD_BUG_ON_NOT_POWER_OF_2(CXLFLASH_MAX_CMDS); |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 73 | } |
| 74 | |
| 75 | /* AFU defines a fixed size of 4K for command buffers (borrow 4K page define) */ |
| 76 | #define CMD_BUFSIZE SIZE_4K |
| 77 | |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 78 | enum cxlflash_lr_state { |
| 79 | LINK_RESET_INVALID, |
| 80 | LINK_RESET_REQUIRED, |
| 81 | LINK_RESET_COMPLETE |
| 82 | }; |
| 83 | |
| 84 | enum cxlflash_init_state { |
| 85 | INIT_STATE_NONE, |
| 86 | INIT_STATE_PCI, |
| 87 | INIT_STATE_AFU, |
Uma Krishnan | a834a36 | 2017-06-21 21:15:18 -0500 | [diff] [blame] | 88 | INIT_STATE_SCSI, |
| 89 | INIT_STATE_CDEV |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 90 | }; |
| 91 | |
Matthew R. Ochs | 5cdac81 | 2015-08-13 21:47:34 -0500 | [diff] [blame] | 92 | enum cxlflash_state { |
Matthew R. Ochs | 323e334 | 2017-04-12 14:14:51 -0500 | [diff] [blame] | 93 | STATE_PROBING, /* Initial state during probe */ |
| 94 | STATE_PROBED, /* Temporary state, probe completed but EEH occurred */ |
Matthew R. Ochs | 5cdac81 | 2015-08-13 21:47:34 -0500 | [diff] [blame] | 95 | STATE_NORMAL, /* Normal running state, everything good */ |
Matthew R. Ochs | 439e85c | 2015-10-21 15:12:00 -0500 | [diff] [blame] | 96 | STATE_RESET, /* Reset state, trying to reset/recover */ |
Matthew R. Ochs | 5cdac81 | 2015-08-13 21:47:34 -0500 | [diff] [blame] | 97 | STATE_FAILTERM /* Failed/terminating state, error out users/threads */ |
| 98 | }; |
| 99 | |
Matthew R. Ochs | 1dd0c0e | 2017-04-12 14:16:02 -0500 | [diff] [blame] | 100 | enum cxlflash_hwq_mode { |
| 101 | HWQ_MODE_RR, /* Roundrobin (default) */ |
| 102 | HWQ_MODE_TAG, /* Distribute based on block MQ tag */ |
| 103 | HWQ_MODE_CPU, /* CPU affinity */ |
| 104 | MAX_HWQ_MODE |
| 105 | }; |
| 106 | |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 107 | /* |
| 108 | * Each context has its own set of resource handles that is visible |
| 109 | * only from that context. |
| 110 | */ |
| 111 | |
| 112 | struct cxlflash_cfg { |
| 113 | struct afu *afu; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 114 | |
Matthew R. Ochs | 25b8e08 | 2018-01-03 16:55:26 -0600 | [diff] [blame] | 115 | const struct cxlflash_backend_ops *ops; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 116 | struct pci_dev *dev; |
| 117 | struct pci_device_id *dev_id; |
| 118 | struct Scsi_Host *host; |
Matthew R. Ochs | 78ae028 | 2017-04-12 14:13:50 -0500 | [diff] [blame] | 119 | int num_fc_ports; |
Uma Krishnan | a834a36 | 2017-06-21 21:15:18 -0500 | [diff] [blame] | 120 | struct cdev cdev; |
| 121 | struct device *chardev; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 122 | |
| 123 | ulong cxlflash_regs_pci; |
| 124 | |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 125 | struct work_struct work_q; |
| 126 | enum cxlflash_init_state init_state; |
| 127 | enum cxlflash_lr_state lr_state; |
| 128 | int lr_port; |
Matthew R. Ochs | ef51074 | 2015-10-21 15:13:37 -0500 | [diff] [blame] | 129 | atomic_t scan_host_needed; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 130 | |
Uma Krishnan | b070545 | 2018-01-03 16:54:25 -0600 | [diff] [blame] | 131 | void *afu_cookie; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 132 | |
Matthew R. Ochs | 65be2c7 | 2015-08-13 21:47:43 -0500 | [diff] [blame] | 133 | atomic_t recovery_threads; |
| 134 | struct mutex ctx_recovery_mutex; |
| 135 | struct mutex ctx_tbl_list_mutex; |
Matthew R. Ochs | 0a27ae5 | 2015-10-21 15:11:52 -0500 | [diff] [blame] | 136 | struct rw_semaphore ioctl_rwsem; |
Matthew R. Ochs | 65be2c7 | 2015-08-13 21:47:43 -0500 | [diff] [blame] | 137 | struct ctx_info *ctx_tbl[MAX_CONTEXT]; |
| 138 | struct list_head ctx_err_recovery; /* contexts w/ recovery pending */ |
| 139 | struct file_operations cxl_fops; |
| 140 | |
Matthew R. Ochs | 2cb7926 | 2015-08-13 21:47:53 -0500 | [diff] [blame] | 141 | /* Parameters that are LUN table related */ |
Matthew R. Ochs | 78ae028 | 2017-04-12 14:13:50 -0500 | [diff] [blame] | 142 | int last_lun_index[MAX_FC_PORTS]; |
Matthew R. Ochs | 2cb7926 | 2015-08-13 21:47:53 -0500 | [diff] [blame] | 143 | int promote_lun_index; |
Matthew R. Ochs | 65be2c7 | 2015-08-13 21:47:43 -0500 | [diff] [blame] | 144 | struct list_head lluns; /* list of llun_info structs */ |
| 145 | |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 146 | wait_queue_head_t tmf_waitq; |
Matthew R. Ochs | 018d1dc95 | 2015-10-21 15:13:21 -0500 | [diff] [blame] | 147 | spinlock_t tmf_slock; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 148 | bool tmf_active; |
Matthew R. Ochs | 3223c01 | 2017-06-21 21:16:33 -0500 | [diff] [blame] | 149 | bool ws_unmap; /* Write-same unmap supported */ |
Matthew R. Ochs | 439e85c | 2015-10-21 15:12:00 -0500 | [diff] [blame] | 150 | wait_queue_head_t reset_waitq; |
Matthew R. Ochs | 5cdac81 | 2015-08-13 21:47:34 -0500 | [diff] [blame] | 151 | enum cxlflash_state state; |
Uma Krishnan | 0b09e71 | 2017-06-21 21:14:17 -0500 | [diff] [blame] | 152 | async_cookie_t async_reset_cookie; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 153 | }; |
| 154 | |
| 155 | struct afu_cmd { |
| 156 | struct sisl_ioarcb rcb; /* IOARCB (cache line aligned) */ |
| 157 | struct sisl_ioasa sa; /* IOASA must follow IOARCB */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 158 | struct afu *parent; |
Matthew R. Ochs | fe7f969 | 2016-11-28 18:43:18 -0600 | [diff] [blame] | 159 | struct scsi_cmnd *scp; |
Matthew R. Ochs | 9ba848a | 2016-11-28 18:42:42 -0600 | [diff] [blame] | 160 | struct completion cevent; |
Matthew R. Ochs | f918b4a | 2017-04-12 14:12:55 -0500 | [diff] [blame] | 161 | struct list_head queue; |
Matthew R. Ochs | 1dd0c0e | 2017-04-12 14:16:02 -0500 | [diff] [blame] | 162 | u32 hwq_index; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 163 | |
Uma Krishnan | a1ea04b | 2017-06-21 21:14:56 -0500 | [diff] [blame] | 164 | u8 cmd_tmf:1, |
| 165 | cmd_aborted:1; |
| 166 | |
Uma Krishnan | a002bf8 | 2017-06-21 21:14:43 -0500 | [diff] [blame] | 167 | struct list_head list; /* Pending commands link */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 168 | |
| 169 | /* As per the SISLITE spec the IOARCB EA has to be 16-byte aligned. |
| 170 | * However for performance reasons the IOARCB/IOASA should be |
| 171 | * cache line aligned. |
| 172 | */ |
| 173 | } __aligned(cache_line_size()); |
| 174 | |
Matthew R. Ochs | 5fbb96c8 | 2016-11-28 18:42:19 -0600 | [diff] [blame] | 175 | static inline struct afu_cmd *sc_to_afuc(struct scsi_cmnd *sc) |
| 176 | { |
| 177 | return PTR_ALIGN(scsi_cmd_priv(sc), __alignof__(struct afu_cmd)); |
| 178 | } |
| 179 | |
Matthew R. Ochs | 479ad8e | 2017-06-21 21:16:44 -0500 | [diff] [blame] | 180 | static inline struct afu_cmd *sc_to_afuci(struct scsi_cmnd *sc) |
| 181 | { |
| 182 | struct afu_cmd *afuc = sc_to_afuc(sc); |
| 183 | |
| 184 | INIT_LIST_HEAD(&afuc->queue); |
| 185 | return afuc; |
| 186 | } |
| 187 | |
Matthew R. Ochs | 5fbb96c8 | 2016-11-28 18:42:19 -0600 | [diff] [blame] | 188 | static inline struct afu_cmd *sc_to_afucz(struct scsi_cmnd *sc) |
| 189 | { |
| 190 | struct afu_cmd *afuc = sc_to_afuc(sc); |
| 191 | |
| 192 | memset(afuc, 0, sizeof(*afuc)); |
Matthew R. Ochs | 479ad8e | 2017-06-21 21:16:44 -0500 | [diff] [blame] | 193 | return sc_to_afuci(sc); |
Matthew R. Ochs | 5fbb96c8 | 2016-11-28 18:42:19 -0600 | [diff] [blame] | 194 | } |
| 195 | |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 196 | struct hwq { |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 197 | /* Stuff requiring alignment go first. */ |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 198 | struct sisl_ioarcb sq[NUM_SQ_ENTRY]; /* 16K SQ */ |
| 199 | u64 rrq_entry[NUM_RRQ_ENTRY]; /* 2K RRQ */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 200 | |
| 201 | /* Beware of alignment till here. Preferably introduce new |
| 202 | * fields after this point |
| 203 | */ |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 204 | struct afu *afu; |
Uma Krishnan | b070545 | 2018-01-03 16:54:25 -0600 | [diff] [blame] | 205 | void *ctx_cookie; |
Matthew R. Ochs | 1786f4a | 2015-10-21 15:14:48 -0500 | [diff] [blame] | 206 | struct sisl_host_map __iomem *host_map; /* MC host map */ |
| 207 | struct sisl_ctrl_map __iomem *ctrl_map; /* MC control map */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 208 | ctx_hndl_t ctx_hndl; /* master's context handle */ |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 209 | u32 index; /* Index of this hwq */ |
Uma Krishnan | e11e0ff | 2018-03-26 11:29:56 -0500 | [diff] [blame] | 210 | int num_irqs; /* Number of interrupts requested for context */ |
Uma Krishnan | a002bf8 | 2017-06-21 21:14:43 -0500 | [diff] [blame] | 211 | struct list_head pending_cmds; /* Commands pending completion */ |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 212 | |
| 213 | atomic_t hsq_credits; |
Uma Krishnan | 66ea9bc | 2017-06-21 21:13:32 -0500 | [diff] [blame] | 214 | spinlock_t hsq_slock; /* Hardware send queue lock */ |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 215 | struct sisl_ioarcb *hsq_start; |
| 216 | struct sisl_ioarcb *hsq_end; |
| 217 | struct sisl_ioarcb *hsq_curr; |
Matthew R. Ochs | f918b4a | 2017-04-12 14:12:55 -0500 | [diff] [blame] | 218 | spinlock_t hrrq_slock; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 219 | u64 *hrrq_start; |
| 220 | u64 *hrrq_end; |
| 221 | u64 *hrrq_curr; |
| 222 | bool toggle; |
Uma Krishnan | d2d354a | 2018-03-26 11:35:42 -0500 | [diff] [blame] | 223 | bool hrrq_online; |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 224 | |
Uma Krishnan | 11f7b18 | 2016-11-28 18:41:45 -0600 | [diff] [blame] | 225 | s64 room; |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 226 | |
| 227 | struct irq_poll irqpoll; |
| 228 | } __aligned(cache_line_size()); |
| 229 | |
| 230 | struct afu { |
Matthew R. Ochs | 3065267 | 2017-04-12 14:15:53 -0500 | [diff] [blame] | 231 | struct hwq hwqs[CXLFLASH_MAX_HWQS]; |
Uma Krishnan | fb77e52 | 2018-03-26 11:30:37 -0500 | [diff] [blame] | 232 | int (*send_cmd)(struct afu *afu, struct afu_cmd *cmd); |
| 233 | int (*context_reset)(struct hwq *hwq); |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 234 | |
| 235 | /* AFU HW */ |
| 236 | struct cxlflash_afu_map __iomem *afu_map; /* entire MMIO map */ |
| 237 | |
| 238 | atomic_t cmds_active; /* Number of currently active AFU commands */ |
Matthew R. Ochs | e63a8d8 | 2018-05-11 14:05:37 -0500 | [diff] [blame] | 239 | struct mutex sync_active; /* Mutex to serialize AFU commands */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 240 | u64 hb; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 241 | u32 internal_lun; /* User-desired LUN mode for this AFU */ |
Matthew R. Ochs | 1dd0c0e | 2017-04-12 14:16:02 -0500 | [diff] [blame] | 242 | |
Matthew R. Ochs | 3065267 | 2017-04-12 14:15:53 -0500 | [diff] [blame] | 243 | u32 num_hwqs; /* Number of hardware queues */ |
| 244 | u32 desired_hwqs; /* Desired h/w queues, effective on AFU reset */ |
Matthew R. Ochs | 1dd0c0e | 2017-04-12 14:16:02 -0500 | [diff] [blame] | 245 | enum cxlflash_hwq_mode hwq_mode; /* Steering mode for h/w queues */ |
| 246 | u32 hwq_rr_count; /* Count to distribute traffic for roundrobin */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 247 | |
Matthew R. Ochs | e5ce067 | 2015-10-21 15:14:01 -0500 | [diff] [blame] | 248 | char version[16]; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 249 | u64 interface_version; |
| 250 | |
Matthew R. Ochs | cba06e6 | 2017-04-12 14:13:20 -0500 | [diff] [blame] | 251 | u32 irqpoll_weight; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 252 | struct cxlflash_cfg *parent; /* Pointer back to parent cxlflash_cfg */ |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 253 | }; |
| 254 | |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 255 | static inline struct hwq *get_hwq(struct afu *afu, u32 index) |
| 256 | { |
Matthew R. Ochs | 3065267 | 2017-04-12 14:15:53 -0500 | [diff] [blame] | 257 | WARN_ON(index >= CXLFLASH_MAX_HWQS); |
Uma Krishnan | bfc0bab | 2017-04-12 14:15:42 -0500 | [diff] [blame] | 258 | |
| 259 | return &afu->hwqs[index]; |
| 260 | } |
| 261 | |
Matthew R. Ochs | cba06e6 | 2017-04-12 14:13:20 -0500 | [diff] [blame] | 262 | static inline bool afu_is_irqpoll_enabled(struct afu *afu) |
| 263 | { |
| 264 | return !!afu->irqpoll_weight; |
| 265 | } |
| 266 | |
Matthew R. Ochs | efa1c81 | 2017-06-21 21:16:02 -0500 | [diff] [blame] | 267 | static inline bool afu_has_cap(struct afu *afu, u64 cap) |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 268 | { |
| 269 | u64 afu_cap = afu->interface_version >> SISL_INTVER_CAP_SHIFT; |
| 270 | |
Matthew R. Ochs | efa1c81 | 2017-06-21 21:16:02 -0500 | [diff] [blame] | 271 | return afu_cap & cap; |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 272 | } |
| 273 | |
Uma Krishnan | 23239ee | 2018-03-26 11:34:42 -0500 | [diff] [blame] | 274 | static inline bool afu_is_ocxl_lisn(struct afu *afu) |
| 275 | { |
| 276 | return afu_has_cap(afu, SISL_INTVER_CAP_OCXL_LISN); |
| 277 | } |
| 278 | |
Matthew R. Ochs | bc88ac4 | 2017-06-21 21:16:22 -0500 | [diff] [blame] | 279 | static inline bool afu_is_afu_debug(struct afu *afu) |
| 280 | { |
| 281 | return afu_has_cap(afu, SISL_INTVER_CAP_AFU_DEBUG); |
| 282 | } |
| 283 | |
Matthew R. Ochs | 9cf43a3 | 2017-06-21 21:16:13 -0500 | [diff] [blame] | 284 | static inline bool afu_is_lun_provision(struct afu *afu) |
| 285 | { |
| 286 | return afu_has_cap(afu, SISL_INTVER_CAP_LUN_PROVISION); |
| 287 | } |
| 288 | |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 289 | static inline bool afu_is_sq_cmd_mode(struct afu *afu) |
| 290 | { |
Matthew R. Ochs | efa1c81 | 2017-06-21 21:16:02 -0500 | [diff] [blame] | 291 | return afu_has_cap(afu, SISL_INTVER_CAP_SQ_CMD_MODE); |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 292 | } |
| 293 | |
| 294 | static inline bool afu_is_ioarrin_cmd_mode(struct afu *afu) |
| 295 | { |
Matthew R. Ochs | efa1c81 | 2017-06-21 21:16:02 -0500 | [diff] [blame] | 296 | return afu_has_cap(afu, SISL_INTVER_CAP_IOARRIN_CMD_MODE); |
Matthew R. Ochs | 696d0b0 | 2017-01-11 19:19:33 -0600 | [diff] [blame] | 297 | } |
| 298 | |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 299 | static inline u64 lun_to_lunid(u64 lun) |
| 300 | { |
Matthew R. Ochs | 1786f4a | 2015-10-21 15:14:48 -0500 | [diff] [blame] | 301 | __be64 lun_id; |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 302 | |
| 303 | int_to_scsilun(lun, (struct scsi_lun *)&lun_id); |
Matthew R. Ochs | 1786f4a | 2015-10-21 15:14:48 -0500 | [diff] [blame] | 304 | return be64_to_cpu(lun_id); |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 305 | } |
| 306 | |
Matthew R. Ochs | 56518072 | 2017-04-12 14:14:28 -0500 | [diff] [blame] | 307 | static inline struct fc_port_bank __iomem *get_fc_port_bank( |
| 308 | struct cxlflash_cfg *cfg, int i) |
Matthew R. Ochs | 0aa1488 | 2017-04-12 14:14:17 -0500 | [diff] [blame] | 309 | { |
| 310 | struct afu *afu = cfg->afu; |
| 311 | |
Matthew R. Ochs | 56518072 | 2017-04-12 14:14:28 -0500 | [diff] [blame] | 312 | return &afu->afu_map->global.bank[CHAN2PORTBANK(i)]; |
| 313 | } |
| 314 | |
| 315 | static inline __be64 __iomem *get_fc_port_regs(struct cxlflash_cfg *cfg, int i) |
| 316 | { |
| 317 | struct fc_port_bank __iomem *fcpb = get_fc_port_bank(cfg, i); |
| 318 | |
| 319 | return &fcpb->fc_port_regs[CHAN2BANKPORT(i)][0]; |
Matthew R. Ochs | 0aa1488 | 2017-04-12 14:14:17 -0500 | [diff] [blame] | 320 | } |
| 321 | |
| 322 | static inline __be64 __iomem *get_fc_port_luns(struct cxlflash_cfg *cfg, int i) |
| 323 | { |
Matthew R. Ochs | 56518072 | 2017-04-12 14:14:28 -0500 | [diff] [blame] | 324 | struct fc_port_bank __iomem *fcpb = get_fc_port_bank(cfg, i); |
Matthew R. Ochs | 0aa1488 | 2017-04-12 14:14:17 -0500 | [diff] [blame] | 325 | |
Matthew R. Ochs | 56518072 | 2017-04-12 14:14:28 -0500 | [diff] [blame] | 326 | return &fcpb->fc_port_luns[CHAN2BANKPORT(i)][0]; |
Matthew R. Ochs | 0aa1488 | 2017-04-12 14:14:17 -0500 | [diff] [blame] | 327 | } |
| 328 | |
Matthew R. Ochs | fcc87e7 | 2017-04-12 14:15:20 -0500 | [diff] [blame] | 329 | int cxlflash_afu_sync(struct afu *afu, ctx_hndl_t c, res_hndl_t r, u8 mode); |
Matthew R. Ochs | 65be2c7 | 2015-08-13 21:47:43 -0500 | [diff] [blame] | 330 | void cxlflash_list_init(void); |
| 331 | void cxlflash_term_global_luns(void); |
| 332 | void cxlflash_free_errpage(void); |
Nathan Chancellor | 6f4e626 | 2019-02-07 09:07:20 -0700 | [diff] [blame] | 333 | int cxlflash_ioctl(struct scsi_device *sdev, unsigned int cmd, |
| 334 | void __user *arg); |
Matthew R. Ochs | fcc87e7 | 2017-04-12 14:15:20 -0500 | [diff] [blame] | 335 | void cxlflash_stop_term_user_contexts(struct cxlflash_cfg *cfg); |
| 336 | int cxlflash_mark_contexts_error(struct cxlflash_cfg *cfg); |
| 337 | void cxlflash_term_local_luns(struct cxlflash_cfg *cfg); |
| 338 | void cxlflash_restore_luntable(struct cxlflash_cfg *cfg); |
Matthew R. Ochs | 65be2c7 | 2015-08-13 21:47:43 -0500 | [diff] [blame] | 339 | |
Matthew R. Ochs | c21e0bb | 2015-06-09 17:15:52 -0500 | [diff] [blame] | 340 | #endif /* ifndef _CXLFLASH_COMMON_H */ |