James Bottomley | 2908d77 | 2006-08-29 09:22:51 -0500 | [diff] [blame] | 1 | /* |
| 2 | * Aic94xx SAS/SATA driver sequencer interface. |
| 3 | * |
| 4 | * Copyright (C) 2005 Adaptec, Inc. All rights reserved. |
| 5 | * Copyright (C) 2005 Luben Tuikov <luben_tuikov@adaptec.com> |
| 6 | * |
| 7 | * Parts of this code adapted from David Chaw's adp94xx_seq.c. |
| 8 | * |
| 9 | * This file is licensed under GPLv2. |
| 10 | * |
| 11 | * This file is part of the aic94xx driver. |
| 12 | * |
| 13 | * The aic94xx driver is free software; you can redistribute it and/or |
| 14 | * modify it under the terms of the GNU General Public License as |
| 15 | * published by the Free Software Foundation; version 2 of the |
| 16 | * License. |
| 17 | * |
| 18 | * The aic94xx driver is distributed in the hope that it will be useful, |
| 19 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 20 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 21 | * General Public License for more details. |
| 22 | * |
| 23 | * You should have received a copy of the GNU General Public License |
| 24 | * along with the aic94xx driver; if not, write to the Free Software |
| 25 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| 26 | * |
| 27 | */ |
| 28 | |
| 29 | #include <linux/delay.h> |
| 30 | #include <linux/pci.h> |
James Bottomley | bc229b36 | 2006-08-28 17:08:21 -0500 | [diff] [blame] | 31 | #include <linux/module.h> |
James Bottomley | 2908d77 | 2006-08-29 09:22:51 -0500 | [diff] [blame] | 32 | #include <linux/firmware.h> |
| 33 | #include "aic94xx_reg.h" |
| 34 | #include "aic94xx_hwi.h" |
| 35 | |
| 36 | #include "aic94xx_seq.h" |
| 37 | #include "aic94xx_dump.h" |
| 38 | |
| 39 | /* It takes no more than 0.05 us for an instruction |
| 40 | * to complete. So waiting for 1 us should be more than |
| 41 | * plenty. |
| 42 | */ |
| 43 | #define PAUSE_DELAY 1 |
| 44 | #define PAUSE_TRIES 1000 |
| 45 | |
| 46 | static const struct firmware *sequencer_fw; |
| 47 | static const char *sequencer_version; |
| 48 | static u16 cseq_vecs[CSEQ_NUM_VECS], lseq_vecs[LSEQ_NUM_VECS], mode2_task, |
| 49 | cseq_idle_loop, lseq_idle_loop; |
| 50 | static u8 *cseq_code, *lseq_code; |
| 51 | static u32 cseq_code_size, lseq_code_size; |
| 52 | |
| 53 | static u16 first_scb_site_no = 0xFFFF; |
| 54 | static u16 last_scb_site_no; |
| 55 | |
| 56 | /* ---------- Pause/Unpause CSEQ/LSEQ ---------- */ |
| 57 | |
| 58 | /** |
| 59 | * asd_pause_cseq - pause the central sequencer |
| 60 | * @asd_ha: pointer to host adapter structure |
| 61 | * |
| 62 | * Return 0 on success, negative on failure. |
| 63 | */ |
| 64 | int asd_pause_cseq(struct asd_ha_struct *asd_ha) |
| 65 | { |
| 66 | int count = PAUSE_TRIES; |
| 67 | u32 arp2ctl; |
| 68 | |
| 69 | arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL); |
| 70 | if (arp2ctl & PAUSED) |
| 71 | return 0; |
| 72 | |
| 73 | asd_write_reg_dword(asd_ha, CARP2CTL, arp2ctl | EPAUSE); |
| 74 | do { |
| 75 | arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL); |
| 76 | if (arp2ctl & PAUSED) |
| 77 | return 0; |
| 78 | udelay(PAUSE_DELAY); |
| 79 | } while (--count > 0); |
| 80 | |
| 81 | ASD_DPRINTK("couldn't pause CSEQ\n"); |
| 82 | return -1; |
| 83 | } |
| 84 | |
| 85 | /** |
| 86 | * asd_unpause_cseq - unpause the central sequencer. |
| 87 | * @asd_ha: pointer to host adapter structure. |
| 88 | * |
| 89 | * Return 0 on success, negative on error. |
| 90 | */ |
| 91 | int asd_unpause_cseq(struct asd_ha_struct *asd_ha) |
| 92 | { |
| 93 | u32 arp2ctl; |
| 94 | int count = PAUSE_TRIES; |
| 95 | |
| 96 | arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL); |
| 97 | if (!(arp2ctl & PAUSED)) |
| 98 | return 0; |
| 99 | |
| 100 | asd_write_reg_dword(asd_ha, CARP2CTL, arp2ctl & ~EPAUSE); |
| 101 | do { |
| 102 | arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL); |
| 103 | if (!(arp2ctl & PAUSED)) |
| 104 | return 0; |
| 105 | udelay(PAUSE_DELAY); |
| 106 | } while (--count > 0); |
| 107 | |
| 108 | ASD_DPRINTK("couldn't unpause the CSEQ\n"); |
| 109 | return -1; |
| 110 | } |
| 111 | |
| 112 | /** |
| 113 | * asd_seq_pause_lseq - pause a link sequencer |
| 114 | * @asd_ha: pointer to a host adapter structure |
| 115 | * @lseq: link sequencer of interest |
| 116 | * |
| 117 | * Return 0 on success, negative on error. |
| 118 | */ |
| 119 | static inline int asd_seq_pause_lseq(struct asd_ha_struct *asd_ha, int lseq) |
| 120 | { |
| 121 | u32 arp2ctl; |
| 122 | int count = PAUSE_TRIES; |
| 123 | |
| 124 | arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq)); |
| 125 | if (arp2ctl & PAUSED) |
| 126 | return 0; |
| 127 | |
| 128 | asd_write_reg_dword(asd_ha, LmARP2CTL(lseq), arp2ctl | EPAUSE); |
| 129 | do { |
| 130 | arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq)); |
| 131 | if (arp2ctl & PAUSED) |
| 132 | return 0; |
| 133 | udelay(PAUSE_DELAY); |
| 134 | } while (--count > 0); |
| 135 | |
| 136 | ASD_DPRINTK("couldn't pause LSEQ %d\n", lseq); |
| 137 | return -1; |
| 138 | } |
| 139 | |
| 140 | /** |
| 141 | * asd_pause_lseq - pause the link sequencer(s) |
| 142 | * @asd_ha: pointer to host adapter structure |
| 143 | * @lseq_mask: mask of link sequencers of interest |
| 144 | * |
| 145 | * Return 0 on success, negative on failure. |
| 146 | */ |
| 147 | int asd_pause_lseq(struct asd_ha_struct *asd_ha, u8 lseq_mask) |
| 148 | { |
| 149 | int lseq; |
| 150 | int err = 0; |
| 151 | |
| 152 | for_each_sequencer(lseq_mask, lseq_mask, lseq) { |
| 153 | err = asd_seq_pause_lseq(asd_ha, lseq); |
| 154 | if (err) |
| 155 | return err; |
| 156 | } |
| 157 | |
| 158 | return err; |
| 159 | } |
| 160 | |
| 161 | /** |
| 162 | * asd_seq_unpause_lseq - unpause a link sequencer |
| 163 | * @asd_ha: pointer to host adapter structure |
| 164 | * @lseq: link sequencer of interest |
| 165 | * |
| 166 | * Return 0 on success, negative on error. |
| 167 | */ |
| 168 | static inline int asd_seq_unpause_lseq(struct asd_ha_struct *asd_ha, int lseq) |
| 169 | { |
| 170 | u32 arp2ctl; |
| 171 | int count = PAUSE_TRIES; |
| 172 | |
| 173 | arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq)); |
| 174 | if (!(arp2ctl & PAUSED)) |
| 175 | return 0; |
| 176 | |
| 177 | asd_write_reg_dword(asd_ha, LmARP2CTL(lseq), arp2ctl & ~EPAUSE); |
| 178 | do { |
| 179 | arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq)); |
| 180 | if (!(arp2ctl & PAUSED)) |
| 181 | return 0; |
| 182 | udelay(PAUSE_DELAY); |
| 183 | } while (--count > 0); |
| 184 | |
| 185 | ASD_DPRINTK("couldn't unpause LSEQ %d\n", lseq); |
| 186 | return 0; |
| 187 | } |
| 188 | |
| 189 | |
| 190 | /** |
| 191 | * asd_unpause_lseq - unpause the link sequencer(s) |
| 192 | * @asd_ha: pointer to host adapter structure |
| 193 | * @lseq_mask: mask of link sequencers of interest |
| 194 | * |
| 195 | * Return 0 on success, negative on failure. |
| 196 | */ |
| 197 | int asd_unpause_lseq(struct asd_ha_struct *asd_ha, u8 lseq_mask) |
| 198 | { |
| 199 | int lseq; |
| 200 | int err = 0; |
| 201 | |
| 202 | for_each_sequencer(lseq_mask, lseq_mask, lseq) { |
| 203 | err = asd_seq_unpause_lseq(asd_ha, lseq); |
| 204 | if (err) |
| 205 | return err; |
| 206 | } |
| 207 | |
| 208 | return err; |
| 209 | } |
| 210 | |
| 211 | /* ---------- Downloading CSEQ/LSEQ microcode ---------- */ |
| 212 | |
| 213 | static int asd_verify_cseq(struct asd_ha_struct *asd_ha, const u8 *_prog, |
| 214 | u32 size) |
| 215 | { |
| 216 | u32 addr = CSEQ_RAM_REG_BASE_ADR; |
| 217 | const u32 *prog = (u32 *) _prog; |
| 218 | u32 i; |
| 219 | |
| 220 | for (i = 0; i < size; i += 4, prog++, addr += 4) { |
| 221 | u32 val = asd_read_reg_dword(asd_ha, addr); |
| 222 | |
| 223 | if (le32_to_cpu(*prog) != val) { |
| 224 | asd_printk("%s: cseq verify failed at %u " |
| 225 | "read:0x%x, wanted:0x%x\n", |
| 226 | pci_name(asd_ha->pcidev), |
| 227 | i, val, le32_to_cpu(*prog)); |
| 228 | return -1; |
| 229 | } |
| 230 | } |
| 231 | ASD_DPRINTK("verified %d bytes, passed\n", size); |
| 232 | return 0; |
| 233 | } |
| 234 | |
| 235 | /** |
| 236 | * asd_verify_lseq - verify the microcode of a link sequencer |
| 237 | * @asd_ha: pointer to host adapter structure |
| 238 | * @_prog: pointer to the microcode |
| 239 | * @size: size of the microcode in bytes |
| 240 | * @lseq: link sequencer of interest |
| 241 | * |
| 242 | * The link sequencer code is accessed in 4 KB pages, which are selected |
| 243 | * by setting LmRAMPAGE (bits 8 and 9) of the LmBISTCTL1 register. |
| 244 | * The 10 KB LSEQm instruction code is mapped, page at a time, at |
| 245 | * LmSEQRAM address. |
| 246 | */ |
| 247 | static int asd_verify_lseq(struct asd_ha_struct *asd_ha, const u8 *_prog, |
| 248 | u32 size, int lseq) |
| 249 | { |
| 250 | #define LSEQ_CODEPAGE_SIZE 4096 |
| 251 | int pages = (size + LSEQ_CODEPAGE_SIZE - 1) / LSEQ_CODEPAGE_SIZE; |
| 252 | u32 page; |
| 253 | const u32 *prog = (u32 *) _prog; |
| 254 | |
| 255 | for (page = 0; page < pages; page++) { |
| 256 | u32 i; |
| 257 | |
| 258 | asd_write_reg_dword(asd_ha, LmBISTCTL1(lseq), |
| 259 | page << LmRAMPAGE_LSHIFT); |
| 260 | for (i = 0; size > 0 && i < LSEQ_CODEPAGE_SIZE; |
| 261 | i += 4, prog++, size-=4) { |
| 262 | |
| 263 | u32 val = asd_read_reg_dword(asd_ha, LmSEQRAM(lseq)+i); |
| 264 | |
| 265 | if (le32_to_cpu(*prog) != val) { |
| 266 | asd_printk("%s: LSEQ%d verify failed " |
| 267 | "page:%d, offs:%d\n", |
| 268 | pci_name(asd_ha->pcidev), |
| 269 | lseq, page, i); |
| 270 | return -1; |
| 271 | } |
| 272 | } |
| 273 | } |
| 274 | ASD_DPRINTK("LSEQ%d verified %d bytes, passed\n", lseq, |
| 275 | (int)((u8 *)prog-_prog)); |
| 276 | return 0; |
| 277 | } |
| 278 | |
| 279 | /** |
| 280 | * asd_verify_seq -- verify CSEQ/LSEQ microcode |
| 281 | * @asd_ha: pointer to host adapter structure |
| 282 | * @prog: pointer to microcode |
| 283 | * @size: size of the microcode |
| 284 | * @lseq_mask: if 0, verify CSEQ microcode, else mask of LSEQs of interest |
| 285 | * |
| 286 | * Return 0 if microcode is correct, negative on mismatch. |
| 287 | */ |
| 288 | static int asd_verify_seq(struct asd_ha_struct *asd_ha, const u8 *prog, |
| 289 | u32 size, u8 lseq_mask) |
| 290 | { |
| 291 | if (lseq_mask == 0) |
| 292 | return asd_verify_cseq(asd_ha, prog, size); |
| 293 | else { |
| 294 | int lseq, err; |
| 295 | |
| 296 | for_each_sequencer(lseq_mask, lseq_mask, lseq) { |
| 297 | err = asd_verify_lseq(asd_ha, prog, size, lseq); |
| 298 | if (err) |
| 299 | return err; |
| 300 | } |
| 301 | } |
| 302 | |
| 303 | return 0; |
| 304 | } |
| 305 | #define ASD_DMA_MODE_DOWNLOAD |
| 306 | #ifdef ASD_DMA_MODE_DOWNLOAD |
| 307 | /* This is the size of the CSEQ Mapped instruction page */ |
| 308 | #define MAX_DMA_OVLY_COUNT ((1U << 14)-1) |
| 309 | static int asd_download_seq(struct asd_ha_struct *asd_ha, |
| 310 | const u8 * const prog, u32 size, u8 lseq_mask) |
| 311 | { |
| 312 | u32 comstaten; |
| 313 | u32 reg; |
| 314 | int page; |
| 315 | const int pages = (size + MAX_DMA_OVLY_COUNT - 1) / MAX_DMA_OVLY_COUNT; |
| 316 | struct asd_dma_tok *token; |
| 317 | int err = 0; |
| 318 | |
| 319 | if (size % 4) { |
| 320 | asd_printk("sequencer program not multiple of 4\n"); |
| 321 | return -1; |
| 322 | } |
| 323 | |
| 324 | asd_pause_cseq(asd_ha); |
| 325 | asd_pause_lseq(asd_ha, 0xFF); |
| 326 | |
| 327 | /* save, disable and clear interrupts */ |
| 328 | comstaten = asd_read_reg_dword(asd_ha, COMSTATEN); |
| 329 | asd_write_reg_dword(asd_ha, COMSTATEN, 0); |
| 330 | asd_write_reg_dword(asd_ha, COMSTAT, COMSTAT_MASK); |
| 331 | |
| 332 | asd_write_reg_dword(asd_ha, CHIMINTEN, RST_CHIMINTEN); |
| 333 | asd_write_reg_dword(asd_ha, CHIMINT, CHIMINT_MASK); |
| 334 | |
| 335 | token = asd_alloc_coherent(asd_ha, MAX_DMA_OVLY_COUNT, GFP_KERNEL); |
| 336 | if (!token) { |
| 337 | asd_printk("out of memory for dma SEQ download\n"); |
| 338 | err = -ENOMEM; |
| 339 | goto out; |
| 340 | } |
| 341 | ASD_DPRINTK("dma-ing %d bytes\n", size); |
| 342 | |
| 343 | for (page = 0; page < pages; page++) { |
| 344 | int i; |
| 345 | u32 left = min(size-page*MAX_DMA_OVLY_COUNT, |
| 346 | (u32)MAX_DMA_OVLY_COUNT); |
| 347 | |
| 348 | memcpy(token->vaddr, prog + page*MAX_DMA_OVLY_COUNT, left); |
| 349 | asd_write_reg_addr(asd_ha, OVLYDMAADR, token->dma_handle); |
| 350 | asd_write_reg_dword(asd_ha, OVLYDMACNT, left); |
| 351 | reg = !page ? RESETOVLYDMA : 0; |
| 352 | reg |= (STARTOVLYDMA | OVLYHALTERR); |
| 353 | reg |= (lseq_mask ? (((u32)lseq_mask) << 8) : OVLYCSEQ); |
| 354 | /* Start DMA. */ |
| 355 | asd_write_reg_dword(asd_ha, OVLYDMACTL, reg); |
| 356 | |
| 357 | for (i = PAUSE_TRIES*100; i > 0; i--) { |
| 358 | u32 dmadone = asd_read_reg_dword(asd_ha, OVLYDMACTL); |
| 359 | if (!(dmadone & OVLYDMAACT)) |
| 360 | break; |
| 361 | udelay(PAUSE_DELAY); |
| 362 | } |
| 363 | } |
| 364 | |
| 365 | reg = asd_read_reg_dword(asd_ha, COMSTAT); |
| 366 | if (!(reg & OVLYDMADONE) || (reg & OVLYERR) |
| 367 | || (asd_read_reg_dword(asd_ha, CHIMINT) & DEVEXCEPT_MASK)){ |
| 368 | asd_printk("%s: error DMA-ing sequencer code\n", |
| 369 | pci_name(asd_ha->pcidev)); |
| 370 | err = -ENODEV; |
| 371 | } |
| 372 | |
| 373 | asd_free_coherent(asd_ha, token); |
| 374 | out: |
| 375 | asd_write_reg_dword(asd_ha, COMSTATEN, comstaten); |
| 376 | |
| 377 | return err ? : asd_verify_seq(asd_ha, prog, size, lseq_mask); |
| 378 | } |
| 379 | #else /* ASD_DMA_MODE_DOWNLOAD */ |
| 380 | static int asd_download_seq(struct asd_ha_struct *asd_ha, const u8 *_prog, |
| 381 | u32 size, u8 lseq_mask) |
| 382 | { |
| 383 | int i; |
| 384 | u32 reg = 0; |
| 385 | const u32 *prog = (u32 *) _prog; |
| 386 | |
| 387 | if (size % 4) { |
| 388 | asd_printk("sequencer program not multiple of 4\n"); |
| 389 | return -1; |
| 390 | } |
| 391 | |
| 392 | asd_pause_cseq(asd_ha); |
| 393 | asd_pause_lseq(asd_ha, 0xFF); |
| 394 | |
| 395 | reg |= (lseq_mask ? (((u32)lseq_mask) << 8) : OVLYCSEQ); |
| 396 | reg |= PIOCMODE; |
| 397 | |
| 398 | asd_write_reg_dword(asd_ha, OVLYDMACNT, size); |
| 399 | asd_write_reg_dword(asd_ha, OVLYDMACTL, reg); |
| 400 | |
| 401 | ASD_DPRINTK("downloading %s sequencer%s in PIO mode...\n", |
| 402 | lseq_mask ? "LSEQ" : "CSEQ", lseq_mask ? "s" : ""); |
| 403 | |
| 404 | for (i = 0; i < size; i += 4, prog++) |
| 405 | asd_write_reg_dword(asd_ha, SPIODATA, *prog); |
| 406 | |
| 407 | reg = (reg & ~PIOCMODE) | OVLYHALTERR; |
| 408 | asd_write_reg_dword(asd_ha, OVLYDMACTL, reg); |
| 409 | |
| 410 | return asd_verify_seq(asd_ha, _prog, size, lseq_mask); |
| 411 | } |
| 412 | #endif /* ASD_DMA_MODE_DOWNLOAD */ |
| 413 | |
| 414 | /** |
| 415 | * asd_seq_download_seqs - download the sequencer microcode |
| 416 | * @asd_ha: pointer to host adapter structure |
| 417 | * |
| 418 | * Download the central and link sequencer microcode. |
| 419 | */ |
| 420 | static int asd_seq_download_seqs(struct asd_ha_struct *asd_ha) |
| 421 | { |
| 422 | int err; |
| 423 | |
| 424 | if (!asd_ha->hw_prof.enabled_phys) { |
| 425 | asd_printk("%s: no enabled phys!\n", pci_name(asd_ha->pcidev)); |
| 426 | return -ENODEV; |
| 427 | } |
| 428 | |
| 429 | /* Download the CSEQ */ |
| 430 | ASD_DPRINTK("downloading CSEQ...\n"); |
| 431 | err = asd_download_seq(asd_ha, cseq_code, cseq_code_size, 0); |
| 432 | if (err) { |
| 433 | asd_printk("CSEQ download failed:%d\n", err); |
| 434 | return err; |
| 435 | } |
| 436 | |
| 437 | /* Download the Link Sequencers code. All of the Link Sequencers |
| 438 | * microcode can be downloaded at the same time. |
| 439 | */ |
| 440 | ASD_DPRINTK("downloading LSEQs...\n"); |
| 441 | err = asd_download_seq(asd_ha, lseq_code, lseq_code_size, |
| 442 | asd_ha->hw_prof.enabled_phys); |
| 443 | if (err) { |
| 444 | /* Try it one at a time */ |
| 445 | u8 lseq; |
| 446 | u8 lseq_mask = asd_ha->hw_prof.enabled_phys; |
| 447 | |
| 448 | for_each_sequencer(lseq_mask, lseq_mask, lseq) { |
| 449 | err = asd_download_seq(asd_ha, lseq_code, |
| 450 | lseq_code_size, 1<<lseq); |
| 451 | if (err) |
| 452 | break; |
| 453 | } |
| 454 | } |
| 455 | if (err) |
| 456 | asd_printk("LSEQs download failed:%d\n", err); |
| 457 | |
| 458 | return err; |
| 459 | } |
| 460 | |
| 461 | /* ---------- Initializing the chip, chip memory, etc. ---------- */ |
| 462 | |
| 463 | /** |
| 464 | * asd_init_cseq_mip - initialize CSEQ mode independent pages 4-7 |
| 465 | * @asd_ha: pointer to host adapter structure |
| 466 | */ |
| 467 | static void asd_init_cseq_mip(struct asd_ha_struct *asd_ha) |
| 468 | { |
| 469 | /* CSEQ Mode Independent, page 4 setup. */ |
| 470 | asd_write_reg_word(asd_ha, CSEQ_Q_EXE_HEAD, 0xFFFF); |
| 471 | asd_write_reg_word(asd_ha, CSEQ_Q_EXE_TAIL, 0xFFFF); |
| 472 | asd_write_reg_word(asd_ha, CSEQ_Q_DONE_HEAD, 0xFFFF); |
| 473 | asd_write_reg_word(asd_ha, CSEQ_Q_DONE_TAIL, 0xFFFF); |
| 474 | asd_write_reg_word(asd_ha, CSEQ_Q_SEND_HEAD, 0xFFFF); |
| 475 | asd_write_reg_word(asd_ha, CSEQ_Q_SEND_TAIL, 0xFFFF); |
| 476 | asd_write_reg_word(asd_ha, CSEQ_Q_DMA2CHIM_HEAD, 0xFFFF); |
| 477 | asd_write_reg_word(asd_ha, CSEQ_Q_DMA2CHIM_TAIL, 0xFFFF); |
| 478 | asd_write_reg_word(asd_ha, CSEQ_Q_COPY_HEAD, 0xFFFF); |
| 479 | asd_write_reg_word(asd_ha, CSEQ_Q_COPY_TAIL, 0xFFFF); |
| 480 | asd_write_reg_word(asd_ha, CSEQ_REG0, 0); |
| 481 | asd_write_reg_word(asd_ha, CSEQ_REG1, 0); |
| 482 | asd_write_reg_dword(asd_ha, CSEQ_REG2, 0); |
| 483 | asd_write_reg_byte(asd_ha, CSEQ_LINK_CTL_Q_MAP, 0); |
| 484 | { |
| 485 | u8 con = asd_read_reg_byte(asd_ha, CCONEXIST); |
| 486 | u8 val = hweight8(con); |
| 487 | asd_write_reg_byte(asd_ha, CSEQ_MAX_CSEQ_MODE, (val<<4)|val); |
| 488 | } |
| 489 | asd_write_reg_word(asd_ha, CSEQ_FREE_LIST_HACK_COUNT, 0); |
| 490 | |
| 491 | /* CSEQ Mode independent, page 5 setup. */ |
| 492 | asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_QUEUE, 0); |
| 493 | asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_QUEUE+4, 0); |
| 494 | asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_COUNT, 0); |
| 495 | asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_COUNT+4, 0); |
| 496 | asd_write_reg_word(asd_ha, CSEQ_Q_EST_NEXUS_HEAD, 0xFFFF); |
| 497 | asd_write_reg_word(asd_ha, CSEQ_Q_EST_NEXUS_TAIL, 0xFFFF); |
| 498 | asd_write_reg_word(asd_ha, CSEQ_NEED_EST_NEXUS_SCB, 0); |
| 499 | asd_write_reg_byte(asd_ha, CSEQ_EST_NEXUS_REQ_HEAD, 0); |
| 500 | asd_write_reg_byte(asd_ha, CSEQ_EST_NEXUS_REQ_TAIL, 0); |
| 501 | asd_write_reg_byte(asd_ha, CSEQ_EST_NEXUS_SCB_OFFSET, 0); |
| 502 | |
| 503 | /* CSEQ Mode independent, page 6 setup. */ |
| 504 | asd_write_reg_word(asd_ha, CSEQ_INT_ROUT_RET_ADDR0, 0); |
| 505 | asd_write_reg_word(asd_ha, CSEQ_INT_ROUT_RET_ADDR1, 0); |
| 506 | asd_write_reg_word(asd_ha, CSEQ_INT_ROUT_SCBPTR, 0); |
| 507 | asd_write_reg_byte(asd_ha, CSEQ_INT_ROUT_MODE, 0); |
| 508 | asd_write_reg_byte(asd_ha, CSEQ_ISR_SCRATCH_FLAGS, 0); |
| 509 | asd_write_reg_word(asd_ha, CSEQ_ISR_SAVE_SINDEX, 0); |
| 510 | asd_write_reg_word(asd_ha, CSEQ_ISR_SAVE_DINDEX, 0); |
| 511 | asd_write_reg_word(asd_ha, CSEQ_Q_MONIRTT_HEAD, 0xFFFF); |
| 512 | asd_write_reg_word(asd_ha, CSEQ_Q_MONIRTT_TAIL, 0xFFFF); |
| 513 | /* Calculate the free scb mask. */ |
| 514 | { |
| 515 | u16 cmdctx = asd_get_cmdctx_size(asd_ha); |
| 516 | cmdctx = (~((cmdctx/128)-1)) >> 8; |
| 517 | asd_write_reg_byte(asd_ha, CSEQ_FREE_SCB_MASK, (u8)cmdctx); |
| 518 | } |
| 519 | asd_write_reg_word(asd_ha, CSEQ_BUILTIN_FREE_SCB_HEAD, |
| 520 | first_scb_site_no); |
| 521 | asd_write_reg_word(asd_ha, CSEQ_BUILTIN_FREE_SCB_TAIL, |
| 522 | last_scb_site_no); |
| 523 | asd_write_reg_word(asd_ha, CSEQ_EXTENDED_FREE_SCB_HEAD, 0xFFFF); |
| 524 | asd_write_reg_word(asd_ha, CSEQ_EXTENDED_FREE_SCB_TAIL, 0xFFFF); |
| 525 | |
| 526 | /* CSEQ Mode independent, page 7 setup. */ |
| 527 | asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_QUEUE, 0); |
| 528 | asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_QUEUE+4, 0); |
| 529 | asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_COUNT, 0); |
| 530 | asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_COUNT+4, 0); |
| 531 | asd_write_reg_word(asd_ha, CSEQ_Q_EMPTY_HEAD, 0xFFFF); |
| 532 | asd_write_reg_word(asd_ha, CSEQ_Q_EMPTY_TAIL, 0xFFFF); |
| 533 | asd_write_reg_word(asd_ha, CSEQ_NEED_EMPTY_SCB, 0); |
| 534 | asd_write_reg_byte(asd_ha, CSEQ_EMPTY_REQ_HEAD, 0); |
| 535 | asd_write_reg_byte(asd_ha, CSEQ_EMPTY_REQ_TAIL, 0); |
| 536 | asd_write_reg_byte(asd_ha, CSEQ_EMPTY_SCB_OFFSET, 0); |
| 537 | asd_write_reg_word(asd_ha, CSEQ_PRIMITIVE_DATA, 0); |
| 538 | asd_write_reg_dword(asd_ha, CSEQ_TIMEOUT_CONST, 0); |
| 539 | } |
| 540 | |
| 541 | /** |
| 542 | * asd_init_cseq_mdp - initialize CSEQ Mode dependent pages |
| 543 | * @asd_ha: pointer to host adapter structure |
| 544 | */ |
| 545 | static void asd_init_cseq_mdp(struct asd_ha_struct *asd_ha) |
| 546 | { |
| 547 | int i; |
| 548 | int moffs; |
| 549 | |
| 550 | moffs = CSEQ_PAGE_SIZE * 2; |
| 551 | |
| 552 | /* CSEQ Mode dependent, modes 0-7, page 0 setup. */ |
| 553 | for (i = 0; i < 8; i++) { |
| 554 | asd_write_reg_word(asd_ha, i*moffs+CSEQ_LRM_SAVE_SINDEX, 0); |
| 555 | asd_write_reg_word(asd_ha, i*moffs+CSEQ_LRM_SAVE_SCBPTR, 0); |
| 556 | asd_write_reg_word(asd_ha, i*moffs+CSEQ_Q_LINK_HEAD, 0xFFFF); |
| 557 | asd_write_reg_word(asd_ha, i*moffs+CSEQ_Q_LINK_TAIL, 0xFFFF); |
| 558 | asd_write_reg_byte(asd_ha, i*moffs+CSEQ_LRM_SAVE_SCRPAGE, 0); |
| 559 | } |
| 560 | |
| 561 | /* CSEQ Mode dependent, mode 0-7, page 1 and 2 shall be ignored. */ |
| 562 | |
| 563 | /* CSEQ Mode dependent, mode 8, page 0 setup. */ |
| 564 | asd_write_reg_word(asd_ha, CSEQ_RET_ADDR, 0xFFFF); |
| 565 | asd_write_reg_word(asd_ha, CSEQ_RET_SCBPTR, 0); |
| 566 | asd_write_reg_word(asd_ha, CSEQ_SAVE_SCBPTR, 0); |
| 567 | asd_write_reg_word(asd_ha, CSEQ_EMPTY_TRANS_CTX, 0); |
| 568 | asd_write_reg_word(asd_ha, CSEQ_RESP_LEN, 0); |
| 569 | asd_write_reg_word(asd_ha, CSEQ_TMF_SCBPTR, 0); |
| 570 | asd_write_reg_word(asd_ha, CSEQ_GLOBAL_PREV_SCB, 0); |
| 571 | asd_write_reg_word(asd_ha, CSEQ_GLOBAL_HEAD, 0); |
| 572 | asd_write_reg_word(asd_ha, CSEQ_CLEAR_LU_HEAD, 0); |
| 573 | asd_write_reg_byte(asd_ha, CSEQ_TMF_OPCODE, 0); |
| 574 | asd_write_reg_byte(asd_ha, CSEQ_SCRATCH_FLAGS, 0); |
| 575 | asd_write_reg_word(asd_ha, CSEQ_HSB_SITE, 0); |
| 576 | asd_write_reg_word(asd_ha, CSEQ_FIRST_INV_SCB_SITE, |
| 577 | (u16)last_scb_site_no+1); |
| 578 | asd_write_reg_word(asd_ha, CSEQ_FIRST_INV_DDB_SITE, |
| 579 | (u16)asd_ha->hw_prof.max_ddbs); |
| 580 | |
| 581 | /* CSEQ Mode dependent, mode 8, page 1 setup. */ |
| 582 | asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CLEAR, 0); |
| 583 | asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CLEAR + 4, 0); |
| 584 | asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CHECK, 0); |
| 585 | asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CHECK + 4, 0); |
| 586 | |
| 587 | /* CSEQ Mode dependent, mode 8, page 2 setup. */ |
| 588 | /* Tell the sequencer the bus address of the first SCB. */ |
| 589 | asd_write_reg_addr(asd_ha, CSEQ_HQ_NEW_POINTER, |
| 590 | asd_ha->seq.next_scb.dma_handle); |
| 591 | ASD_DPRINTK("First SCB dma_handle: 0x%llx\n", |
| 592 | (unsigned long long)asd_ha->seq.next_scb.dma_handle); |
| 593 | |
| 594 | /* Tell the sequencer the first Done List entry address. */ |
| 595 | asd_write_reg_addr(asd_ha, CSEQ_HQ_DONE_BASE, |
| 596 | asd_ha->seq.actual_dl->dma_handle); |
| 597 | |
| 598 | /* Initialize the Q_DONE_POINTER with the least significant |
| 599 | * 4 bytes of the first Done List address. */ |
| 600 | asd_write_reg_dword(asd_ha, CSEQ_HQ_DONE_POINTER, |
| 601 | ASD_BUSADDR_LO(asd_ha->seq.actual_dl->dma_handle)); |
| 602 | |
| 603 | asd_write_reg_byte(asd_ha, CSEQ_HQ_DONE_PASS, ASD_DEF_DL_TOGGLE); |
| 604 | |
| 605 | /* CSEQ Mode dependent, mode 8, page 3 shall be ignored. */ |
| 606 | } |
| 607 | |
| 608 | /** |
| 609 | * asd_init_cseq_scratch -- setup and init CSEQ |
| 610 | * @asd_ha: pointer to host adapter structure |
| 611 | * |
| 612 | * Setup and initialize Central sequencers. Initialiaze the mode |
| 613 | * independent and dependent scratch page to the default settings. |
| 614 | */ |
| 615 | static void asd_init_cseq_scratch(struct asd_ha_struct *asd_ha) |
| 616 | { |
| 617 | asd_init_cseq_mip(asd_ha); |
| 618 | asd_init_cseq_mdp(asd_ha); |
| 619 | } |
| 620 | |
| 621 | /** |
| 622 | * asd_init_lseq_mip -- initialize LSEQ Mode independent pages 0-3 |
| 623 | * @asd_ha: pointer to host adapter structure |
| 624 | */ |
| 625 | static void asd_init_lseq_mip(struct asd_ha_struct *asd_ha, u8 lseq) |
| 626 | { |
| 627 | int i; |
| 628 | |
| 629 | /* LSEQ Mode independent page 0 setup. */ |
| 630 | asd_write_reg_word(asd_ha, LmSEQ_Q_TGTXFR_HEAD(lseq), 0xFFFF); |
| 631 | asd_write_reg_word(asd_ha, LmSEQ_Q_TGTXFR_TAIL(lseq), 0xFFFF); |
| 632 | asd_write_reg_byte(asd_ha, LmSEQ_LINK_NUMBER(lseq), lseq); |
| 633 | asd_write_reg_byte(asd_ha, LmSEQ_SCRATCH_FLAGS(lseq), |
| 634 | ASD_NOTIFY_ENABLE_SPINUP); |
| 635 | asd_write_reg_dword(asd_ha, LmSEQ_CONNECTION_STATE(lseq),0x08000000); |
| 636 | asd_write_reg_word(asd_ha, LmSEQ_CONCTL(lseq), 0); |
| 637 | asd_write_reg_byte(asd_ha, LmSEQ_CONSTAT(lseq), 0); |
| 638 | asd_write_reg_byte(asd_ha, LmSEQ_CONNECTION_MODES(lseq), 0); |
| 639 | asd_write_reg_word(asd_ha, LmSEQ_REG1_ISR(lseq), 0); |
| 640 | asd_write_reg_word(asd_ha, LmSEQ_REG2_ISR(lseq), 0); |
| 641 | asd_write_reg_word(asd_ha, LmSEQ_REG3_ISR(lseq), 0); |
| 642 | asd_write_reg_dword(asd_ha, LmSEQ_REG0_ISR(lseq), 0); |
| 643 | asd_write_reg_dword(asd_ha, LmSEQ_REG0_ISR(lseq)+4, 0); |
| 644 | |
| 645 | /* LSEQ Mode independent page 1 setup. */ |
| 646 | asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR0(lseq), 0xFFFF); |
| 647 | asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR1(lseq), 0xFFFF); |
| 648 | asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR2(lseq), 0xFFFF); |
| 649 | asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR3(lseq), 0xFFFF); |
| 650 | asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE0(lseq), 0); |
| 651 | asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE1(lseq), 0); |
| 652 | asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE2(lseq), 0); |
| 653 | asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE3(lseq), 0); |
| 654 | asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_HEAD(lseq), 0); |
| 655 | asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_TAIL(lseq), 0); |
| 656 | asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_BUF_AVAIL(lseq), 0); |
| 657 | asd_write_reg_dword(asd_ha, LmSEQ_TIMEOUT_CONST(lseq), 0); |
| 658 | asd_write_reg_word(asd_ha, LmSEQ_ISR_SAVE_SINDEX(lseq), 0); |
| 659 | asd_write_reg_word(asd_ha, LmSEQ_ISR_SAVE_DINDEX(lseq), 0); |
| 660 | |
| 661 | /* LSEQ Mode Independent page 2 setup. */ |
| 662 | asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR0(lseq), 0xFFFF); |
| 663 | asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR1(lseq), 0xFFFF); |
| 664 | asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR2(lseq), 0xFFFF); |
| 665 | asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR3(lseq), 0xFFFF); |
| 666 | asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD0(lseq), 0); |
| 667 | asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD1(lseq), 0); |
| 668 | asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD2(lseq), 0); |
| 669 | asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD3(lseq), 0); |
| 670 | asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_HEAD(lseq), 0); |
| 671 | asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_TAIL(lseq), 0); |
| 672 | asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_BUFS_AVAIL(lseq), 0); |
| 673 | for (i = 0; i < 12; i += 4) |
| 674 | asd_write_reg_dword(asd_ha, LmSEQ_ATA_SCR_REGS(lseq) + i, 0); |
| 675 | |
| 676 | /* LSEQ Mode Independent page 3 setup. */ |
| 677 | |
| 678 | /* Device present timer timeout */ |
| 679 | asd_write_reg_dword(asd_ha, LmSEQ_DEV_PRES_TMR_TOUT_CONST(lseq), |
| 680 | ASD_DEV_PRESENT_TIMEOUT); |
| 681 | |
| 682 | /* SATA interlock timer disabled */ |
| 683 | asd_write_reg_dword(asd_ha, LmSEQ_SATA_INTERLOCK_TIMEOUT(lseq), |
| 684 | ASD_SATA_INTERLOCK_TIMEOUT); |
| 685 | |
| 686 | /* STP shutdown timer timeout constant, IGNORED by the sequencer, |
| 687 | * always 0. */ |
| 688 | asd_write_reg_dword(asd_ha, LmSEQ_STP_SHUTDOWN_TIMEOUT(lseq), |
| 689 | ASD_STP_SHUTDOWN_TIMEOUT); |
| 690 | |
| 691 | asd_write_reg_dword(asd_ha, LmSEQ_SRST_ASSERT_TIMEOUT(lseq), |
| 692 | ASD_SRST_ASSERT_TIMEOUT); |
| 693 | |
| 694 | asd_write_reg_dword(asd_ha, LmSEQ_RCV_FIS_TIMEOUT(lseq), |
| 695 | ASD_RCV_FIS_TIMEOUT); |
| 696 | |
| 697 | asd_write_reg_dword(asd_ha, LmSEQ_ONE_MILLISEC_TIMEOUT(lseq), |
| 698 | ASD_ONE_MILLISEC_TIMEOUT); |
| 699 | |
| 700 | /* COM_INIT timer */ |
| 701 | asd_write_reg_dword(asd_ha, LmSEQ_TEN_MS_COMINIT_TIMEOUT(lseq), |
| 702 | ASD_TEN_MILLISEC_TIMEOUT); |
| 703 | |
| 704 | asd_write_reg_dword(asd_ha, LmSEQ_SMP_RCV_TIMEOUT(lseq), |
| 705 | ASD_SMP_RCV_TIMEOUT); |
| 706 | } |
| 707 | |
| 708 | /** |
| 709 | * asd_init_lseq_mdp -- initialize LSEQ mode dependent pages. |
| 710 | * @asd_ha: pointer to host adapter structure |
| 711 | */ |
| 712 | static void asd_init_lseq_mdp(struct asd_ha_struct *asd_ha, int lseq) |
| 713 | { |
| 714 | int i; |
| 715 | u32 moffs; |
| 716 | u16 ret_addr[] = { |
| 717 | 0xFFFF, /* mode 0 */ |
| 718 | 0xFFFF, /* mode 1 */ |
| 719 | mode2_task, /* mode 2 */ |
| 720 | 0, |
| 721 | 0xFFFF, /* mode 4/5 */ |
| 722 | 0xFFFF, /* mode 4/5 */ |
| 723 | }; |
| 724 | |
| 725 | /* |
| 726 | * Mode 0,1,2 and 4/5 have common field on page 0 for the first |
| 727 | * 14 bytes. |
| 728 | */ |
| 729 | for (i = 0; i < 3; i++) { |
| 730 | moffs = i * LSEQ_MODE_SCRATCH_SIZE; |
| 731 | asd_write_reg_word(asd_ha, LmSEQ_RET_ADDR(lseq)+moffs, |
| 732 | ret_addr[i]); |
| 733 | asd_write_reg_word(asd_ha, LmSEQ_REG0_MODE(lseq)+moffs, 0); |
| 734 | asd_write_reg_word(asd_ha, LmSEQ_MODE_FLAGS(lseq)+moffs, 0); |
| 735 | asd_write_reg_word(asd_ha, LmSEQ_RET_ADDR2(lseq)+moffs,0xFFFF); |
| 736 | asd_write_reg_word(asd_ha, LmSEQ_RET_ADDR1(lseq)+moffs,0xFFFF); |
| 737 | asd_write_reg_byte(asd_ha, LmSEQ_OPCODE_TO_CSEQ(lseq)+moffs,0); |
| 738 | asd_write_reg_word(asd_ha, LmSEQ_DATA_TO_CSEQ(lseq)+moffs,0); |
| 739 | } |
| 740 | /* |
| 741 | * Mode 5 page 0 overlaps the same scratch page with Mode 0 page 3. |
| 742 | */ |
| 743 | asd_write_reg_word(asd_ha, |
| 744 | LmSEQ_RET_ADDR(lseq)+LSEQ_MODE5_PAGE0_OFFSET, |
| 745 | ret_addr[5]); |
| 746 | asd_write_reg_word(asd_ha, |
| 747 | LmSEQ_REG0_MODE(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0); |
| 748 | asd_write_reg_word(asd_ha, |
| 749 | LmSEQ_MODE_FLAGS(lseq)+LSEQ_MODE5_PAGE0_OFFSET, 0); |
| 750 | asd_write_reg_word(asd_ha, |
| 751 | LmSEQ_RET_ADDR2(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0xFFFF); |
| 752 | asd_write_reg_word(asd_ha, |
| 753 | LmSEQ_RET_ADDR1(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0xFFFF); |
| 754 | asd_write_reg_byte(asd_ha, |
| 755 | LmSEQ_OPCODE_TO_CSEQ(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0); |
| 756 | asd_write_reg_word(asd_ha, |
| 757 | LmSEQ_DATA_TO_CSEQ(lseq)+LSEQ_MODE5_PAGE0_OFFSET, 0); |
| 758 | |
| 759 | /* LSEQ Mode dependent 0, page 0 setup. */ |
| 760 | asd_write_reg_word(asd_ha, LmSEQ_FIRST_INV_DDB_SITE(lseq), |
| 761 | (u16)asd_ha->hw_prof.max_ddbs); |
| 762 | asd_write_reg_word(asd_ha, LmSEQ_EMPTY_TRANS_CTX(lseq), 0); |
| 763 | asd_write_reg_word(asd_ha, LmSEQ_RESP_LEN(lseq), 0); |
| 764 | asd_write_reg_word(asd_ha, LmSEQ_FIRST_INV_SCB_SITE(lseq), |
| 765 | (u16)last_scb_site_no+1); |
| 766 | asd_write_reg_word(asd_ha, LmSEQ_INTEN_SAVE(lseq), |
Al Viro | 355edd2 | 2006-09-25 02:57:22 +0100 | [diff] [blame] | 767 | (u16) ((LmM0INTEN_MASK & 0xFFFF0000) >> 16)); |
James Bottomley | 2908d77 | 2006-08-29 09:22:51 -0500 | [diff] [blame] | 768 | asd_write_reg_word(asd_ha, LmSEQ_INTEN_SAVE(lseq) + 2, |
| 769 | (u16) LmM0INTEN_MASK & 0xFFFF); |
| 770 | asd_write_reg_byte(asd_ha, LmSEQ_LINK_RST_FRM_LEN(lseq), 0); |
| 771 | asd_write_reg_byte(asd_ha, LmSEQ_LINK_RST_PROTOCOL(lseq), 0); |
| 772 | asd_write_reg_byte(asd_ha, LmSEQ_RESP_STATUS(lseq), 0); |
| 773 | asd_write_reg_byte(asd_ha, LmSEQ_LAST_LOADED_SGE(lseq), 0); |
| 774 | asd_write_reg_word(asd_ha, LmSEQ_SAVE_SCBPTR(lseq), 0); |
| 775 | |
| 776 | /* LSEQ mode dependent, mode 1, page 0 setup. */ |
| 777 | asd_write_reg_word(asd_ha, LmSEQ_Q_XMIT_HEAD(lseq), 0xFFFF); |
| 778 | asd_write_reg_word(asd_ha, LmSEQ_M1_EMPTY_TRANS_CTX(lseq), 0); |
| 779 | asd_write_reg_word(asd_ha, LmSEQ_INI_CONN_TAG(lseq), 0); |
| 780 | asd_write_reg_byte(asd_ha, LmSEQ_FAILED_OPEN_STATUS(lseq), 0); |
| 781 | asd_write_reg_byte(asd_ha, LmSEQ_XMIT_REQUEST_TYPE(lseq), 0); |
| 782 | asd_write_reg_byte(asd_ha, LmSEQ_M1_RESP_STATUS(lseq), 0); |
| 783 | asd_write_reg_byte(asd_ha, LmSEQ_M1_LAST_LOADED_SGE(lseq), 0); |
| 784 | asd_write_reg_word(asd_ha, LmSEQ_M1_SAVE_SCBPTR(lseq), 0); |
| 785 | |
| 786 | /* LSEQ Mode dependent mode 2, page 0 setup */ |
| 787 | asd_write_reg_word(asd_ha, LmSEQ_PORT_COUNTER(lseq), 0); |
| 788 | asd_write_reg_word(asd_ha, LmSEQ_PM_TABLE_PTR(lseq), 0); |
| 789 | asd_write_reg_word(asd_ha, LmSEQ_SATA_INTERLOCK_TMR_SAVE(lseq), 0); |
| 790 | asd_write_reg_word(asd_ha, LmSEQ_IP_BITL(lseq), 0); |
| 791 | asd_write_reg_word(asd_ha, LmSEQ_COPY_SMP_CONN_TAG(lseq), 0); |
| 792 | asd_write_reg_byte(asd_ha, LmSEQ_P0M2_OFFS1AH(lseq), 0); |
| 793 | |
| 794 | /* LSEQ Mode dependent, mode 4/5, page 0 setup. */ |
| 795 | asd_write_reg_byte(asd_ha, LmSEQ_SAVED_OOB_STATUS(lseq), 0); |
| 796 | asd_write_reg_byte(asd_ha, LmSEQ_SAVED_OOB_MODE(lseq), 0); |
| 797 | asd_write_reg_word(asd_ha, LmSEQ_Q_LINK_HEAD(lseq), 0xFFFF); |
| 798 | asd_write_reg_byte(asd_ha, LmSEQ_LINK_RST_ERR(lseq), 0); |
| 799 | asd_write_reg_byte(asd_ha, LmSEQ_SAVED_OOB_SIGNALS(lseq), 0); |
| 800 | asd_write_reg_byte(asd_ha, LmSEQ_SAS_RESET_MODE(lseq), 0); |
| 801 | asd_write_reg_byte(asd_ha, LmSEQ_LINK_RESET_RETRY_COUNT(lseq), 0); |
| 802 | asd_write_reg_byte(asd_ha, LmSEQ_NUM_LINK_RESET_RETRIES(lseq), 0); |
| 803 | asd_write_reg_word(asd_ha, LmSEQ_OOB_INT_ENABLES(lseq), 0); |
| 804 | /* |
| 805 | * Set the desired interval between transmissions of the NOTIFY |
| 806 | * (ENABLE SPINUP) primitive. Must be initilized to val - 1. |
| 807 | */ |
| 808 | asd_write_reg_word(asd_ha, LmSEQ_NOTIFY_TIMER_TIMEOUT(lseq), |
| 809 | ASD_NOTIFY_TIMEOUT - 1); |
| 810 | /* No delay for the first NOTIFY to be sent to the attached target. */ |
| 811 | asd_write_reg_word(asd_ha, LmSEQ_NOTIFY_TIMER_DOWN_COUNT(lseq), |
| 812 | ASD_NOTIFY_DOWN_COUNT); |
| 813 | |
| 814 | /* LSEQ Mode dependent, mode 0 and 1, page 1 setup. */ |
| 815 | for (i = 0; i < 2; i++) { |
| 816 | int j; |
| 817 | /* Start from Page 1 of Mode 0 and 1. */ |
| 818 | moffs = LSEQ_PAGE_SIZE + i*LSEQ_MODE_SCRATCH_SIZE; |
| 819 | /* All the fields of page 1 can be intialized to 0. */ |
| 820 | for (j = 0; j < LSEQ_PAGE_SIZE; j += 4) |
| 821 | asd_write_reg_dword(asd_ha, LmSCRATCH(lseq)+moffs+j,0); |
| 822 | } |
| 823 | |
| 824 | /* LSEQ Mode dependent, mode 2, page 1 setup. */ |
| 825 | asd_write_reg_dword(asd_ha, LmSEQ_INVALID_DWORD_COUNT(lseq), 0); |
| 826 | asd_write_reg_dword(asd_ha, LmSEQ_DISPARITY_ERROR_COUNT(lseq), 0); |
| 827 | asd_write_reg_dword(asd_ha, LmSEQ_LOSS_OF_SYNC_COUNT(lseq), 0); |
| 828 | |
| 829 | /* LSEQ Mode dependent, mode 4/5, page 1. */ |
| 830 | for (i = 0; i < LSEQ_PAGE_SIZE; i+=4) |
| 831 | asd_write_reg_dword(asd_ha, LmSEQ_FRAME_TYPE_MASK(lseq)+i, 0); |
| 832 | asd_write_reg_byte(asd_ha, LmSEQ_FRAME_TYPE_MASK(lseq), 0xFF); |
| 833 | asd_write_reg_byte(asd_ha, LmSEQ_HASHED_DEST_ADDR_MASK(lseq), 0xFF); |
| 834 | asd_write_reg_byte(asd_ha, LmSEQ_HASHED_DEST_ADDR_MASK(lseq)+1,0xFF); |
| 835 | asd_write_reg_byte(asd_ha, LmSEQ_HASHED_DEST_ADDR_MASK(lseq)+2,0xFF); |
| 836 | asd_write_reg_byte(asd_ha, LmSEQ_HASHED_SRC_ADDR_MASK(lseq), 0xFF); |
| 837 | asd_write_reg_byte(asd_ha, LmSEQ_HASHED_SRC_ADDR_MASK(lseq)+1, 0xFF); |
| 838 | asd_write_reg_byte(asd_ha, LmSEQ_HASHED_SRC_ADDR_MASK(lseq)+2, 0xFF); |
| 839 | asd_write_reg_dword(asd_ha, LmSEQ_DATA_OFFSET(lseq), 0xFFFFFFFF); |
| 840 | |
| 841 | /* LSEQ Mode dependent, mode 0, page 2 setup. */ |
| 842 | asd_write_reg_dword(asd_ha, LmSEQ_SMP_RCV_TIMER_TERM_TS(lseq), 0); |
| 843 | asd_write_reg_byte(asd_ha, LmSEQ_DEVICE_BITS(lseq), 0); |
| 844 | asd_write_reg_word(asd_ha, LmSEQ_SDB_DDB(lseq), 0); |
| 845 | asd_write_reg_byte(asd_ha, LmSEQ_SDB_NUM_TAGS(lseq), 0); |
| 846 | asd_write_reg_byte(asd_ha, LmSEQ_SDB_CURR_TAG(lseq), 0); |
| 847 | |
| 848 | /* LSEQ Mode Dependent 1, page 2 setup. */ |
| 849 | asd_write_reg_dword(asd_ha, LmSEQ_TX_ID_ADDR_FRAME(lseq), 0); |
| 850 | asd_write_reg_dword(asd_ha, LmSEQ_TX_ID_ADDR_FRAME(lseq)+4, 0); |
| 851 | asd_write_reg_dword(asd_ha, LmSEQ_OPEN_TIMER_TERM_TS(lseq), 0); |
| 852 | asd_write_reg_dword(asd_ha, LmSEQ_SRST_AS_TIMER_TERM_TS(lseq), 0); |
| 853 | asd_write_reg_dword(asd_ha, LmSEQ_LAST_LOADED_SG_EL(lseq), 0); |
| 854 | |
| 855 | /* LSEQ Mode Dependent 2, page 2 setup. */ |
| 856 | /* The LmSEQ_STP_SHUTDOWN_TIMER_TERM_TS is IGNORED by the sequencer, |
| 857 | * i.e. always 0. */ |
| 858 | asd_write_reg_dword(asd_ha, LmSEQ_STP_SHUTDOWN_TIMER_TERM_TS(lseq),0); |
| 859 | asd_write_reg_dword(asd_ha, LmSEQ_CLOSE_TIMER_TERM_TS(lseq), 0); |
| 860 | asd_write_reg_dword(asd_ha, LmSEQ_BREAK_TIMER_TERM_TS(lseq), 0); |
| 861 | asd_write_reg_dword(asd_ha, LmSEQ_DWS_RESET_TIMER_TERM_TS(lseq), 0); |
| 862 | asd_write_reg_dword(asd_ha,LmSEQ_SATA_INTERLOCK_TIMER_TERM_TS(lseq),0); |
| 863 | asd_write_reg_dword(asd_ha, LmSEQ_MCTL_TIMER_TERM_TS(lseq), 0); |
| 864 | |
| 865 | /* LSEQ Mode Dependent 4/5, page 2 setup. */ |
| 866 | asd_write_reg_dword(asd_ha, LmSEQ_COMINIT_TIMER_TERM_TS(lseq), 0); |
| 867 | asd_write_reg_dword(asd_ha, LmSEQ_RCV_ID_TIMER_TERM_TS(lseq), 0); |
| 868 | asd_write_reg_dword(asd_ha, LmSEQ_RCV_FIS_TIMER_TERM_TS(lseq), 0); |
| 869 | asd_write_reg_dword(asd_ha, LmSEQ_DEV_PRES_TIMER_TERM_TS(lseq), 0); |
| 870 | } |
| 871 | |
| 872 | /** |
| 873 | * asd_init_lseq_scratch -- setup and init link sequencers |
| 874 | * @asd_ha: pointer to host adapter struct |
| 875 | */ |
| 876 | static void asd_init_lseq_scratch(struct asd_ha_struct *asd_ha) |
| 877 | { |
| 878 | u8 lseq; |
| 879 | u8 lseq_mask; |
| 880 | |
| 881 | lseq_mask = asd_ha->hw_prof.enabled_phys; |
| 882 | for_each_sequencer(lseq_mask, lseq_mask, lseq) { |
| 883 | asd_init_lseq_mip(asd_ha, lseq); |
| 884 | asd_init_lseq_mdp(asd_ha, lseq); |
| 885 | } |
| 886 | } |
| 887 | |
| 888 | /** |
| 889 | * asd_init_scb_sites -- initialize sequencer SCB sites (memory). |
| 890 | * @asd_ha: pointer to host adapter structure |
| 891 | * |
| 892 | * This should be done before initializing common CSEQ and LSEQ |
| 893 | * scratch since those areas depend on some computed values here, |
| 894 | * last_scb_site_no, etc. |
| 895 | */ |
| 896 | static void asd_init_scb_sites(struct asd_ha_struct *asd_ha) |
| 897 | { |
| 898 | u16 site_no; |
| 899 | u16 max_scbs = 0; |
| 900 | |
| 901 | for (site_no = asd_ha->hw_prof.max_scbs-1; |
| 902 | site_no != (u16) -1; |
| 903 | site_no--) { |
| 904 | u16 i; |
| 905 | |
| 906 | /* Initialize all fields in the SCB site to 0. */ |
| 907 | for (i = 0; i < ASD_SCB_SIZE; i += 4) |
| 908 | asd_scbsite_write_dword(asd_ha, site_no, i, 0); |
| 909 | |
| 910 | /* Workaround needed by SEQ to fix a SATA issue is to exclude |
| 911 | * certain SCB sites from the free list. */ |
| 912 | if (!SCB_SITE_VALID(site_no)) |
| 913 | continue; |
| 914 | |
| 915 | if (last_scb_site_no == 0) |
| 916 | last_scb_site_no = site_no; |
| 917 | |
| 918 | /* For every SCB site, we need to initialize the |
| 919 | * following fields: Q_NEXT, SCB_OPCODE, SCB_FLAGS, |
| 920 | * and SG Element Flag. */ |
| 921 | |
| 922 | /* Q_NEXT field of the last SCB is invalidated. */ |
| 923 | asd_scbsite_write_word(asd_ha, site_no, 0, first_scb_site_no); |
| 924 | |
| 925 | /* Initialize SCB Site Opcode field to invalid. */ |
| 926 | asd_scbsite_write_byte(asd_ha, site_no, |
| 927 | offsetof(struct scb_header, opcode), |
| 928 | 0xFF); |
| 929 | |
| 930 | /* Initialize SCB Site Flags field to mean a response |
| 931 | * frame has been received. This means inadvertent |
| 932 | * frames received to be dropped. */ |
| 933 | asd_scbsite_write_byte(asd_ha, site_no, 0x49, 0x01); |
| 934 | |
| 935 | first_scb_site_no = site_no; |
| 936 | max_scbs++; |
| 937 | } |
| 938 | asd_ha->hw_prof.max_scbs = max_scbs; |
| 939 | ASD_DPRINTK("max_scbs:%d\n", asd_ha->hw_prof.max_scbs); |
| 940 | ASD_DPRINTK("first_scb_site_no:0x%x\n", first_scb_site_no); |
| 941 | ASD_DPRINTK("last_scb_site_no:0x%x\n", last_scb_site_no); |
| 942 | } |
| 943 | |
| 944 | /** |
| 945 | * asd_init_cseq_cio - initialize CSEQ CIO registers |
| 946 | * @asd_ha: pointer to host adapter structure |
| 947 | */ |
| 948 | static void asd_init_cseq_cio(struct asd_ha_struct *asd_ha) |
| 949 | { |
| 950 | int i; |
| 951 | |
| 952 | asd_write_reg_byte(asd_ha, CSEQCOMINTEN, 0); |
| 953 | asd_write_reg_byte(asd_ha, CSEQDLCTL, ASD_DL_SIZE_BITS); |
| 954 | asd_write_reg_byte(asd_ha, CSEQDLOFFS, 0); |
| 955 | asd_write_reg_byte(asd_ha, CSEQDLOFFS+1, 0); |
| 956 | asd_ha->seq.scbpro = 0; |
| 957 | asd_write_reg_dword(asd_ha, SCBPRO, 0); |
| 958 | asd_write_reg_dword(asd_ha, CSEQCON, 0); |
| 959 | |
| 960 | /* Intialize CSEQ Mode 11 Interrupt Vectors. |
| 961 | * The addresses are 16 bit wide and in dword units. |
| 962 | * The values of their macros are in byte units. |
| 963 | * Thus we have to divide by 4. */ |
| 964 | asd_write_reg_word(asd_ha, CM11INTVEC0, cseq_vecs[0]); |
| 965 | asd_write_reg_word(asd_ha, CM11INTVEC1, cseq_vecs[1]); |
| 966 | asd_write_reg_word(asd_ha, CM11INTVEC2, cseq_vecs[2]); |
| 967 | |
| 968 | /* Enable ARP2HALTC (ARP2 Halted from Halt Code Write). */ |
| 969 | asd_write_reg_byte(asd_ha, CARP2INTEN, EN_ARP2HALTC); |
| 970 | |
| 971 | /* Initialize CSEQ Scratch Page to 0x04. */ |
| 972 | asd_write_reg_byte(asd_ha, CSCRATCHPAGE, 0x04); |
| 973 | |
| 974 | /* Initialize CSEQ Mode[0-8] Dependent registers. */ |
| 975 | /* Initialize Scratch Page to 0. */ |
| 976 | for (i = 0; i < 9; i++) |
| 977 | asd_write_reg_byte(asd_ha, CMnSCRATCHPAGE(i), 0); |
| 978 | |
| 979 | /* Reset the ARP2 Program Count. */ |
| 980 | asd_write_reg_word(asd_ha, CPRGMCNT, cseq_idle_loop); |
| 981 | |
| 982 | for (i = 0; i < 8; i++) { |
| 983 | /* Intialize Mode n Link m Interrupt Enable. */ |
| 984 | asd_write_reg_dword(asd_ha, CMnINTEN(i), EN_CMnRSPMBXF); |
| 985 | /* Initialize Mode n Request Mailbox. */ |
| 986 | asd_write_reg_dword(asd_ha, CMnREQMBX(i), 0); |
| 987 | } |
| 988 | } |
| 989 | |
| 990 | /** |
| 991 | * asd_init_lseq_cio -- initialize LmSEQ CIO registers |
| 992 | * @asd_ha: pointer to host adapter structure |
| 993 | */ |
| 994 | static void asd_init_lseq_cio(struct asd_ha_struct *asd_ha, int lseq) |
| 995 | { |
| 996 | u8 *sas_addr; |
| 997 | int i; |
| 998 | |
| 999 | /* Enable ARP2HALTC (ARP2 Halted from Halt Code Write). */ |
| 1000 | asd_write_reg_dword(asd_ha, LmARP2INTEN(lseq), EN_ARP2HALTC); |
| 1001 | |
| 1002 | asd_write_reg_byte(asd_ha, LmSCRATCHPAGE(lseq), 0); |
| 1003 | |
| 1004 | /* Initialize Mode 0,1, and 2 SCRATCHPAGE to 0. */ |
| 1005 | for (i = 0; i < 3; i++) |
| 1006 | asd_write_reg_byte(asd_ha, LmMnSCRATCHPAGE(lseq, i), 0); |
| 1007 | |
| 1008 | /* Initialize Mode 5 SCRATCHPAGE to 0. */ |
| 1009 | asd_write_reg_byte(asd_ha, LmMnSCRATCHPAGE(lseq, 5), 0); |
| 1010 | |
| 1011 | asd_write_reg_dword(asd_ha, LmRSPMBX(lseq), 0); |
| 1012 | /* Initialize Mode 0,1,2 and 5 Interrupt Enable and |
| 1013 | * Interrupt registers. */ |
| 1014 | asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 0), LmM0INTEN_MASK); |
| 1015 | asd_write_reg_dword(asd_ha, LmMnINT(lseq, 0), 0xFFFFFFFF); |
| 1016 | /* Mode 1 */ |
| 1017 | asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 1), LmM1INTEN_MASK); |
| 1018 | asd_write_reg_dword(asd_ha, LmMnINT(lseq, 1), 0xFFFFFFFF); |
| 1019 | /* Mode 2 */ |
| 1020 | asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 2), LmM2INTEN_MASK); |
| 1021 | asd_write_reg_dword(asd_ha, LmMnINT(lseq, 2), 0xFFFFFFFF); |
| 1022 | /* Mode 5 */ |
| 1023 | asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 5), LmM5INTEN_MASK); |
| 1024 | asd_write_reg_dword(asd_ha, LmMnINT(lseq, 5), 0xFFFFFFFF); |
| 1025 | |
| 1026 | /* Enable HW Timer status. */ |
| 1027 | asd_write_reg_byte(asd_ha, LmHWTSTATEN(lseq), LmHWTSTATEN_MASK); |
| 1028 | |
| 1029 | /* Enable Primitive Status 0 and 1. */ |
| 1030 | asd_write_reg_dword(asd_ha, LmPRIMSTAT0EN(lseq), LmPRIMSTAT0EN_MASK); |
| 1031 | asd_write_reg_dword(asd_ha, LmPRIMSTAT1EN(lseq), LmPRIMSTAT1EN_MASK); |
| 1032 | |
| 1033 | /* Enable Frame Error. */ |
| 1034 | asd_write_reg_dword(asd_ha, LmFRMERREN(lseq), LmFRMERREN_MASK); |
| 1035 | asd_write_reg_byte(asd_ha, LmMnHOLDLVL(lseq, 0), 0x50); |
| 1036 | |
| 1037 | /* Initialize Mode 0 Transfer Level to 512. */ |
| 1038 | asd_write_reg_byte(asd_ha, LmMnXFRLVL(lseq, 0), LmMnXFRLVL_512); |
| 1039 | /* Initialize Mode 1 Transfer Level to 256. */ |
| 1040 | asd_write_reg_byte(asd_ha, LmMnXFRLVL(lseq, 1), LmMnXFRLVL_256); |
| 1041 | |
| 1042 | /* Initialize Program Count. */ |
| 1043 | asd_write_reg_word(asd_ha, LmPRGMCNT(lseq), lseq_idle_loop); |
| 1044 | |
| 1045 | /* Enable Blind SG Move. */ |
| 1046 | asd_write_reg_dword(asd_ha, LmMODECTL(lseq), LmBLIND48); |
| 1047 | asd_write_reg_word(asd_ha, LmM3SATATIMER(lseq), |
| 1048 | ASD_SATA_INTERLOCK_TIMEOUT); |
| 1049 | |
| 1050 | (void) asd_read_reg_dword(asd_ha, LmREQMBX(lseq)); |
| 1051 | |
| 1052 | /* Clear Primitive Status 0 and 1. */ |
| 1053 | asd_write_reg_dword(asd_ha, LmPRMSTAT0(lseq), 0xFFFFFFFF); |
| 1054 | asd_write_reg_dword(asd_ha, LmPRMSTAT1(lseq), 0xFFFFFFFF); |
| 1055 | |
| 1056 | /* Clear HW Timer status. */ |
| 1057 | asd_write_reg_byte(asd_ha, LmHWTSTAT(lseq), 0xFF); |
| 1058 | |
| 1059 | /* Clear DMA Errors for Mode 0 and 1. */ |
| 1060 | asd_write_reg_byte(asd_ha, LmMnDMAERRS(lseq, 0), 0xFF); |
| 1061 | asd_write_reg_byte(asd_ha, LmMnDMAERRS(lseq, 1), 0xFF); |
| 1062 | |
| 1063 | /* Clear SG DMA Errors for Mode 0 and 1. */ |
| 1064 | asd_write_reg_byte(asd_ha, LmMnSGDMAERRS(lseq, 0), 0xFF); |
| 1065 | asd_write_reg_byte(asd_ha, LmMnSGDMAERRS(lseq, 1), 0xFF); |
| 1066 | |
| 1067 | /* Clear Mode 0 Buffer Parity Error. */ |
| 1068 | asd_write_reg_byte(asd_ha, LmMnBUFSTAT(lseq, 0), LmMnBUFPERR); |
| 1069 | |
| 1070 | /* Clear Mode 0 Frame Error register. */ |
| 1071 | asd_write_reg_dword(asd_ha, LmMnFRMERR(lseq, 0), 0xFFFFFFFF); |
| 1072 | |
| 1073 | /* Reset LSEQ external interrupt arbiter. */ |
| 1074 | asd_write_reg_byte(asd_ha, LmARP2INTCTL(lseq), RSTINTCTL); |
| 1075 | |
| 1076 | /* Set the Phy SAS for the LmSEQ WWN. */ |
| 1077 | sas_addr = asd_ha->phys[lseq].phy_desc->sas_addr; |
| 1078 | for (i = 0; i < SAS_ADDR_SIZE; i++) |
| 1079 | asd_write_reg_byte(asd_ha, LmWWN(lseq) + i, sas_addr[i]); |
| 1080 | |
| 1081 | /* Set the Transmit Size to 1024 bytes, 0 = 256 Dwords. */ |
| 1082 | asd_write_reg_byte(asd_ha, LmMnXMTSIZE(lseq, 1), 0); |
| 1083 | |
| 1084 | /* Set the Bus Inactivity Time Limit Timer. */ |
| 1085 | asd_write_reg_word(asd_ha, LmBITL_TIMER(lseq), 9); |
| 1086 | |
| 1087 | /* Enable SATA Port Multiplier. */ |
| 1088 | asd_write_reg_byte(asd_ha, LmMnSATAFS(lseq, 1), 0x80); |
| 1089 | |
| 1090 | /* Initialize Interrupt Vector[0-10] address in Mode 3. |
| 1091 | * See the comment on CSEQ_INT_* */ |
| 1092 | asd_write_reg_word(asd_ha, LmM3INTVEC0(lseq), lseq_vecs[0]); |
| 1093 | asd_write_reg_word(asd_ha, LmM3INTVEC1(lseq), lseq_vecs[1]); |
| 1094 | asd_write_reg_word(asd_ha, LmM3INTVEC2(lseq), lseq_vecs[2]); |
| 1095 | asd_write_reg_word(asd_ha, LmM3INTVEC3(lseq), lseq_vecs[3]); |
| 1096 | asd_write_reg_word(asd_ha, LmM3INTVEC4(lseq), lseq_vecs[4]); |
| 1097 | asd_write_reg_word(asd_ha, LmM3INTVEC5(lseq), lseq_vecs[5]); |
| 1098 | asd_write_reg_word(asd_ha, LmM3INTVEC6(lseq), lseq_vecs[6]); |
| 1099 | asd_write_reg_word(asd_ha, LmM3INTVEC7(lseq), lseq_vecs[7]); |
| 1100 | asd_write_reg_word(asd_ha, LmM3INTVEC8(lseq), lseq_vecs[8]); |
| 1101 | asd_write_reg_word(asd_ha, LmM3INTVEC9(lseq), lseq_vecs[9]); |
| 1102 | asd_write_reg_word(asd_ha, LmM3INTVEC10(lseq), lseq_vecs[10]); |
| 1103 | /* |
| 1104 | * Program the Link LED control, applicable only for |
| 1105 | * Chip Rev. B or later. |
| 1106 | */ |
| 1107 | asd_write_reg_dword(asd_ha, LmCONTROL(lseq), |
| 1108 | (LEDTIMER | LEDMODE_TXRX | LEDTIMERS_100ms)); |
| 1109 | |
| 1110 | /* Set the Align Rate for SAS and STP mode. */ |
| 1111 | asd_write_reg_byte(asd_ha, LmM1SASALIGN(lseq), SAS_ALIGN_DEFAULT); |
| 1112 | asd_write_reg_byte(asd_ha, LmM1STPALIGN(lseq), STP_ALIGN_DEFAULT); |
| 1113 | } |
| 1114 | |
| 1115 | |
| 1116 | /** |
| 1117 | * asd_post_init_cseq -- clear CSEQ Mode n Int. status and Response mailbox |
| 1118 | * @asd_ha: pointer to host adapter struct |
| 1119 | */ |
| 1120 | static void asd_post_init_cseq(struct asd_ha_struct *asd_ha) |
| 1121 | { |
| 1122 | int i; |
| 1123 | |
| 1124 | for (i = 0; i < 8; i++) |
| 1125 | asd_write_reg_dword(asd_ha, CMnINT(i), 0xFFFFFFFF); |
| 1126 | for (i = 0; i < 8; i++) |
| 1127 | asd_read_reg_dword(asd_ha, CMnRSPMBX(i)); |
| 1128 | /* Reset the external interrupt arbiter. */ |
| 1129 | asd_write_reg_byte(asd_ha, CARP2INTCTL, RSTINTCTL); |
| 1130 | } |
| 1131 | |
| 1132 | /** |
| 1133 | * asd_init_ddb_0 -- initialize DDB 0 |
| 1134 | * @asd_ha: pointer to host adapter structure |
| 1135 | * |
| 1136 | * Initialize DDB site 0 which is used internally by the sequencer. |
| 1137 | */ |
| 1138 | static void asd_init_ddb_0(struct asd_ha_struct *asd_ha) |
| 1139 | { |
| 1140 | int i; |
| 1141 | |
| 1142 | /* Zero out the DDB explicitly */ |
| 1143 | for (i = 0; i < sizeof(struct asd_ddb_seq_shared); i+=4) |
| 1144 | asd_ddbsite_write_dword(asd_ha, 0, i, 0); |
| 1145 | |
| 1146 | asd_ddbsite_write_word(asd_ha, 0, |
| 1147 | offsetof(struct asd_ddb_seq_shared, q_free_ddb_head), 0); |
| 1148 | asd_ddbsite_write_word(asd_ha, 0, |
| 1149 | offsetof(struct asd_ddb_seq_shared, q_free_ddb_tail), |
| 1150 | asd_ha->hw_prof.max_ddbs-1); |
| 1151 | asd_ddbsite_write_word(asd_ha, 0, |
| 1152 | offsetof(struct asd_ddb_seq_shared, q_free_ddb_cnt), 0); |
| 1153 | asd_ddbsite_write_word(asd_ha, 0, |
| 1154 | offsetof(struct asd_ddb_seq_shared, q_used_ddb_head), 0xFFFF); |
| 1155 | asd_ddbsite_write_word(asd_ha, 0, |
| 1156 | offsetof(struct asd_ddb_seq_shared, q_used_ddb_tail), 0xFFFF); |
| 1157 | asd_ddbsite_write_word(asd_ha, 0, |
| 1158 | offsetof(struct asd_ddb_seq_shared, shared_mem_lock), 0); |
| 1159 | asd_ddbsite_write_word(asd_ha, 0, |
| 1160 | offsetof(struct asd_ddb_seq_shared, smp_conn_tag), 0); |
| 1161 | asd_ddbsite_write_word(asd_ha, 0, |
| 1162 | offsetof(struct asd_ddb_seq_shared, est_nexus_buf_cnt), 0); |
| 1163 | asd_ddbsite_write_word(asd_ha, 0, |
| 1164 | offsetof(struct asd_ddb_seq_shared, est_nexus_buf_thresh), |
| 1165 | asd_ha->hw_prof.num_phys * 2); |
| 1166 | asd_ddbsite_write_byte(asd_ha, 0, |
| 1167 | offsetof(struct asd_ddb_seq_shared, settable_max_contexts),0); |
| 1168 | asd_ddbsite_write_byte(asd_ha, 0, |
| 1169 | offsetof(struct asd_ddb_seq_shared, conn_not_active), 0xFF); |
| 1170 | asd_ddbsite_write_byte(asd_ha, 0, |
| 1171 | offsetof(struct asd_ddb_seq_shared, phy_is_up), 0x00); |
| 1172 | /* DDB 0 is reserved */ |
| 1173 | set_bit(0, asd_ha->hw_prof.ddb_bitmap); |
| 1174 | } |
| 1175 | |
| 1176 | /** |
| 1177 | * asd_seq_setup_seqs -- setup and initialize central and link sequencers |
| 1178 | * @asd_ha: pointer to host adapter structure |
| 1179 | */ |
| 1180 | static void asd_seq_setup_seqs(struct asd_ha_struct *asd_ha) |
| 1181 | { |
| 1182 | int lseq; |
| 1183 | u8 lseq_mask; |
| 1184 | |
| 1185 | /* Initialize SCB sites. Done first to compute some values which |
| 1186 | * the rest of the init code depends on. */ |
| 1187 | asd_init_scb_sites(asd_ha); |
| 1188 | |
| 1189 | /* Initialize CSEQ Scratch RAM registers. */ |
| 1190 | asd_init_cseq_scratch(asd_ha); |
| 1191 | |
| 1192 | /* Initialize LmSEQ Scratch RAM registers. */ |
| 1193 | asd_init_lseq_scratch(asd_ha); |
| 1194 | |
| 1195 | /* Initialize CSEQ CIO registers. */ |
| 1196 | asd_init_cseq_cio(asd_ha); |
| 1197 | |
| 1198 | asd_init_ddb_0(asd_ha); |
| 1199 | |
| 1200 | /* Initialize LmSEQ CIO registers. */ |
| 1201 | lseq_mask = asd_ha->hw_prof.enabled_phys; |
| 1202 | for_each_sequencer(lseq_mask, lseq_mask, lseq) |
| 1203 | asd_init_lseq_cio(asd_ha, lseq); |
| 1204 | asd_post_init_cseq(asd_ha); |
| 1205 | } |
| 1206 | |
| 1207 | |
| 1208 | /** |
| 1209 | * asd_seq_start_cseq -- start the central sequencer, CSEQ |
| 1210 | * @asd_ha: pointer to host adapter structure |
| 1211 | */ |
| 1212 | static int asd_seq_start_cseq(struct asd_ha_struct *asd_ha) |
| 1213 | { |
| 1214 | /* Reset the ARP2 instruction to location zero. */ |
| 1215 | asd_write_reg_word(asd_ha, CPRGMCNT, cseq_idle_loop); |
| 1216 | |
| 1217 | /* Unpause the CSEQ */ |
| 1218 | return asd_unpause_cseq(asd_ha); |
| 1219 | } |
| 1220 | |
| 1221 | /** |
| 1222 | * asd_seq_start_lseq -- start a link sequencer |
| 1223 | * @asd_ha: pointer to host adapter structure |
| 1224 | * @lseq: the link sequencer of interest |
| 1225 | */ |
| 1226 | static int asd_seq_start_lseq(struct asd_ha_struct *asd_ha, int lseq) |
| 1227 | { |
| 1228 | /* Reset the ARP2 instruction to location zero. */ |
| 1229 | asd_write_reg_word(asd_ha, LmPRGMCNT(lseq), lseq_idle_loop); |
| 1230 | |
| 1231 | /* Unpause the LmSEQ */ |
| 1232 | return asd_seq_unpause_lseq(asd_ha, lseq); |
| 1233 | } |
| 1234 | |
| 1235 | static int asd_request_firmware(struct asd_ha_struct *asd_ha) |
| 1236 | { |
| 1237 | int err, i; |
| 1238 | struct sequencer_file_header header, *hdr_ptr; |
| 1239 | u32 csum = 0; |
| 1240 | u16 *ptr_cseq_vecs, *ptr_lseq_vecs; |
| 1241 | |
| 1242 | if (sequencer_fw) |
| 1243 | /* already loaded */ |
| 1244 | return 0; |
| 1245 | |
| 1246 | err = request_firmware(&sequencer_fw, |
| 1247 | SAS_RAZOR_SEQUENCER_FW_FILE, |
| 1248 | &asd_ha->pcidev->dev); |
| 1249 | if (err) |
| 1250 | return err; |
| 1251 | |
| 1252 | hdr_ptr = (struct sequencer_file_header *)sequencer_fw->data; |
| 1253 | |
| 1254 | header.csum = le32_to_cpu(hdr_ptr->csum); |
| 1255 | header.major = le32_to_cpu(hdr_ptr->major); |
| 1256 | header.minor = le32_to_cpu(hdr_ptr->minor); |
| 1257 | sequencer_version = hdr_ptr->version; |
| 1258 | header.cseq_table_offset = le32_to_cpu(hdr_ptr->cseq_table_offset); |
| 1259 | header.cseq_table_size = le32_to_cpu(hdr_ptr->cseq_table_size); |
| 1260 | header.lseq_table_offset = le32_to_cpu(hdr_ptr->lseq_table_offset); |
| 1261 | header.lseq_table_size = le32_to_cpu(hdr_ptr->lseq_table_size); |
| 1262 | header.cseq_code_offset = le32_to_cpu(hdr_ptr->cseq_code_offset); |
| 1263 | header.cseq_code_size = le32_to_cpu(hdr_ptr->cseq_code_size); |
| 1264 | header.lseq_code_offset = le32_to_cpu(hdr_ptr->lseq_code_offset); |
| 1265 | header.lseq_code_size = le32_to_cpu(hdr_ptr->lseq_code_size); |
| 1266 | header.mode2_task = le16_to_cpu(hdr_ptr->mode2_task); |
| 1267 | header.cseq_idle_loop = le16_to_cpu(hdr_ptr->cseq_idle_loop); |
| 1268 | header.lseq_idle_loop = le16_to_cpu(hdr_ptr->lseq_idle_loop); |
| 1269 | |
| 1270 | for (i = sizeof(header.csum); i < sequencer_fw->size; i++) |
| 1271 | csum += sequencer_fw->data[i]; |
| 1272 | |
| 1273 | if (csum != header.csum) { |
| 1274 | asd_printk("Firmware file checksum mismatch\n"); |
| 1275 | return -EINVAL; |
| 1276 | } |
| 1277 | |
| 1278 | if (header.cseq_table_size != CSEQ_NUM_VECS || |
| 1279 | header.lseq_table_size != LSEQ_NUM_VECS) { |
| 1280 | asd_printk("Firmware file table size mismatch\n"); |
| 1281 | return -EINVAL; |
| 1282 | } |
| 1283 | |
| 1284 | ptr_cseq_vecs = (u16 *)&sequencer_fw->data[header.cseq_table_offset]; |
| 1285 | ptr_lseq_vecs = (u16 *)&sequencer_fw->data[header.lseq_table_offset]; |
| 1286 | mode2_task = header.mode2_task; |
| 1287 | cseq_idle_loop = header.cseq_idle_loop; |
| 1288 | lseq_idle_loop = header.lseq_idle_loop; |
| 1289 | |
| 1290 | for (i = 0; i < CSEQ_NUM_VECS; i++) |
| 1291 | cseq_vecs[i] = le16_to_cpu(ptr_cseq_vecs[i]); |
| 1292 | |
| 1293 | for (i = 0; i < LSEQ_NUM_VECS; i++) |
| 1294 | lseq_vecs[i] = le16_to_cpu(ptr_lseq_vecs[i]); |
| 1295 | |
| 1296 | cseq_code = &sequencer_fw->data[header.cseq_code_offset]; |
| 1297 | cseq_code_size = header.cseq_code_size; |
| 1298 | lseq_code = &sequencer_fw->data[header.lseq_code_offset]; |
| 1299 | lseq_code_size = header.lseq_code_size; |
| 1300 | |
| 1301 | return 0; |
| 1302 | } |
| 1303 | |
| 1304 | int asd_init_seqs(struct asd_ha_struct *asd_ha) |
| 1305 | { |
| 1306 | int err; |
| 1307 | |
| 1308 | err = asd_request_firmware(asd_ha); |
| 1309 | |
| 1310 | if (err) { |
| 1311 | asd_printk("Failed to load sequencer firmware file %s, error %d\n", |
| 1312 | SAS_RAZOR_SEQUENCER_FW_FILE, err); |
| 1313 | return err; |
| 1314 | } |
| 1315 | |
| 1316 | asd_printk("using sequencer %s\n", sequencer_version); |
| 1317 | err = asd_seq_download_seqs(asd_ha); |
| 1318 | if (err) { |
| 1319 | asd_printk("couldn't download sequencers for %s\n", |
| 1320 | pci_name(asd_ha->pcidev)); |
| 1321 | return err; |
| 1322 | } |
| 1323 | |
| 1324 | asd_seq_setup_seqs(asd_ha); |
| 1325 | |
| 1326 | return 0; |
| 1327 | } |
| 1328 | |
| 1329 | int asd_start_seqs(struct asd_ha_struct *asd_ha) |
| 1330 | { |
| 1331 | int err; |
| 1332 | u8 lseq_mask; |
| 1333 | int lseq; |
| 1334 | |
| 1335 | err = asd_seq_start_cseq(asd_ha); |
| 1336 | if (err) { |
| 1337 | asd_printk("couldn't start CSEQ for %s\n", |
| 1338 | pci_name(asd_ha->pcidev)); |
| 1339 | return err; |
| 1340 | } |
| 1341 | |
| 1342 | lseq_mask = asd_ha->hw_prof.enabled_phys; |
| 1343 | for_each_sequencer(lseq_mask, lseq_mask, lseq) { |
| 1344 | err = asd_seq_start_lseq(asd_ha, lseq); |
| 1345 | if (err) { |
| 1346 | asd_printk("coudln't start LSEQ %d for %s\n", lseq, |
| 1347 | pci_name(asd_ha->pcidev)); |
| 1348 | return err; |
| 1349 | } |
| 1350 | } |
| 1351 | |
| 1352 | return 0; |
| 1353 | } |
| 1354 | |
| 1355 | /** |
| 1356 | * asd_update_port_links -- update port_map_by_links and phy_is_up |
| 1357 | * @sas_phy: pointer to the phy which has been added to a port |
| 1358 | * |
| 1359 | * 1) When a link reset has completed and we got BYTES DMAED with a |
| 1360 | * valid frame we call this function for that phy, to indicate that |
| 1361 | * the phy is up, i.e. we update the phy_is_up in DDB 0. The |
| 1362 | * sequencer checks phy_is_up when pending SCBs are to be sent, and |
| 1363 | * when an open address frame has been received. |
| 1364 | * |
| 1365 | * 2) When we know of ports, we call this function to update the map |
| 1366 | * of phys participaing in that port, i.e. we update the |
| 1367 | * port_map_by_links in DDB 0. When a HARD_RESET primitive has been |
| 1368 | * received, the sequencer disables all phys in that port. |
| 1369 | * port_map_by_links is also used as the conn_mask byte in the |
| 1370 | * initiator/target port DDB. |
| 1371 | */ |
malahal@us.ibm.com | 3f04810 | 2006-10-04 17:28:37 -0700 | [diff] [blame^] | 1372 | void asd_update_port_links(struct asd_ha_struct *asd_ha, struct asd_phy *phy) |
James Bottomley | 2908d77 | 2006-08-29 09:22:51 -0500 | [diff] [blame] | 1373 | { |
malahal@us.ibm.com | 3f04810 | 2006-10-04 17:28:37 -0700 | [diff] [blame^] | 1374 | const u8 phy_mask = (u8) phy->asd_port->phy_mask; |
James Bottomley | 2908d77 | 2006-08-29 09:22:51 -0500 | [diff] [blame] | 1375 | u8 phy_is_up; |
| 1376 | u8 mask; |
| 1377 | int i, err; |
| 1378 | |
| 1379 | for_each_phy(phy_mask, mask, i) |
| 1380 | asd_ddbsite_write_byte(asd_ha, 0, |
| 1381 | offsetof(struct asd_ddb_seq_shared, |
| 1382 | port_map_by_links)+i,phy_mask); |
| 1383 | |
| 1384 | for (i = 0; i < 12; i++) { |
| 1385 | phy_is_up = asd_ddbsite_read_byte(asd_ha, 0, |
| 1386 | offsetof(struct asd_ddb_seq_shared, phy_is_up)); |
| 1387 | err = asd_ddbsite_update_byte(asd_ha, 0, |
| 1388 | offsetof(struct asd_ddb_seq_shared, phy_is_up), |
| 1389 | phy_is_up, |
| 1390 | phy_is_up | phy_mask); |
| 1391 | if (!err) |
| 1392 | break; |
| 1393 | else if (err == -EFAULT) { |
| 1394 | asd_printk("phy_is_up: parity error in DDB 0\n"); |
| 1395 | break; |
| 1396 | } |
| 1397 | } |
| 1398 | |
| 1399 | if (err) |
| 1400 | asd_printk("couldn't update DDB 0:error:%d\n", err); |
| 1401 | } |
James Bottomley | bc229b36 | 2006-08-28 17:08:21 -0500 | [diff] [blame] | 1402 | |
| 1403 | MODULE_FIRMWARE(SAS_RAZOR_SEQUENCER_FW_FILE); |