Jean-Christop PLAGNIOL-VILLARD | 6d803ba | 2010-11-17 10:04:33 +0100 | [diff] [blame] | 1 | |
| 2 | config CLKDEV_LOOKUP |
| 3 | bool |
| 4 | select HAVE_CLK |
Kyungmin Park | aa3831c | 2011-07-18 16:34:54 +0900 | [diff] [blame] | 5 | |
Shawn Guo | 5c77f56 | 2011-12-20 14:46:38 +0800 | [diff] [blame] | 6 | config HAVE_CLK_PREPARE |
| 7 | bool |
| 8 | |
Kyungmin Park | aa3831c | 2011-07-18 16:34:54 +0900 | [diff] [blame] | 9 | config HAVE_MACH_CLKDEV |
| 10 | bool |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 11 | |
Arnd Bergmann | 8fb61e3 | 2012-03-17 21:10:51 +0000 | [diff] [blame] | 12 | config COMMON_CLK |
| 13 | bool |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 14 | select HAVE_CLK_PREPARE |
Rob Herring | 01033be | 2012-04-09 15:24:58 -0500 | [diff] [blame] | 15 | select CLKDEV_LOOKUP |
Pranith Kumar | 83fe27e | 2014-12-05 11:24:45 -0500 | [diff] [blame] | 16 | select SRCU |
Andy Shevchenko | 0777591 | 2015-09-22 18:54:11 +0300 | [diff] [blame] | 17 | select RATIONAL |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 18 | ---help--- |
| 19 | The common clock framework is a single definition of struct |
| 20 | clk, useful across many platforms, as well as an |
| 21 | implementation of the clock API in include/linux/clk.h. |
| 22 | Architectures utilizing the common struct clk should select |
Arnd Bergmann | 8fb61e3 | 2012-03-17 21:10:51 +0000 | [diff] [blame] | 23 | this option. |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 24 | |
Arnd Bergmann | 8fb61e3 | 2012-03-17 21:10:51 +0000 | [diff] [blame] | 25 | menu "Common Clock Framework" |
| 26 | depends on COMMON_CLK |
Mike Turquette | b2476490 | 2012-03-15 23:11:19 -0700 | [diff] [blame] | 27 | |
Mark Brown | f05259a | 2012-05-17 10:04:57 +0100 | [diff] [blame] | 28 | config COMMON_CLK_WM831X |
| 29 | tristate "Clock driver for WM831x/2x PMICs" |
| 30 | depends on MFD_WM831X |
| 31 | ---help--- |
| 32 | Supports the clocking subsystem of the WM831x/2x series of |
Masanari Iida | fe4e437 | 2014-10-17 00:09:24 +0900 | [diff] [blame] | 33 | PMICs from Wolfson Microelectronics. |
Mark Brown | f05259a | 2012-05-17 10:04:57 +0100 | [diff] [blame] | 34 | |
Pawel Moll | 5ee2b87 | 2013-09-17 17:16:15 +0100 | [diff] [blame] | 35 | source "drivers/clk/versatile/Kconfig" |
Linus Walleij | f9a6aa4 | 2012-08-06 18:32:08 +0200 | [diff] [blame] | 36 | |
Javier Martinez Canillas | 5dbbb00 | 2014-08-18 10:33:00 +0200 | [diff] [blame] | 37 | config COMMON_CLK_MAX_GEN |
| 38 | bool |
| 39 | |
Jonghwa Lee | 73118e6 | 2012-08-28 17:54:28 +0900 | [diff] [blame] | 40 | config COMMON_CLK_MAX77686 |
| 41 | tristate "Clock driver for Maxim 77686 MFD" |
| 42 | depends on MFD_MAX77686 |
Javier Martinez Canillas | 1887d69 | 2014-08-18 10:33:01 +0200 | [diff] [blame] | 43 | select COMMON_CLK_MAX_GEN |
Jonghwa Lee | 73118e6 | 2012-08-28 17:54:28 +0900 | [diff] [blame] | 44 | ---help--- |
| 45 | This driver supports Maxim 77686 crystal oscillator clock. |
| 46 | |
Javier Martinez Canillas | 83ccf16 | 2014-08-18 10:33:03 +0200 | [diff] [blame] | 47 | config COMMON_CLK_MAX77802 |
| 48 | tristate "Clock driver for Maxim 77802 PMIC" |
| 49 | depends on MFD_MAX77686 |
| 50 | select COMMON_CLK_MAX_GEN |
| 51 | ---help--- |
| 52 | This driver supports Maxim 77802 crystal oscillator clock. |
| 53 | |
Chris Zhong | 038b892 | 2014-10-13 15:52:44 -0700 | [diff] [blame] | 54 | config COMMON_CLK_RK808 |
| 55 | tristate "Clock driver for RK808" |
| 56 | depends on MFD_RK808 |
| 57 | ---help--- |
| 58 | This driver supports RK808 crystal oscillator clock. These |
| 59 | multi-function devices have two fixed-rate oscillators, |
| 60 | clocked at 32KHz each. Clkout1 is always on, Clkout2 can off |
| 61 | by control register. |
| 62 | |
Sudeep Holla | cd52c2a | 2015-03-30 10:59:52 +0100 | [diff] [blame] | 63 | config COMMON_CLK_SCPI |
| 64 | tristate "Clock driver controlled via SCPI interface" |
| 65 | depends on ARM_SCPI_PROTOCOL || COMPILE_TEST |
| 66 | ---help--- |
| 67 | This driver provides support for clocks that are controlled |
| 68 | by firmware that implements the SCPI interface. |
| 69 | |
| 70 | This driver uses SCPI Message Protocol to interact with the |
| 71 | firmware providing all the clock controls. |
| 72 | |
Sebastian Hesselbarth | 9abd5f0 | 2013-04-11 21:42:29 +0200 | [diff] [blame] | 73 | config COMMON_CLK_SI5351 |
| 74 | tristate "Clock driver for SiLabs 5351A/B/C" |
| 75 | depends on I2C |
| 76 | select REGMAP_I2C |
| 77 | select RATIONAL |
| 78 | ---help--- |
| 79 | This driver supports Silicon Labs 5351A/B/C programmable clock |
| 80 | generators. |
| 81 | |
Mike Looijmans | 8ce20e6 | 2015-10-02 09:15:29 +0200 | [diff] [blame] | 82 | config COMMON_CLK_SI514 |
| 83 | tristate "Clock driver for SiLabs 514 devices" |
| 84 | depends on I2C |
| 85 | depends on OF |
| 86 | select REGMAP_I2C |
| 87 | help |
| 88 | ---help--- |
| 89 | This driver supports the Silicon Labs 514 programmable clock |
| 90 | generator. |
| 91 | |
Soren Brinkmann | 1459c83 | 2013-09-21 16:40:39 -0700 | [diff] [blame] | 92 | config COMMON_CLK_SI570 |
| 93 | tristate "Clock driver for SiLabs 570 and compatible devices" |
| 94 | depends on I2C |
| 95 | depends on OF |
| 96 | select REGMAP_I2C |
| 97 | help |
| 98 | ---help--- |
| 99 | This driver supports Silicon Labs 570/571/598/599 programmable |
| 100 | clock generators. |
| 101 | |
Mike Looijmans | 19fbbbb | 2015-06-03 07:25:19 +0200 | [diff] [blame] | 102 | config COMMON_CLK_CDCE925 |
| 103 | tristate "Clock driver for TI CDCE925 devices" |
| 104 | depends on I2C |
| 105 | depends on OF |
| 106 | select REGMAP_I2C |
| 107 | help |
| 108 | ---help--- |
| 109 | This driver supports the TI CDCE925 programmable clock synthesizer. |
| 110 | The chip contains two PLLs with spread-spectrum clocking support and |
| 111 | five output dividers. The driver only supports the following setup, |
| 112 | and uses a fixed setting for the output muxes. |
| 113 | Y1 is derived from the input clock |
| 114 | Y2 and Y3 derive from PLL1 |
| 115 | Y4 and Y5 derive from PLL2 |
| 116 | Given a target output frequency, the driver will set the PLL and |
| 117 | divider to best approximate the desired output. |
| 118 | |
Yadwinder Singh Brar | 7cc560d | 2013-07-07 17:14:20 +0530 | [diff] [blame] | 119 | config COMMON_CLK_S2MPS11 |
Krzysztof Kozlowski | e8b60a4 | 2014-05-21 13:23:01 +0200 | [diff] [blame] | 120 | tristate "Clock driver for S2MPS1X/S5M8767 MFD" |
Yadwinder Singh Brar | 7cc560d | 2013-07-07 17:14:20 +0530 | [diff] [blame] | 121 | depends on MFD_SEC_CORE |
| 122 | ---help--- |
Krzysztof Kozlowski | e8b60a4 | 2014-05-21 13:23:01 +0200 | [diff] [blame] | 123 | This driver supports S2MPS11/S2MPS14/S5M8767 crystal oscillator |
| 124 | clock. These multi-function devices have two (S2MPS14) or three |
| 125 | (S2MPS11, S5M8767) fixed-rate oscillators, clocked at 32KHz each. |
Yadwinder Singh Brar | 7cc560d | 2013-07-07 17:14:20 +0530 | [diff] [blame] | 126 | |
Peter Ujfalusi | f9f8c04 | 2012-09-14 17:30:27 +0300 | [diff] [blame] | 127 | config CLK_TWL6040 |
| 128 | tristate "External McPDM functional clock from twl6040" |
| 129 | depends on TWL6040_CORE |
| 130 | ---help--- |
| 131 | Enable the external functional clock support on OMAP4+ platforms for |
| 132 | McPDM. McPDM module is using the external bit clock on the McPDM bus |
| 133 | as functional clock. |
| 134 | |
Lars-Peter Clausen | 0e646c5 | 2013-03-11 16:22:29 +0100 | [diff] [blame] | 135 | config COMMON_CLK_AXI_CLKGEN |
| 136 | tristate "AXI clkgen driver" |
Javier Martinez Canillas | 4a7748c | 2015-10-13 16:18:18 +0200 | [diff] [blame] | 137 | depends on ARCH_ZYNQ || MICROBLAZE || COMPILE_TEST |
Lars-Peter Clausen | 0e646c5 | 2013-03-11 16:22:29 +0100 | [diff] [blame] | 138 | help |
| 139 | ---help--- |
| 140 | Support for the Analog Devices axi-clkgen pcore clock generator for Xilinx |
| 141 | FPGAs. It is commonly used in Analog Devices' reference designs. |
| 142 | |
Tang Yuantian | 93a17c0 | 2015-01-15 14:03:41 +0800 | [diff] [blame] | 143 | config CLK_QORIQ |
| 144 | bool "Clock driver for Freescale QorIQ platforms" |
Linus Torvalds | 2f4bf52 | 2015-11-05 23:38:43 -0800 | [diff] [blame] | 145 | depends on (PPC_E500MC || ARM || ARM64 || COMPILE_TEST) && OF |
Tang Yuantian | 555eae9 | 2013-04-09 16:46:26 +0800 | [diff] [blame] | 146 | ---help--- |
Tang Yuantian | 93a17c0 | 2015-01-15 14:03:41 +0800 | [diff] [blame] | 147 | This adds the clock driver support for Freescale QorIQ platforms |
| 148 | using common clock framework. |
Tang Yuantian | 555eae9 | 2013-04-09 16:46:26 +0800 | [diff] [blame] | 149 | |
Loc Ho | 308964c | 2013-06-26 11:56:09 -0600 | [diff] [blame] | 150 | config COMMON_CLK_XGENE |
| 151 | bool "Clock driver for APM XGene SoC" |
| 152 | default y |
Javier Martinez Canillas | 4a7748c | 2015-10-13 16:18:18 +0200 | [diff] [blame] | 153 | depends on ARM64 || COMPILE_TEST |
Loc Ho | 308964c | 2013-06-26 11:56:09 -0600 | [diff] [blame] | 154 | ---help--- |
| 155 | Sypport for the APM X-Gene SoC reference, PLL, and device clocks. |
| 156 | |
Santosh Shilimkar | 6cfc229 | 2013-09-25 21:18:15 -0400 | [diff] [blame] | 157 | config COMMON_CLK_KEYSTONE |
| 158 | tristate "Clock drivers for Keystone based SOCs" |
Javier Martinez Canillas | 4a7748c | 2015-10-13 16:18:18 +0200 | [diff] [blame] | 159 | depends on (ARCH_KEYSTONE || COMPILE_TEST) && OF |
Santosh Shilimkar | 6cfc229 | 2013-09-25 21:18:15 -0400 | [diff] [blame] | 160 | ---help--- |
| 161 | Supports clock drivers for Keystone based SOCs. These SOCs have local |
| 162 | a power sleep control module that gate the clock to the IPs and PLLs. |
| 163 | |
Peter Ujfalusi | 942d1d6 | 2014-06-27 09:01:11 +0300 | [diff] [blame] | 164 | config COMMON_CLK_PALMAS |
| 165 | tristate "Clock driver for TI Palmas devices" |
| 166 | depends on MFD_PALMAS |
| 167 | ---help--- |
| 168 | This driver supports TI Palmas devices 32KHz output KG and KG_AUDIO |
| 169 | using common clock framework. |
| 170 | |
Philipp Zabel | 9a74ccd | 2015-02-13 20:18:52 +0100 | [diff] [blame] | 171 | config COMMON_CLK_PWM |
| 172 | tristate "Clock driver for PWMs used as clock outputs" |
| 173 | depends on PWM |
| 174 | ---help--- |
| 175 | Adapter driver so that any PWM output can be (mis)used as clock signal |
| 176 | at 50% duty cycle. |
| 177 | |
Robert Jarzmik | 98d147f | 2014-10-01 23:39:29 +0200 | [diff] [blame] | 178 | config COMMON_CLK_PXA |
| 179 | def_bool COMMON_CLK && ARCH_PXA |
| 180 | ---help--- |
| 181 | Sypport for the Marvell PXA SoC. |
| 182 | |
Max Filippov | 0c7665c | 2015-01-12 10:20:46 +0300 | [diff] [blame] | 183 | config COMMON_CLK_CDCE706 |
| 184 | tristate "Clock driver for TI CDCE706 clock synthesizer" |
| 185 | depends on I2C |
| 186 | select REGMAP_I2C |
| 187 | select RATIONAL |
| 188 | ---help--- |
| 189 | This driver supports TI CDCE706 programmable 3-PLL clock synthesizer. |
| 190 | |
Stephen Boyd | 64a12c5 | 2015-05-14 17:38:21 -0700 | [diff] [blame] | 191 | source "drivers/clk/bcm/Kconfig" |
Bintian Wang | 72ea486 | 2015-05-29 10:08:38 +0800 | [diff] [blame] | 192 | source "drivers/clk/hisilicon/Kconfig" |
Stephen Boyd | 085d7a4 | 2014-01-15 10:47:23 -0800 | [diff] [blame] | 193 | source "drivers/clk/qcom/Kconfig" |
| 194 | |
Arnd Bergmann | 8fb61e3 | 2012-03-17 21:10:51 +0000 | [diff] [blame] | 195 | endmenu |
Sebastian Hesselbarth | 97fa4cf | 2012-11-17 15:22:22 +0100 | [diff] [blame] | 196 | |
| 197 | source "drivers/clk/mvebu/Kconfig" |
Pankaj Dubey | 4ce9b85e | 2014-05-08 13:07:08 +0900 | [diff] [blame] | 198 | |
| 199 | source "drivers/clk/samsung/Kconfig" |
Thierry Reding | 31b52ba | 2015-04-01 09:10:58 +0200 | [diff] [blame] | 200 | source "drivers/clk/tegra/Kconfig" |