Thomas Gleixner | 3b20eb2 | 2019-05-29 16:57:35 -0700 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 2 | /* |
| 3 | * iop13xx IRQ handling / support functions |
| 4 | * Copyright (c) 2005-2006, Intel Corporation. |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 5 | */ |
| 6 | #include <linux/init.h> |
| 7 | #include <linux/interrupt.h> |
| 8 | #include <linux/list.h> |
| 9 | #include <linux/sysctl.h> |
Linus Torvalds | 7c0f6ba | 2016-12-24 11:46:01 -0800 | [diff] [blame] | 10 | #include <linux/uaccess.h> |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 11 | #include <asm/mach/irq.h> |
| 12 | #include <asm/irq.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 13 | #include <mach/hardware.h> |
| 14 | #include <mach/irqs.h> |
Arnd Bergmann | c11fc34 | 2015-01-30 10:45:33 +0100 | [diff] [blame] | 15 | #include "msi.h" |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 16 | |
| 17 | /* INTCTL0 CP6 R0 Page 4 |
| 18 | */ |
Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 19 | static u32 read_intctl_0(void) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 20 | { |
| 21 | u32 val; |
| 22 | asm volatile("mrc p6, 0, %0, c0, c4, 0":"=r" (val)); |
| 23 | return val; |
| 24 | } |
Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 25 | static void write_intctl_0(u32 val) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 26 | { |
| 27 | asm volatile("mcr p6, 0, %0, c0, c4, 0"::"r" (val)); |
| 28 | } |
| 29 | |
| 30 | /* INTCTL1 CP6 R1 Page 4 |
| 31 | */ |
Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 32 | static u32 read_intctl_1(void) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 33 | { |
| 34 | u32 val; |
| 35 | asm volatile("mrc p6, 0, %0, c1, c4, 0":"=r" (val)); |
| 36 | return val; |
| 37 | } |
Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 38 | static void write_intctl_1(u32 val) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 39 | { |
| 40 | asm volatile("mcr p6, 0, %0, c1, c4, 0"::"r" (val)); |
| 41 | } |
| 42 | |
| 43 | /* INTCTL2 CP6 R2 Page 4 |
| 44 | */ |
Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 45 | static u32 read_intctl_2(void) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 46 | { |
| 47 | u32 val; |
| 48 | asm volatile("mrc p6, 0, %0, c2, c4, 0":"=r" (val)); |
| 49 | return val; |
| 50 | } |
Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 51 | static void write_intctl_2(u32 val) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 52 | { |
| 53 | asm volatile("mcr p6, 0, %0, c2, c4, 0"::"r" (val)); |
| 54 | } |
| 55 | |
| 56 | /* INTCTL3 CP6 R3 Page 4 |
| 57 | */ |
Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 58 | static u32 read_intctl_3(void) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 59 | { |
| 60 | u32 val; |
| 61 | asm volatile("mrc p6, 0, %0, c3, c4, 0":"=r" (val)); |
| 62 | return val; |
| 63 | } |
Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 64 | static void write_intctl_3(u32 val) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 65 | { |
| 66 | asm volatile("mcr p6, 0, %0, c3, c4, 0"::"r" (val)); |
| 67 | } |
| 68 | |
| 69 | /* INTSTR0 CP6 R0 Page 5 |
| 70 | */ |
Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 71 | static void write_intstr_0(u32 val) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 72 | { |
| 73 | asm volatile("mcr p6, 0, %0, c0, c5, 0"::"r" (val)); |
| 74 | } |
| 75 | |
| 76 | /* INTSTR1 CP6 R1 Page 5 |
| 77 | */ |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 78 | static void write_intstr_1(u32 val) |
| 79 | { |
| 80 | asm volatile("mcr p6, 0, %0, c1, c5, 0"::"r" (val)); |
| 81 | } |
| 82 | |
| 83 | /* INTSTR2 CP6 R2 Page 5 |
| 84 | */ |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 85 | static void write_intstr_2(u32 val) |
| 86 | { |
| 87 | asm volatile("mcr p6, 0, %0, c2, c5, 0"::"r" (val)); |
| 88 | } |
| 89 | |
| 90 | /* INTSTR3 CP6 R3 Page 5 |
| 91 | */ |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 92 | static void write_intstr_3(u32 val) |
| 93 | { |
| 94 | asm volatile("mcr p6, 0, %0, c3, c5, 0"::"r" (val)); |
| 95 | } |
| 96 | |
| 97 | /* INTBASE CP6 R0 Page 2 |
| 98 | */ |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 99 | static void write_intbase(u32 val) |
| 100 | { |
| 101 | asm volatile("mcr p6, 0, %0, c0, c2, 0"::"r" (val)); |
| 102 | } |
| 103 | |
| 104 | /* INTSIZE CP6 R2 Page 2 |
| 105 | */ |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 106 | static void write_intsize(u32 val) |
| 107 | { |
| 108 | asm volatile("mcr p6, 0, %0, c2, c2, 0"::"r" (val)); |
| 109 | } |
| 110 | |
| 111 | /* 0 = Interrupt Masked and 1 = Interrupt not masked */ |
| 112 | static void |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 113 | iop13xx_irq_mask0 (struct irq_data *d) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 114 | { |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 115 | write_intctl_0(read_intctl_0() & ~(1 << (d->irq - 0))); |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 116 | } |
| 117 | |
| 118 | static void |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 119 | iop13xx_irq_mask1 (struct irq_data *d) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 120 | { |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 121 | write_intctl_1(read_intctl_1() & ~(1 << (d->irq - 32))); |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 122 | } |
| 123 | |
| 124 | static void |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 125 | iop13xx_irq_mask2 (struct irq_data *d) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 126 | { |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 127 | write_intctl_2(read_intctl_2() & ~(1 << (d->irq - 64))); |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 128 | } |
| 129 | |
| 130 | static void |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 131 | iop13xx_irq_mask3 (struct irq_data *d) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 132 | { |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 133 | write_intctl_3(read_intctl_3() & ~(1 << (d->irq - 96))); |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 134 | } |
| 135 | |
| 136 | static void |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 137 | iop13xx_irq_unmask0(struct irq_data *d) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 138 | { |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 139 | write_intctl_0(read_intctl_0() | (1 << (d->irq - 0))); |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 140 | } |
| 141 | |
| 142 | static void |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 143 | iop13xx_irq_unmask1(struct irq_data *d) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 144 | { |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 145 | write_intctl_1(read_intctl_1() | (1 << (d->irq - 32))); |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 146 | } |
| 147 | |
| 148 | static void |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 149 | iop13xx_irq_unmask2(struct irq_data *d) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 150 | { |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 151 | write_intctl_2(read_intctl_2() | (1 << (d->irq - 64))); |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 152 | } |
| 153 | |
| 154 | static void |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 155 | iop13xx_irq_unmask3(struct irq_data *d) |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 156 | { |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 157 | write_intctl_3(read_intctl_3() | (1 << (d->irq - 96))); |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 158 | } |
| 159 | |
Dan Williams | 3a2aeda | 2006-12-14 23:31:20 +0100 | [diff] [blame] | 160 | static struct irq_chip iop13xx_irqchip1 = { |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 161 | .name = "IOP13xx-1", |
| 162 | .irq_ack = iop13xx_irq_mask0, |
| 163 | .irq_mask = iop13xx_irq_mask0, |
| 164 | .irq_unmask = iop13xx_irq_unmask0, |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 165 | }; |
| 166 | |
Dan Williams | 3a2aeda | 2006-12-14 23:31:20 +0100 | [diff] [blame] | 167 | static struct irq_chip iop13xx_irqchip2 = { |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 168 | .name = "IOP13xx-2", |
| 169 | .irq_ack = iop13xx_irq_mask1, |
| 170 | .irq_mask = iop13xx_irq_mask1, |
| 171 | .irq_unmask = iop13xx_irq_unmask1, |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 172 | }; |
| 173 | |
Dan Williams | 3a2aeda | 2006-12-14 23:31:20 +0100 | [diff] [blame] | 174 | static struct irq_chip iop13xx_irqchip3 = { |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 175 | .name = "IOP13xx-3", |
| 176 | .irq_ack = iop13xx_irq_mask2, |
| 177 | .irq_mask = iop13xx_irq_mask2, |
| 178 | .irq_unmask = iop13xx_irq_unmask2, |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 179 | }; |
| 180 | |
Dan Williams | 3a2aeda | 2006-12-14 23:31:20 +0100 | [diff] [blame] | 181 | static struct irq_chip iop13xx_irqchip4 = { |
Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 182 | .name = "IOP13xx-4", |
| 183 | .irq_ack = iop13xx_irq_mask3, |
| 184 | .irq_mask = iop13xx_irq_mask3, |
| 185 | .irq_unmask = iop13xx_irq_unmask3, |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 186 | }; |
| 187 | |
Dan Williams | 588ef76 | 2007-02-13 17:12:04 +0100 | [diff] [blame] | 188 | extern void iop_init_cp6_handler(void); |
| 189 | |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 190 | void __init iop13xx_init_irq(void) |
| 191 | { |
| 192 | unsigned int i; |
| 193 | |
Dan Williams | 588ef76 | 2007-02-13 17:12:04 +0100 | [diff] [blame] | 194 | iop_init_cp6_handler(); |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 195 | |
| 196 | /* disable all interrupts */ |
| 197 | write_intctl_0(0); |
| 198 | write_intctl_1(0); |
| 199 | write_intctl_2(0); |
| 200 | write_intctl_3(0); |
| 201 | |
| 202 | /* treat all as IRQ */ |
| 203 | write_intstr_0(0); |
| 204 | write_intstr_1(0); |
| 205 | write_intstr_2(0); |
| 206 | write_intstr_3(0); |
| 207 | |
| 208 | /* initialize the interrupt vector generator */ |
| 209 | write_intbase(INTBASE); |
| 210 | write_intsize(INTSIZE_4); |
| 211 | |
Daniel Wolstenholme | 2fd0237 | 2007-05-10 22:33:02 -0700 | [diff] [blame] | 212 | for(i = 0; i <= IRQ_IOP13XX_HPI; i++) { |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 213 | if (i < 32) |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 214 | irq_set_chip(i, &iop13xx_irqchip1); |
Dan Williams | 3a2aeda | 2006-12-14 23:31:20 +0100 | [diff] [blame] | 215 | else if (i < 64) |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 216 | irq_set_chip(i, &iop13xx_irqchip2); |
Dan Williams | 3a2aeda | 2006-12-14 23:31:20 +0100 | [diff] [blame] | 217 | else if (i < 96) |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 218 | irq_set_chip(i, &iop13xx_irqchip3); |
Dan Williams | 3a2aeda | 2006-12-14 23:31:20 +0100 | [diff] [blame] | 219 | else |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 220 | irq_set_chip(i, &iop13xx_irqchip4); |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 221 | |
Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 222 | irq_set_handler(i, handle_level_irq); |
Rob Herring | e8d36d5 | 2015-07-27 15:55:13 -0500 | [diff] [blame] | 223 | irq_clear_status_flags(i, IRQ_NOREQUEST | IRQ_NOPROBE); |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 224 | } |
Daniel Wolstenholme | 2fd0237 | 2007-05-10 22:33:02 -0700 | [diff] [blame] | 225 | |
| 226 | iop13xx_msi_init(); |
Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 227 | } |