blob: 0e24ba7a13097b38b510e22d6a5fb5a2262a96be [file] [log] [blame]
Thomas Gleixner3b20eb22019-05-29 16:57:35 -07001// SPDX-License-Identifier: GPL-2.0-only
Dan Williams285f5fa2006-12-07 02:59:39 +01002/*
3 * iop13xx IRQ handling / support functions
4 * Copyright (c) 2005-2006, Intel Corporation.
Dan Williams285f5fa2006-12-07 02:59:39 +01005 */
6#include <linux/init.h>
7#include <linux/interrupt.h>
8#include <linux/list.h>
9#include <linux/sysctl.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080010#include <linux/uaccess.h>
Dan Williams285f5fa2006-12-07 02:59:39 +010011#include <asm/mach/irq.h>
12#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010013#include <mach/hardware.h>
14#include <mach/irqs.h>
Arnd Bergmannc11fc342015-01-30 10:45:33 +010015#include "msi.h"
Dan Williams285f5fa2006-12-07 02:59:39 +010016
17/* INTCTL0 CP6 R0 Page 4
18 */
Dan Williamsd73d8012007-05-15 01:03:36 +010019static u32 read_intctl_0(void)
Dan Williams285f5fa2006-12-07 02:59:39 +010020{
21 u32 val;
22 asm volatile("mrc p6, 0, %0, c0, c4, 0":"=r" (val));
23 return val;
24}
Dan Williamsd73d8012007-05-15 01:03:36 +010025static void write_intctl_0(u32 val)
Dan Williams285f5fa2006-12-07 02:59:39 +010026{
27 asm volatile("mcr p6, 0, %0, c0, c4, 0"::"r" (val));
28}
29
30/* INTCTL1 CP6 R1 Page 4
31 */
Dan Williamsd73d8012007-05-15 01:03:36 +010032static u32 read_intctl_1(void)
Dan Williams285f5fa2006-12-07 02:59:39 +010033{
34 u32 val;
35 asm volatile("mrc p6, 0, %0, c1, c4, 0":"=r" (val));
36 return val;
37}
Dan Williamsd73d8012007-05-15 01:03:36 +010038static void write_intctl_1(u32 val)
Dan Williams285f5fa2006-12-07 02:59:39 +010039{
40 asm volatile("mcr p6, 0, %0, c1, c4, 0"::"r" (val));
41}
42
43/* INTCTL2 CP6 R2 Page 4
44 */
Dan Williamsd73d8012007-05-15 01:03:36 +010045static u32 read_intctl_2(void)
Dan Williams285f5fa2006-12-07 02:59:39 +010046{
47 u32 val;
48 asm volatile("mrc p6, 0, %0, c2, c4, 0":"=r" (val));
49 return val;
50}
Dan Williamsd73d8012007-05-15 01:03:36 +010051static void write_intctl_2(u32 val)
Dan Williams285f5fa2006-12-07 02:59:39 +010052{
53 asm volatile("mcr p6, 0, %0, c2, c4, 0"::"r" (val));
54}
55
56/* INTCTL3 CP6 R3 Page 4
57 */
Dan Williamsd73d8012007-05-15 01:03:36 +010058static u32 read_intctl_3(void)
Dan Williams285f5fa2006-12-07 02:59:39 +010059{
60 u32 val;
61 asm volatile("mrc p6, 0, %0, c3, c4, 0":"=r" (val));
62 return val;
63}
Dan Williamsd73d8012007-05-15 01:03:36 +010064static void write_intctl_3(u32 val)
Dan Williams285f5fa2006-12-07 02:59:39 +010065{
66 asm volatile("mcr p6, 0, %0, c3, c4, 0"::"r" (val));
67}
68
69/* INTSTR0 CP6 R0 Page 5
70 */
Dan Williamsd73d8012007-05-15 01:03:36 +010071static void write_intstr_0(u32 val)
Dan Williams285f5fa2006-12-07 02:59:39 +010072{
73 asm volatile("mcr p6, 0, %0, c0, c5, 0"::"r" (val));
74}
75
76/* INTSTR1 CP6 R1 Page 5
77 */
Dan Williams285f5fa2006-12-07 02:59:39 +010078static void write_intstr_1(u32 val)
79{
80 asm volatile("mcr p6, 0, %0, c1, c5, 0"::"r" (val));
81}
82
83/* INTSTR2 CP6 R2 Page 5
84 */
Dan Williams285f5fa2006-12-07 02:59:39 +010085static void write_intstr_2(u32 val)
86{
87 asm volatile("mcr p6, 0, %0, c2, c5, 0"::"r" (val));
88}
89
90/* INTSTR3 CP6 R3 Page 5
91 */
Dan Williams285f5fa2006-12-07 02:59:39 +010092static void write_intstr_3(u32 val)
93{
94 asm volatile("mcr p6, 0, %0, c3, c5, 0"::"r" (val));
95}
96
97/* INTBASE CP6 R0 Page 2
98 */
Dan Williams285f5fa2006-12-07 02:59:39 +010099static void write_intbase(u32 val)
100{
101 asm volatile("mcr p6, 0, %0, c0, c2, 0"::"r" (val));
102}
103
104/* INTSIZE CP6 R2 Page 2
105 */
Dan Williams285f5fa2006-12-07 02:59:39 +0100106static void write_intsize(u32 val)
107{
108 asm volatile("mcr p6, 0, %0, c2, c2, 0"::"r" (val));
109}
110
111/* 0 = Interrupt Masked and 1 = Interrupt not masked */
112static void
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100113iop13xx_irq_mask0 (struct irq_data *d)
Dan Williams285f5fa2006-12-07 02:59:39 +0100114{
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100115 write_intctl_0(read_intctl_0() & ~(1 << (d->irq - 0)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100116}
117
118static void
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100119iop13xx_irq_mask1 (struct irq_data *d)
Dan Williams285f5fa2006-12-07 02:59:39 +0100120{
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100121 write_intctl_1(read_intctl_1() & ~(1 << (d->irq - 32)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100122}
123
124static void
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100125iop13xx_irq_mask2 (struct irq_data *d)
Dan Williams285f5fa2006-12-07 02:59:39 +0100126{
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100127 write_intctl_2(read_intctl_2() & ~(1 << (d->irq - 64)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100128}
129
130static void
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100131iop13xx_irq_mask3 (struct irq_data *d)
Dan Williams285f5fa2006-12-07 02:59:39 +0100132{
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100133 write_intctl_3(read_intctl_3() & ~(1 << (d->irq - 96)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100134}
135
136static void
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100137iop13xx_irq_unmask0(struct irq_data *d)
Dan Williams285f5fa2006-12-07 02:59:39 +0100138{
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100139 write_intctl_0(read_intctl_0() | (1 << (d->irq - 0)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100140}
141
142static void
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100143iop13xx_irq_unmask1(struct irq_data *d)
Dan Williams285f5fa2006-12-07 02:59:39 +0100144{
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100145 write_intctl_1(read_intctl_1() | (1 << (d->irq - 32)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100146}
147
148static void
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100149iop13xx_irq_unmask2(struct irq_data *d)
Dan Williams285f5fa2006-12-07 02:59:39 +0100150{
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100151 write_intctl_2(read_intctl_2() | (1 << (d->irq - 64)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100152}
153
154static void
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100155iop13xx_irq_unmask3(struct irq_data *d)
Dan Williams285f5fa2006-12-07 02:59:39 +0100156{
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100157 write_intctl_3(read_intctl_3() | (1 << (d->irq - 96)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100158}
159
Dan Williams3a2aeda2006-12-14 23:31:20 +0100160static struct irq_chip iop13xx_irqchip1 = {
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100161 .name = "IOP13xx-1",
162 .irq_ack = iop13xx_irq_mask0,
163 .irq_mask = iop13xx_irq_mask0,
164 .irq_unmask = iop13xx_irq_unmask0,
Dan Williams285f5fa2006-12-07 02:59:39 +0100165};
166
Dan Williams3a2aeda2006-12-14 23:31:20 +0100167static struct irq_chip iop13xx_irqchip2 = {
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100168 .name = "IOP13xx-2",
169 .irq_ack = iop13xx_irq_mask1,
170 .irq_mask = iop13xx_irq_mask1,
171 .irq_unmask = iop13xx_irq_unmask1,
Dan Williams285f5fa2006-12-07 02:59:39 +0100172};
173
Dan Williams3a2aeda2006-12-14 23:31:20 +0100174static struct irq_chip iop13xx_irqchip3 = {
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100175 .name = "IOP13xx-3",
176 .irq_ack = iop13xx_irq_mask2,
177 .irq_mask = iop13xx_irq_mask2,
178 .irq_unmask = iop13xx_irq_unmask2,
Dan Williams285f5fa2006-12-07 02:59:39 +0100179};
180
Dan Williams3a2aeda2006-12-14 23:31:20 +0100181static struct irq_chip iop13xx_irqchip4 = {
Lennert Buytenhek418c9902010-11-29 10:32:01 +0100182 .name = "IOP13xx-4",
183 .irq_ack = iop13xx_irq_mask3,
184 .irq_mask = iop13xx_irq_mask3,
185 .irq_unmask = iop13xx_irq_unmask3,
Dan Williams285f5fa2006-12-07 02:59:39 +0100186};
187
Dan Williams588ef762007-02-13 17:12:04 +0100188extern void iop_init_cp6_handler(void);
189
Dan Williams285f5fa2006-12-07 02:59:39 +0100190void __init iop13xx_init_irq(void)
191{
192 unsigned int i;
193
Dan Williams588ef762007-02-13 17:12:04 +0100194 iop_init_cp6_handler();
Dan Williams285f5fa2006-12-07 02:59:39 +0100195
196 /* disable all interrupts */
197 write_intctl_0(0);
198 write_intctl_1(0);
199 write_intctl_2(0);
200 write_intctl_3(0);
201
202 /* treat all as IRQ */
203 write_intstr_0(0);
204 write_intstr_1(0);
205 write_intstr_2(0);
206 write_intstr_3(0);
207
208 /* initialize the interrupt vector generator */
209 write_intbase(INTBASE);
210 write_intsize(INTSIZE_4);
211
Daniel Wolstenholme2fd02372007-05-10 22:33:02 -0700212 for(i = 0; i <= IRQ_IOP13XX_HPI; i++) {
Dan Williams285f5fa2006-12-07 02:59:39 +0100213 if (i < 32)
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100214 irq_set_chip(i, &iop13xx_irqchip1);
Dan Williams3a2aeda2006-12-14 23:31:20 +0100215 else if (i < 64)
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100216 irq_set_chip(i, &iop13xx_irqchip2);
Dan Williams3a2aeda2006-12-14 23:31:20 +0100217 else if (i < 96)
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100218 irq_set_chip(i, &iop13xx_irqchip3);
Dan Williams3a2aeda2006-12-14 23:31:20 +0100219 else
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100220 irq_set_chip(i, &iop13xx_irqchip4);
Dan Williams285f5fa2006-12-07 02:59:39 +0100221
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100222 irq_set_handler(i, handle_level_irq);
Rob Herringe8d36d52015-07-27 15:55:13 -0500223 irq_clear_status_flags(i, IRQ_NOREQUEST | IRQ_NOPROBE);
Dan Williams285f5fa2006-12-07 02:59:39 +0100224 }
Daniel Wolstenholme2fd02372007-05-10 22:33:02 -0700225
226 iop13xx_msi_init();
Dan Williams285f5fa2006-12-07 02:59:39 +0100227}