blob: bd0a04e478eb6d3f725d3bb138f149a18acf43c5 [file] [log] [blame]
Leela Krishna Amudala5a213a52012-08-08 09:44:49 +09001/* include/video/samsung_fimd.h
Ben Dooks8f995cc2008-11-19 15:41:30 +00002 *
3 * Copyright 2008 Openmoko, Inc.
4 * Copyright 2008 Simtec Electronics
5 * http://armlinux.simtec.co.uk/
6 * Ben Dooks <ben@simtec.co.uk>
7 *
Leela Krishna Amudala5a213a52012-08-08 09:44:49 +09008 * S3C Platform - new-style fimd and framebuffer register definitions
Ben Dooks8f995cc2008-11-19 15:41:30 +00009 *
Leela Krishna Amudala5a213a52012-08-08 09:44:49 +090010 * This is the register set for the fimd and new style framebuffer interface
Ben Dooks8f995cc2008-11-19 15:41:30 +000011 * found from the S3C2443 onwards into the S3C2416, S3C2450 and the
12 * S3C64XX series such as the S3C6400 and S3C6410.
13 *
14 * The file does not contain the cpu specific items which are based on
15 * whichever architecture is selected, it only contains the core of the
16 * register set. See <mach/regs-fb.h> to get the specifics.
17 *
Ben Dooks8f995cc2008-11-19 15:41:30 +000018 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License version 2 as
20 * published by the Free Software Foundation.
21*/
22
Ben Dooks8f995cc2008-11-19 15:41:30 +000023/* VIDCON0 */
24
25#define VIDCON0 (0x00)
26#define VIDCON0_INTERLACE (1 << 29)
27#define VIDCON0_VIDOUT_MASK (0x3 << 26)
28#define VIDCON0_VIDOUT_SHIFT (26)
29#define VIDCON0_VIDOUT_RGB (0x0 << 26)
30#define VIDCON0_VIDOUT_TV (0x1 << 26)
31#define VIDCON0_VIDOUT_I80_LDI0 (0x2 << 26)
32#define VIDCON0_VIDOUT_I80_LDI1 (0x3 << 26)
33
34#define VIDCON0_L1_DATA_MASK (0x7 << 23)
35#define VIDCON0_L1_DATA_SHIFT (23)
36#define VIDCON0_L1_DATA_16BPP (0x0 << 23)
37#define VIDCON0_L1_DATA_18BPP16 (0x1 << 23)
38#define VIDCON0_L1_DATA_18BPP9 (0x2 << 23)
39#define VIDCON0_L1_DATA_24BPP (0x3 << 23)
40#define VIDCON0_L1_DATA_18BPP (0x4 << 23)
41#define VIDCON0_L1_DATA_16BPP8 (0x5 << 23)
42
43#define VIDCON0_L0_DATA_MASK (0x7 << 20)
44#define VIDCON0_L0_DATA_SHIFT (20)
45#define VIDCON0_L0_DATA_16BPP (0x0 << 20)
46#define VIDCON0_L0_DATA_18BPP16 (0x1 << 20)
47#define VIDCON0_L0_DATA_18BPP9 (0x2 << 20)
48#define VIDCON0_L0_DATA_24BPP (0x3 << 20)
49#define VIDCON0_L0_DATA_18BPP (0x4 << 20)
50#define VIDCON0_L0_DATA_16BPP8 (0x5 << 20)
51
52#define VIDCON0_PNRMODE_MASK (0x3 << 17)
53#define VIDCON0_PNRMODE_SHIFT (17)
54#define VIDCON0_PNRMODE_RGB (0x0 << 17)
55#define VIDCON0_PNRMODE_BGR (0x1 << 17)
56#define VIDCON0_PNRMODE_SERIAL_RGB (0x2 << 17)
57#define VIDCON0_PNRMODE_SERIAL_BGR (0x3 << 17)
58
59#define VIDCON0_CLKVALUP (1 << 16)
60#define VIDCON0_CLKVAL_F_MASK (0xff << 6)
61#define VIDCON0_CLKVAL_F_SHIFT (6)
62#define VIDCON0_CLKVAL_F_LIMIT (0xff)
63#define VIDCON0_CLKVAL_F(_x) ((_x) << 6)
64#define VIDCON0_VLCKFREE (1 << 5)
65#define VIDCON0_CLKDIR (1 << 4)
66
67#define VIDCON0_CLKSEL_MASK (0x3 << 2)
68#define VIDCON0_CLKSEL_SHIFT (2)
69#define VIDCON0_CLKSEL_HCLK (0x0 << 2)
70#define VIDCON0_CLKSEL_LCD (0x1 << 2)
71#define VIDCON0_CLKSEL_27M (0x3 << 2)
72
73#define VIDCON0_ENVID (1 << 1)
74#define VIDCON0_ENVID_F (1 << 0)
75
76#define VIDCON1 (0x04)
77#define VIDCON1_LINECNT_MASK (0x7ff << 16)
78#define VIDCON1_LINECNT_SHIFT (16)
79#define VIDCON1_LINECNT_GET(_v) (((_v) >> 16) & 0x7ff)
80#define VIDCON1_VSTATUS_MASK (0x3 << 13)
81#define VIDCON1_VSTATUS_SHIFT (13)
82#define VIDCON1_VSTATUS_VSYNC (0x0 << 13)
83#define VIDCON1_VSTATUS_BACKPORCH (0x1 << 13)
84#define VIDCON1_VSTATUS_ACTIVE (0x2 << 13)
85#define VIDCON1_VSTATUS_FRONTPORCH (0x0 << 13)
Jingoo Hand8b97db2012-01-27 14:47:55 +090086#define VIDCON1_VCLK_MASK (0x3 << 9)
87#define VIDCON1_VCLK_HOLD (0x0 << 9)
88#define VIDCON1_VCLK_RUN (0x1 << 9)
Ben Dooks8f995cc2008-11-19 15:41:30 +000089
90#define VIDCON1_INV_VCLK (1 << 7)
91#define VIDCON1_INV_HSYNC (1 << 6)
92#define VIDCON1_INV_VSYNC (1 << 5)
93#define VIDCON1_INV_VDEN (1 << 4)
94
95/* VIDCON2 */
96
97#define VIDCON2 (0x08)
98#define VIDCON2_EN601 (1 << 23)
99#define VIDCON2_TVFMTSEL_SW (1 << 14)
100
101#define VIDCON2_TVFMTSEL1_MASK (0x3 << 12)
102#define VIDCON2_TVFMTSEL1_SHIFT (12)
103#define VIDCON2_TVFMTSEL1_RGB (0x0 << 12)
104#define VIDCON2_TVFMTSEL1_YUV422 (0x1 << 12)
105#define VIDCON2_TVFMTSEL1_YUV444 (0x2 << 12)
106
107#define VIDCON2_ORGYCbCr (1 << 8)
108#define VIDCON2_YUVORDCrCb (1 << 7)
109
Pawel Osciak067b2262010-08-10 18:02:38 -0700110/* PRTCON (S3C6410, S5PC100)
111 * Might not be present in the S3C6410 documentation,
112 * but tests prove it's there almost for sure; shouldn't hurt in any case.
113 */
114#define PRTCON (0x0c)
115#define PRTCON_PROTECT (1 << 11)
116
Ben Dooks8f995cc2008-11-19 15:41:30 +0000117/* VIDTCON0 */
118
119#define VIDTCON0_VBPDE_MASK (0xff << 24)
120#define VIDTCON0_VBPDE_SHIFT (24)
121#define VIDTCON0_VBPDE_LIMIT (0xff)
122#define VIDTCON0_VBPDE(_x) ((_x) << 24)
123
124#define VIDTCON0_VBPD_MASK (0xff << 16)
125#define VIDTCON0_VBPD_SHIFT (16)
126#define VIDTCON0_VBPD_LIMIT (0xff)
127#define VIDTCON0_VBPD(_x) ((_x) << 16)
128
129#define VIDTCON0_VFPD_MASK (0xff << 8)
130#define VIDTCON0_VFPD_SHIFT (8)
131#define VIDTCON0_VFPD_LIMIT (0xff)
132#define VIDTCON0_VFPD(_x) ((_x) << 8)
133
134#define VIDTCON0_VSPW_MASK (0xff << 0)
135#define VIDTCON0_VSPW_SHIFT (0)
136#define VIDTCON0_VSPW_LIMIT (0xff)
137#define VIDTCON0_VSPW(_x) ((_x) << 0)
138
139/* VIDTCON1 */
140
141#define VIDTCON1_VFPDE_MASK (0xff << 24)
142#define VIDTCON1_VFPDE_SHIFT (24)
143#define VIDTCON1_VFPDE_LIMIT (0xff)
144#define VIDTCON1_VFPDE(_x) ((_x) << 24)
145
146#define VIDTCON1_HBPD_MASK (0xff << 16)
147#define VIDTCON1_HBPD_SHIFT (16)
148#define VIDTCON1_HBPD_LIMIT (0xff)
149#define VIDTCON1_HBPD(_x) ((_x) << 16)
150
151#define VIDTCON1_HFPD_MASK (0xff << 8)
152#define VIDTCON1_HFPD_SHIFT (8)
153#define VIDTCON1_HFPD_LIMIT (0xff)
154#define VIDTCON1_HFPD(_x) ((_x) << 8)
155
156#define VIDTCON1_HSPW_MASK (0xff << 0)
157#define VIDTCON1_HSPW_SHIFT (0)
158#define VIDTCON1_HSPW_LIMIT (0xff)
159#define VIDTCON1_HSPW(_x) ((_x) << 0)
160
161#define VIDTCON2 (0x18)
Jingoo Han5c447782012-03-06 15:53:41 +0900162#define VIDTCON2_LINEVAL_E(_x) ((((_x) & 0x800) >> 11) << 23)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000163#define VIDTCON2_LINEVAL_MASK (0x7ff << 11)
164#define VIDTCON2_LINEVAL_SHIFT (11)
165#define VIDTCON2_LINEVAL_LIMIT (0x7ff)
Jingoo Han5c447782012-03-06 15:53:41 +0900166#define VIDTCON2_LINEVAL(_x) (((_x) & 0x7ff) << 11)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000167
Jingoo Han5c447782012-03-06 15:53:41 +0900168#define VIDTCON2_HOZVAL_E(_x) ((((_x) & 0x800) >> 11) << 22)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000169#define VIDTCON2_HOZVAL_MASK (0x7ff << 0)
170#define VIDTCON2_HOZVAL_SHIFT (0)
171#define VIDTCON2_HOZVAL_LIMIT (0x7ff)
Jingoo Han5c447782012-03-06 15:53:41 +0900172#define VIDTCON2_HOZVAL(_x) (((_x) & 0x7ff) << 0)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000173
174/* WINCONx */
175
Jingoo Han36ff8d52012-09-25 15:37:45 +0900176#define WINCON(_win) (0x20 + ((_win) * 4))
177#define WINCONx_CSCWIDTH_MASK (0x3 << 26)
178#define WINCONx_CSCWIDTH_SHIFT (26)
179#define WINCONx_CSCWIDTH_WIDE (0x0 << 26)
180#define WINCONx_CSCWIDTH_NARROW (0x3 << 26)
181#define WINCONx_ENLOCAL (1 << 22)
182#define WINCONx_BUFSTATUS (1 << 21)
183#define WINCONx_BUFSEL (1 << 20)
184#define WINCONx_BUFAUTOEN (1 << 19)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000185#define WINCONx_BITSWP (1 << 18)
186#define WINCONx_BYTSWP (1 << 17)
187#define WINCONx_HAWSWP (1 << 16)
InKi Daedc8498c2010-08-10 18:02:32 -0700188#define WINCONx_WSWP (1 << 15)
Jingoo Han36ff8d52012-09-25 15:37:45 +0900189#define WINCONx_YCbCr (1 << 13)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000190#define WINCONx_BURSTLEN_MASK (0x3 << 9)
191#define WINCONx_BURSTLEN_SHIFT (9)
192#define WINCONx_BURSTLEN_16WORD (0x0 << 9)
193#define WINCONx_BURSTLEN_8WORD (0x1 << 9)
194#define WINCONx_BURSTLEN_4WORD (0x2 << 9)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000195#define WINCONx_ENWIN (1 << 0)
Jingoo Han36ff8d52012-09-25 15:37:45 +0900196
Ben Dooks8f995cc2008-11-19 15:41:30 +0000197#define WINCON0_BPPMODE_MASK (0xf << 2)
198#define WINCON0_BPPMODE_SHIFT (2)
199#define WINCON0_BPPMODE_1BPP (0x0 << 2)
200#define WINCON0_BPPMODE_2BPP (0x1 << 2)
201#define WINCON0_BPPMODE_4BPP (0x2 << 2)
202#define WINCON0_BPPMODE_8BPP_PALETTE (0x3 << 2)
203#define WINCON0_BPPMODE_16BPP_565 (0x5 << 2)
204#define WINCON0_BPPMODE_16BPP_1555 (0x7 << 2)
205#define WINCON0_BPPMODE_18BPP_666 (0x8 << 2)
206#define WINCON0_BPPMODE_24BPP_888 (0xb << 2)
207
Jingoo Han36ff8d52012-09-25 15:37:45 +0900208#define WINCON1_LOCALSEL_CAMIF (1 << 23)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000209#define WINCON1_BLD_PIX (1 << 6)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000210#define WINCON1_BPPMODE_MASK (0xf << 2)
211#define WINCON1_BPPMODE_SHIFT (2)
212#define WINCON1_BPPMODE_1BPP (0x0 << 2)
213#define WINCON1_BPPMODE_2BPP (0x1 << 2)
214#define WINCON1_BPPMODE_4BPP (0x2 << 2)
215#define WINCON1_BPPMODE_8BPP_PALETTE (0x3 << 2)
216#define WINCON1_BPPMODE_8BPP_1232 (0x4 << 2)
217#define WINCON1_BPPMODE_16BPP_565 (0x5 << 2)
218#define WINCON1_BPPMODE_16BPP_A1555 (0x6 << 2)
219#define WINCON1_BPPMODE_16BPP_I1555 (0x7 << 2)
220#define WINCON1_BPPMODE_18BPP_666 (0x8 << 2)
221#define WINCON1_BPPMODE_18BPP_A1665 (0x9 << 2)
222#define WINCON1_BPPMODE_19BPP_A1666 (0xa << 2)
223#define WINCON1_BPPMODE_24BPP_888 (0xb << 2)
224#define WINCON1_BPPMODE_24BPP_A1887 (0xc << 2)
225#define WINCON1_BPPMODE_25BPP_A1888 (0xd << 2)
226#define WINCON1_BPPMODE_28BPP_A4888 (0xd << 2)
Jingoo Han36ff8d52012-09-25 15:37:45 +0900227#define WINCON1_ALPHA_SEL (1 << 1)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000228
Pawel Osciakf5ec5462010-08-10 18:02:40 -0700229/* S5PV210 */
230#define SHADOWCON (0x34)
231#define SHADOWCON_WINx_PROTECT(_win) (1 << (10 + (_win)))
Pawel Osciak04ab9ef2010-08-10 18:02:43 -0700232/* DMA channels (all windows) */
233#define SHADOWCON_CHx_ENABLE(_win) (1 << (_win))
234/* Local input channels (windows 0-2) */
235#define SHADOWCON_CHx_LOCAL_ENABLE(_win) (1 << (5 + (_win)))
Ben Dooks8f995cc2008-11-19 15:41:30 +0000236
Jingoo Han5c447782012-03-06 15:53:41 +0900237#define VIDOSDxA_TOPLEFT_X_E(_x) ((((_x) & 0x800) >> 11) << 23)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000238#define VIDOSDxA_TOPLEFT_X_MASK (0x7ff << 11)
239#define VIDOSDxA_TOPLEFT_X_SHIFT (11)
240#define VIDOSDxA_TOPLEFT_X_LIMIT (0x7ff)
Jingoo Han5c447782012-03-06 15:53:41 +0900241#define VIDOSDxA_TOPLEFT_X(_x) (((_x) & 0x7ff) << 11)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000242
Jingoo Han5c447782012-03-06 15:53:41 +0900243#define VIDOSDxA_TOPLEFT_Y_E(_x) ((((_x) & 0x800) >> 11) << 22)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000244#define VIDOSDxA_TOPLEFT_Y_MASK (0x7ff << 0)
245#define VIDOSDxA_TOPLEFT_Y_SHIFT (0)
246#define VIDOSDxA_TOPLEFT_Y_LIMIT (0x7ff)
Jingoo Han5c447782012-03-06 15:53:41 +0900247#define VIDOSDxA_TOPLEFT_Y(_x) (((_x) & 0x7ff) << 0)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000248
Jingoo Han5c447782012-03-06 15:53:41 +0900249#define VIDOSDxB_BOTRIGHT_X_E(_x) ((((_x) & 0x800) >> 11) << 23)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000250#define VIDOSDxB_BOTRIGHT_X_MASK (0x7ff << 11)
251#define VIDOSDxB_BOTRIGHT_X_SHIFT (11)
252#define VIDOSDxB_BOTRIGHT_X_LIMIT (0x7ff)
Jingoo Han5c447782012-03-06 15:53:41 +0900253#define VIDOSDxB_BOTRIGHT_X(_x) (((_x) & 0x7ff) << 11)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000254
Jingoo Han5c447782012-03-06 15:53:41 +0900255#define VIDOSDxB_BOTRIGHT_Y_E(_x) ((((_x) & 0x800) >> 11) << 22)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000256#define VIDOSDxB_BOTRIGHT_Y_MASK (0x7ff << 0)
257#define VIDOSDxB_BOTRIGHT_Y_SHIFT (0)
258#define VIDOSDxB_BOTRIGHT_Y_LIMIT (0x7ff)
Jingoo Han5c447782012-03-06 15:53:41 +0900259#define VIDOSDxB_BOTRIGHT_Y(_x) (((_x) & 0x7ff) << 0)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000260
261/* For VIDOSD[1..4]C */
262#define VIDISD14C_ALPHA0_R(_x) ((_x) << 20)
263#define VIDISD14C_ALPHA0_G_MASK (0xf << 16)
264#define VIDISD14C_ALPHA0_G_SHIFT (16)
265#define VIDISD14C_ALPHA0_G_LIMIT (0xf)
266#define VIDISD14C_ALPHA0_G(_x) ((_x) << 16)
267#define VIDISD14C_ALPHA0_B_MASK (0xf << 12)
268#define VIDISD14C_ALPHA0_B_SHIFT (12)
269#define VIDISD14C_ALPHA0_B_LIMIT (0xf)
270#define VIDISD14C_ALPHA0_B(_x) ((_x) << 12)
271#define VIDISD14C_ALPHA1_R_MASK (0xf << 8)
272#define VIDISD14C_ALPHA1_R_SHIFT (8)
273#define VIDISD14C_ALPHA1_R_LIMIT (0xf)
274#define VIDISD14C_ALPHA1_R(_x) ((_x) << 8)
275#define VIDISD14C_ALPHA1_G_MASK (0xf << 4)
276#define VIDISD14C_ALPHA1_G_SHIFT (4)
277#define VIDISD14C_ALPHA1_G_LIMIT (0xf)
278#define VIDISD14C_ALPHA1_G(_x) ((_x) << 4)
279#define VIDISD14C_ALPHA1_B_MASK (0xf << 0)
280#define VIDISD14C_ALPHA1_B_SHIFT (0)
281#define VIDISD14C_ALPHA1_B_LIMIT (0xf)
282#define VIDISD14C_ALPHA1_B(_x) ((_x) << 0)
283
284/* Video buffer addresses */
285#define VIDW_BUF_START(_buff) (0xA0 + ((_buff) * 8))
286#define VIDW_BUF_START1(_buff) (0xA4 + ((_buff) * 8))
287#define VIDW_BUF_END(_buff) (0xD0 + ((_buff) * 8))
288#define VIDW_BUF_END1(_buff) (0xD4 + ((_buff) * 8))
289#define VIDW_BUF_SIZE(_buff) (0x100 + ((_buff) * 4))
290
Jingoo Han5c447782012-03-06 15:53:41 +0900291#define VIDW_BUF_SIZE_OFFSET_E(_x) ((((_x) & 0x2000) >> 13) << 27)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000292#define VIDW_BUF_SIZE_OFFSET_MASK (0x1fff << 13)
293#define VIDW_BUF_SIZE_OFFSET_SHIFT (13)
294#define VIDW_BUF_SIZE_OFFSET_LIMIT (0x1fff)
Jingoo Han5c447782012-03-06 15:53:41 +0900295#define VIDW_BUF_SIZE_OFFSET(_x) (((_x) & 0x1fff) << 13)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000296
Jingoo Han5c447782012-03-06 15:53:41 +0900297#define VIDW_BUF_SIZE_PAGEWIDTH_E(_x) ((((_x) & 0x2000) >> 13) << 26)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000298#define VIDW_BUF_SIZE_PAGEWIDTH_MASK (0x1fff << 0)
299#define VIDW_BUF_SIZE_PAGEWIDTH_SHIFT (0)
300#define VIDW_BUF_SIZE_PAGEWIDTH_LIMIT (0x1fff)
Jingoo Han5c447782012-03-06 15:53:41 +0900301#define VIDW_BUF_SIZE_PAGEWIDTH(_x) (((_x) & 0x1fff) << 0)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000302
303/* Interrupt controls and status */
304
305#define VIDINTCON0_FIFOINTERVAL_MASK (0x3f << 20)
306#define VIDINTCON0_FIFOINTERVAL_SHIFT (20)
307#define VIDINTCON0_FIFOINTERVAL_LIMIT (0x3f)
308#define VIDINTCON0_FIFOINTERVAL(_x) ((_x) << 20)
309
310#define VIDINTCON0_INT_SYSMAINCON (1 << 19)
311#define VIDINTCON0_INT_SYSSUBCON (1 << 18)
312#define VIDINTCON0_INT_I80IFDONE (1 << 17)
313
314#define VIDINTCON0_FRAMESEL0_MASK (0x3 << 15)
315#define VIDINTCON0_FRAMESEL0_SHIFT (15)
316#define VIDINTCON0_FRAMESEL0_BACKPORCH (0x0 << 15)
317#define VIDINTCON0_FRAMESEL0_VSYNC (0x1 << 15)
318#define VIDINTCON0_FRAMESEL0_ACTIVE (0x2 << 15)
319#define VIDINTCON0_FRAMESEL0_FRONTPORCH (0x3 << 15)
320
Pawel Osciak9fa424a2010-08-10 18:02:36 -0700321#define VIDINTCON0_FRAMESEL1 (1 << 13)
Pawel Osciakefdc8462010-08-10 18:02:38 -0700322#define VIDINTCON0_FRAMESEL1_MASK (0x3 << 13)
Pawel Osciak9fa424a2010-08-10 18:02:36 -0700323#define VIDINTCON0_FRAMESEL1_NONE (0x0 << 13)
324#define VIDINTCON0_FRAMESEL1_BACKPORCH (0x1 << 13)
325#define VIDINTCON0_FRAMESEL1_VSYNC (0x2 << 13)
326#define VIDINTCON0_FRAMESEL1_FRONTPORCH (0x3 << 13)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000327
328#define VIDINTCON0_INT_FRAME (1 << 12)
329#define VIDINTCON0_FIFIOSEL_MASK (0x7f << 5)
330#define VIDINTCON0_FIFIOSEL_SHIFT (5)
331#define VIDINTCON0_FIFIOSEL_WINDOW0 (0x1 << 5)
332#define VIDINTCON0_FIFIOSEL_WINDOW1 (0x2 << 5)
333
334#define VIDINTCON0_FIFOLEVEL_MASK (0x7 << 2)
335#define VIDINTCON0_FIFOLEVEL_SHIFT (2)
336#define VIDINTCON0_FIFOLEVEL_TO25PC (0x0 << 2)
337#define VIDINTCON0_FIFOLEVEL_TO50PC (0x1 << 2)
338#define VIDINTCON0_FIFOLEVEL_TO75PC (0x2 << 2)
339#define VIDINTCON0_FIFOLEVEL_EMPTY (0x3 << 2)
340#define VIDINTCON0_FIFOLEVEL_FULL (0x4 << 2)
341
342#define VIDINTCON0_INT_FIFO_MASK (0x3 << 0)
343#define VIDINTCON0_INT_FIFO_SHIFT (0)
344#define VIDINTCON0_INT_ENABLE (1 << 0)
345
346#define VIDINTCON1 (0x134)
347#define VIDINTCON1_INT_I180 (1 << 2)
348#define VIDINTCON1_INT_FRAME (1 << 1)
349#define VIDINTCON1_INT_FIFO (1 << 0)
350
351/* Window colour-key control registers */
Ben Dooksc4bb6ff2010-08-10 18:02:34 -0700352#define WKEYCON (0x140) /* 6410,V210 */
353
354#define WKEYCON0 (0x00)
355#define WKEYCON1 (0x04)
Ben Dooks8f995cc2008-11-19 15:41:30 +0000356
357#define WxKEYCON0_KEYBL_EN (1 << 26)
358#define WxKEYCON0_KEYEN_F (1 << 25)
359#define WxKEYCON0_DIRCON (1 << 24)
360#define WxKEYCON0_COMPKEY_MASK (0xffffff << 0)
361#define WxKEYCON0_COMPKEY_SHIFT (0)
362#define WxKEYCON0_COMPKEY_LIMIT (0xffffff)
363#define WxKEYCON0_COMPKEY(_x) ((_x) << 0)
364#define WxKEYCON1_COLVAL_MASK (0xffffff << 0)
365#define WxKEYCON1_COLVAL_SHIFT (0)
366#define WxKEYCON1_COLVAL_LIMIT (0xffffff)
367#define WxKEYCON1_COLVAL(_x) ((_x) << 0)
368
369
370/* Window blanking (MAP) */
371
372#define WINxMAP_MAP (1 << 24)
373#define WINxMAP_MAP_COLOUR_MASK (0xffffff << 0)
374#define WINxMAP_MAP_COLOUR_SHIFT (0)
375#define WINxMAP_MAP_COLOUR_LIMIT (0xffffff)
376#define WINxMAP_MAP_COLOUR(_x) ((_x) << 0)
377
378#define WPALCON_PAL_UPDATE (1 << 9)
379#define WPALCON_W1PAL_MASK (0x7 << 3)
380#define WPALCON_W1PAL_SHIFT (3)
381#define WPALCON_W1PAL_25BPP_A888 (0x0 << 3)
382#define WPALCON_W1PAL_24BPP (0x1 << 3)
383#define WPALCON_W1PAL_19BPP_A666 (0x2 << 3)
384#define WPALCON_W1PAL_18BPP_A665 (0x3 << 3)
385#define WPALCON_W1PAL_18BPP (0x4 << 3)
386#define WPALCON_W1PAL_16BPP_A555 (0x5 << 3)
387#define WPALCON_W1PAL_16BPP_565 (0x6 << 3)
388
389#define WPALCON_W0PAL_MASK (0x7 << 0)
390#define WPALCON_W0PAL_SHIFT (0)
391#define WPALCON_W0PAL_25BPP_A888 (0x0 << 0)
392#define WPALCON_W0PAL_24BPP (0x1 << 0)
393#define WPALCON_W0PAL_19BPP_A666 (0x2 << 0)
394#define WPALCON_W0PAL_18BPP_A665 (0x3 << 0)
395#define WPALCON_W0PAL_18BPP (0x4 << 0)
396#define WPALCON_W0PAL_16BPP_A555 (0x5 << 0)
397#define WPALCON_W0PAL_16BPP_565 (0x6 << 0)
398
Jingoo Hanf7f31e52012-01-27 14:47:22 +0900399/* Blending equation control */
400#define BLENDCON (0x260)
401#define BLENDCON_NEW_MASK (1 << 0)
402#define BLENDCON_NEW_8BIT_ALPHA_VALUE (1 << 0)
403#define BLENDCON_NEW_4BIT_ALPHA_VALUE (0 << 0)
404
Leela Krishna Amudala5a213a52012-08-08 09:44:49 +0900405#define S3C_FB_MAX_WIN (5) /* number of hardware windows available. */
406#define VIDCON1_FSTATUS_EVEN (1 << 15)
407
408/* Video timing controls */
409#define VIDTCON0 (0x10)
410#define VIDTCON1 (0x14)
411#define VIDTCON2 (0x18)
412
Leela Krishna Amudala5a213a52012-08-08 09:44:49 +0900413/* OSD1 and OSD4 do not have register D */
414
415#define VIDOSD_BASE (0x40)
416
417#define VIDINTCON0 (0x130)
418
Leela Krishna Amudala5a213a52012-08-08 09:44:49 +0900419#define VIDINTCON0_FIFIOSEL_WINDOW2 (0x10 << 5)
420#define VIDINTCON0_FIFIOSEL_WINDOW3 (0x20 << 5)
421#define VIDINTCON0_FIFIOSEL_WINDOW4 (0x40 << 5)
422
423#define DITHMODE (0x170)
424#define WINxMAP(_win) (0x180 + ((_win) * 4))
425
426
427#define DITHMODE_R_POS_MASK (0x3 << 5)
428#define DITHMODE_R_POS_SHIFT (5)
429#define DITHMODE_R_POS_8BIT (0x0 << 5)
430#define DITHMODE_R_POS_6BIT (0x1 << 5)
431#define DITHMODE_R_POS_5BIT (0x2 << 5)
432
433#define DITHMODE_G_POS_MASK (0x3 << 3)
434#define DITHMODE_G_POS_SHIFT (3)
435#define DITHMODE_G_POS_8BIT (0x0 << 3)
436#define DITHMODE_G_POS_6BIT (0x1 << 3)
437#define DITHMODE_G_POS_5BIT (0x2 << 3)
438
439#define DITHMODE_B_POS_MASK (0x3 << 1)
440#define DITHMODE_B_POS_SHIFT (1)
441#define DITHMODE_B_POS_8BIT (0x0 << 1)
442#define DITHMODE_B_POS_6BIT (0x1 << 1)
443#define DITHMODE_B_POS_5BIT (0x2 << 1)
444
445#define DITHMODE_DITH_EN (1 << 0)
446
447#define WPALCON (0x1A0)
448
449/* Palette control */
450/* Note for S5PC100: you can still use those macros on WPALCON (aka WPALCON_L),
451 * but make sure that WPALCON_H W2PAL-W4PAL entries are zeroed out */
452#define WPALCON_W4PAL_16BPP_A555 (1 << 8)
453#define WPALCON_W3PAL_16BPP_A555 (1 << 7)
454#define WPALCON_W2PAL_16BPP_A555 (1 << 6)
455
456
457/* Notes on per-window bpp settings
458 *
459 * Value Win0 Win1 Win2 Win3 Win 4
460 * 0000 1(P) 1(P) 1(P) 1(P) 1(P)
461 * 0001 2(P) 2(P) 2(P) 2(P) 2(P)
462 * 0010 4(P) 4(P) 4(P) 4(P) -none-
463 * 0011 8(P) 8(P) -none- -none- -none-
464 * 0100 -none- 8(A232) 8(A232) -none- -none-
465 * 0101 16(565) 16(565) 16(565) 16(565) 16(565)
466 * 0110 -none- 16(A555) 16(A555) 16(A555) 16(A555)
467 * 0111 16(I555) 16(I565) 16(I555) 16(I555) 16(I555)
468 * 1000 18(666) 18(666) 18(666) 18(666) 18(666)
469 * 1001 -none- 18(A665) 18(A665) 18(A665) 16(A665)
470 * 1010 -none- 19(A666) 19(A666) 19(A666) 19(A666)
471 * 1011 24(888) 24(888) 24(888) 24(888) 24(888)
472 * 1100 -none- 24(A887) 24(A887) 24(A887) 24(A887)
473 * 1101 -none- 25(A888) 25(A888) 25(A888) 25(A888)
474 * 1110 -none- -none- -none- -none- -none-
475 * 1111 -none- -none- -none- -none- -none-
476*/
Leela Krishna Amudalaa44cf752012-08-08 09:44:50 +0900477
478/* FIMD Version 8 register offset definitions */
479#define FIMD_V8_VIDTCON0 (0x20010)
480#define FIMD_V8_VIDTCON1 (0x20014)
481#define FIMD_V8_VIDTCON2 (0x20018)
482#define FIMD_V8_VIDTCON3 (0x2001C)
483#define FIMD_V8_VIDCON1 (0x20004)