Thomas Gleixner | 3b20eb2 | 2019-05-29 16:57:35 -0700 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 2 | /* |
David Woodhouse | 2f26e0a | 2015-09-09 11:40:47 +0100 | [diff] [blame] | 3 | * Copyright © 2006-2015, Intel Corporation. |
| 4 | * |
| 5 | * Authors: Ashok Raj <ashok.raj@intel.com> |
| 6 | * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com> |
| 7 | * David Woodhouse <David.Woodhouse@intel.com> |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #ifndef _INTEL_IOMMU_H_ |
| 11 | #define _INTEL_IOMMU_H_ |
| 12 | |
| 13 | #include <linux/types.h> |
Kay, Allen M | 3871794 | 2008-09-09 18:37:29 +0300 | [diff] [blame] | 14 | #include <linux/iova.h> |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 15 | #include <linux/io.h> |
David Woodhouse | 2f26e0a | 2015-09-09 11:40:47 +0100 | [diff] [blame] | 16 | #include <linux/idr.h> |
David Woodhouse | 2f26e0a | 2015-09-09 11:40:47 +0100 | [diff] [blame] | 17 | #include <linux/mmu_notifier.h> |
| 18 | #include <linux/list.h> |
Joerg Roedel | b0119e8 | 2017-02-01 13:23:08 +0100 | [diff] [blame] | 19 | #include <linux/iommu.h> |
Andy Shevchenko | 6101298 | 2017-03-16 16:23:55 +0200 | [diff] [blame] | 20 | #include <linux/io-64-nonatomic-lo-hi.h> |
Lu Baolu | 9ddbfb4 | 2018-07-14 15:46:57 +0800 | [diff] [blame] | 21 | #include <linux/dmar.h> |
Andy Shevchenko | 6101298 | 2017-03-16 16:23:55 +0200 | [diff] [blame] | 22 | |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 23 | #include <asm/cacheflush.h> |
Fenghua Yu | 5b6985c | 2008-10-16 18:02:32 -0700 | [diff] [blame] | 24 | #include <asm/iommu.h> |
David Miller | f661197 | 2008-02-06 01:36:23 -0800 | [diff] [blame] | 25 | |
| 26 | /* |
Lu Baolu | daedaa3 | 2018-11-12 14:40:08 +0800 | [diff] [blame] | 27 | * VT-d hardware uses 4KiB page size regardless of host page size. |
| 28 | */ |
| 29 | #define VTD_PAGE_SHIFT (12) |
| 30 | #define VTD_PAGE_SIZE (1UL << VTD_PAGE_SHIFT) |
| 31 | #define VTD_PAGE_MASK (((u64)-1) << VTD_PAGE_SHIFT) |
| 32 | #define VTD_PAGE_ALIGN(addr) (((addr) + VTD_PAGE_SIZE - 1) & VTD_PAGE_MASK) |
| 33 | |
| 34 | #define VTD_STRIDE_SHIFT (9) |
| 35 | #define VTD_STRIDE_MASK (((u64)-1) << VTD_STRIDE_SHIFT) |
| 36 | |
| 37 | #define DMA_PTE_READ (1) |
| 38 | #define DMA_PTE_WRITE (2) |
| 39 | #define DMA_PTE_LARGE_PAGE (1 << 7) |
| 40 | #define DMA_PTE_SNP (1 << 11) |
| 41 | |
| 42 | #define CONTEXT_TT_MULTI_LEVEL 0 |
| 43 | #define CONTEXT_TT_DEV_IOTLB 1 |
| 44 | #define CONTEXT_TT_PASS_THROUGH 2 |
Lu Baolu | 1c4f88b | 2018-12-10 09:59:05 +0800 | [diff] [blame] | 45 | #define CONTEXT_PASIDE BIT_ULL(3) |
Lu Baolu | daedaa3 | 2018-11-12 14:40:08 +0800 | [diff] [blame] | 46 | |
| 47 | /* |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 48 | * Intel IOMMU register specification per version 1.0 public spec. |
| 49 | */ |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 50 | #define DMAR_VER_REG 0x0 /* Arch version supported by this IOMMU */ |
| 51 | #define DMAR_CAP_REG 0x8 /* Hardware supported capabilities */ |
| 52 | #define DMAR_ECAP_REG 0x10 /* Extended capabilities supported */ |
| 53 | #define DMAR_GCMD_REG 0x18 /* Global command register */ |
| 54 | #define DMAR_GSTS_REG 0x1c /* Global status register */ |
| 55 | #define DMAR_RTADDR_REG 0x20 /* Root entry table */ |
| 56 | #define DMAR_CCMD_REG 0x28 /* Context command reg */ |
| 57 | #define DMAR_FSTS_REG 0x34 /* Fault Status register */ |
| 58 | #define DMAR_FECTL_REG 0x38 /* Fault control register */ |
| 59 | #define DMAR_FEDATA_REG 0x3c /* Fault event interrupt data register */ |
| 60 | #define DMAR_FEADDR_REG 0x40 /* Fault event interrupt addr register */ |
| 61 | #define DMAR_FEUADDR_REG 0x44 /* Upper address register */ |
| 62 | #define DMAR_AFLOG_REG 0x58 /* Advanced Fault control */ |
| 63 | #define DMAR_PMEN_REG 0x64 /* Enable Protected Memory Region */ |
| 64 | #define DMAR_PLMBASE_REG 0x68 /* PMRR Low addr */ |
| 65 | #define DMAR_PLMLIMIT_REG 0x6c /* PMRR low limit */ |
| 66 | #define DMAR_PHMBASE_REG 0x70 /* pmrr high base addr */ |
| 67 | #define DMAR_PHMLIMIT_REG 0x78 /* pmrr high limit */ |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 68 | #define DMAR_IQH_REG 0x80 /* Invalidation queue head register */ |
| 69 | #define DMAR_IQT_REG 0x88 /* Invalidation queue tail register */ |
Yu Zhao | 6ba6c3a | 2009-05-18 13:51:35 +0800 | [diff] [blame] | 70 | #define DMAR_IQ_SHIFT 4 /* Invalidation queue head/tail shift */ |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 71 | #define DMAR_IQA_REG 0x90 /* Invalidation queue addr register */ |
Li, Zhen-Hua | 82aeef0 | 2013-09-13 14:27:32 +0800 | [diff] [blame] | 72 | #define DMAR_ICS_REG 0x9c /* Invalidation complete status register */ |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 73 | #define DMAR_IRTA_REG 0xb8 /* Interrupt remapping table addr register */ |
David Woodhouse | 1208225 | 2015-10-07 15:37:03 +0100 | [diff] [blame] | 74 | #define DMAR_PQH_REG 0xc0 /* Page request queue head register */ |
| 75 | #define DMAR_PQT_REG 0xc8 /* Page request queue tail register */ |
| 76 | #define DMAR_PQA_REG 0xd0 /* Page request queue address register */ |
| 77 | #define DMAR_PRS_REG 0xdc /* Page request status register */ |
| 78 | #define DMAR_PECTL_REG 0xe0 /* Page request event control register */ |
| 79 | #define DMAR_PEDATA_REG 0xe4 /* Page request event interrupt data register */ |
| 80 | #define DMAR_PEADDR_REG 0xe8 /* Page request event interrupt addr register */ |
| 81 | #define DMAR_PEUADDR_REG 0xec /* Page request event Upper address register */ |
Sohil Mehta | 4a2d80d | 2018-09-11 17:11:37 -0700 | [diff] [blame] | 82 | #define DMAR_MTRRCAP_REG 0x100 /* MTRR capability register */ |
| 83 | #define DMAR_MTRRDEF_REG 0x108 /* MTRR default type register */ |
| 84 | #define DMAR_MTRR_FIX64K_00000_REG 0x120 /* MTRR Fixed range registers */ |
| 85 | #define DMAR_MTRR_FIX16K_80000_REG 0x128 |
| 86 | #define DMAR_MTRR_FIX16K_A0000_REG 0x130 |
| 87 | #define DMAR_MTRR_FIX4K_C0000_REG 0x138 |
| 88 | #define DMAR_MTRR_FIX4K_C8000_REG 0x140 |
| 89 | #define DMAR_MTRR_FIX4K_D0000_REG 0x148 |
| 90 | #define DMAR_MTRR_FIX4K_D8000_REG 0x150 |
| 91 | #define DMAR_MTRR_FIX4K_E0000_REG 0x158 |
| 92 | #define DMAR_MTRR_FIX4K_E8000_REG 0x160 |
| 93 | #define DMAR_MTRR_FIX4K_F0000_REG 0x168 |
| 94 | #define DMAR_MTRR_FIX4K_F8000_REG 0x170 |
| 95 | #define DMAR_MTRR_PHYSBASE0_REG 0x180 /* MTRR Variable range registers */ |
| 96 | #define DMAR_MTRR_PHYSMASK0_REG 0x188 |
| 97 | #define DMAR_MTRR_PHYSBASE1_REG 0x190 |
| 98 | #define DMAR_MTRR_PHYSMASK1_REG 0x198 |
| 99 | #define DMAR_MTRR_PHYSBASE2_REG 0x1a0 |
| 100 | #define DMAR_MTRR_PHYSMASK2_REG 0x1a8 |
| 101 | #define DMAR_MTRR_PHYSBASE3_REG 0x1b0 |
| 102 | #define DMAR_MTRR_PHYSMASK3_REG 0x1b8 |
| 103 | #define DMAR_MTRR_PHYSBASE4_REG 0x1c0 |
| 104 | #define DMAR_MTRR_PHYSMASK4_REG 0x1c8 |
| 105 | #define DMAR_MTRR_PHYSBASE5_REG 0x1d0 |
| 106 | #define DMAR_MTRR_PHYSMASK5_REG 0x1d8 |
| 107 | #define DMAR_MTRR_PHYSBASE6_REG 0x1e0 |
| 108 | #define DMAR_MTRR_PHYSMASK6_REG 0x1e8 |
| 109 | #define DMAR_MTRR_PHYSBASE7_REG 0x1f0 |
| 110 | #define DMAR_MTRR_PHYSMASK7_REG 0x1f8 |
| 111 | #define DMAR_MTRR_PHYSBASE8_REG 0x200 |
| 112 | #define DMAR_MTRR_PHYSMASK8_REG 0x208 |
| 113 | #define DMAR_MTRR_PHYSBASE9_REG 0x210 |
| 114 | #define DMAR_MTRR_PHYSMASK9_REG 0x218 |
| 115 | #define DMAR_VCCAP_REG 0xe00 /* Virtual command capability register */ |
| 116 | #define DMAR_VCMD_REG 0xe10 /* Virtual command register */ |
| 117 | #define DMAR_VCRSP_REG 0xe20 /* Virtual command response register */ |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 118 | |
| 119 | #define OFFSET_STRIDE (9) |
David Woodhouse | 50d3fb5 | 2015-10-13 20:48:21 +0100 | [diff] [blame] | 120 | |
David Woodhouse | 50d3fb5 | 2015-10-13 20:48:21 +0100 | [diff] [blame] | 121 | #define dmar_readq(a) readq(a) |
| 122 | #define dmar_writeq(a,v) writeq(v,a) |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 123 | |
| 124 | #define DMAR_VER_MAJOR(v) (((v) & 0xf0) >> 4) |
| 125 | #define DMAR_VER_MINOR(v) ((v) & 0x0f) |
| 126 | |
| 127 | /* |
| 128 | * Decoding Capability Register |
| 129 | */ |
Sohil Mehta | f1ac10c | 2017-12-20 11:59:26 -0800 | [diff] [blame] | 130 | #define cap_5lp_support(c) (((c) >> 60) & 1) |
Feng Wu | 07c0978 | 2015-06-09 13:20:34 +0800 | [diff] [blame] | 131 | #define cap_pi_support(c) (((c) >> 59) & 1) |
Sohil Mehta | 59103ca | 2017-12-20 11:59:25 -0800 | [diff] [blame] | 132 | #define cap_fl1gp_support(c) (((c) >> 56) & 1) |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 133 | #define cap_read_drain(c) (((c) >> 55) & 1) |
| 134 | #define cap_write_drain(c) (((c) >> 54) & 1) |
| 135 | #define cap_max_amask_val(c) (((c) >> 48) & 0x3f) |
| 136 | #define cap_num_fault_regs(c) ((((c) >> 40) & 0xff) + 1) |
| 137 | #define cap_pgsel_inv(c) (((c) >> 39) & 1) |
| 138 | |
| 139 | #define cap_super_page_val(c) (((c) >> 34) & 0xf) |
| 140 | #define cap_super_offset(c) (((find_first_bit(&cap_super_page_val(c), 4)) \ |
| 141 | * OFFSET_STRIDE) + 21) |
| 142 | |
| 143 | #define cap_fault_reg_offset(c) ((((c) >> 24) & 0x3ff) * 16) |
| 144 | #define cap_max_fault_reg_offset(c) \ |
| 145 | (cap_fault_reg_offset(c) + cap_num_fault_regs(c) * 16) |
| 146 | |
| 147 | #define cap_zlr(c) (((c) >> 22) & 1) |
| 148 | #define cap_isoch(c) (((c) >> 23) & 1) |
| 149 | #define cap_mgaw(c) ((((c) >> 16) & 0x3f) + 1) |
| 150 | #define cap_sagaw(c) (((c) >> 8) & 0x1f) |
| 151 | #define cap_caching_mode(c) (((c) >> 7) & 1) |
| 152 | #define cap_phmr(c) (((c) >> 6) & 1) |
| 153 | #define cap_plmr(c) (((c) >> 5) & 1) |
| 154 | #define cap_rwbf(c) (((c) >> 4) & 1) |
| 155 | #define cap_afl(c) (((c) >> 3) & 1) |
| 156 | #define cap_ndoms(c) (((unsigned long)1) << (4 + 2 * ((c) & 0x7))) |
| 157 | /* |
| 158 | * Extended Capability Register |
| 159 | */ |
| 160 | |
Lu Baolu | 6f7db75 | 2018-12-10 09:59:00 +0800 | [diff] [blame] | 161 | #define ecap_smpwc(e) (((e) >> 48) & 0x1) |
Lu Baolu | 437f35e | 2018-12-10 09:59:04 +0800 | [diff] [blame] | 162 | #define ecap_flts(e) (((e) >> 47) & 0x1) |
Lu Baolu | 6f7db75 | 2018-12-10 09:59:00 +0800 | [diff] [blame] | 163 | #define ecap_slts(e) (((e) >> 46) & 0x1) |
Lu Baolu | 765b6a9 | 2018-12-10 09:58:55 +0800 | [diff] [blame] | 164 | #define ecap_smts(e) (((e) >> 43) & 0x1) |
Jacob Pan | 0f72556 | 2018-06-07 09:56:59 -0700 | [diff] [blame] | 165 | #define ecap_dit(e) ((e >> 41) & 0x1) |
David Woodhouse | bd00c60 | 2015-06-09 15:06:55 +0100 | [diff] [blame] | 166 | #define ecap_pasid(e) ((e >> 40) & 0x1) |
David Woodhouse | 4423f5e | 2015-03-25 15:43:39 +0000 | [diff] [blame] | 167 | #define ecap_pss(e) ((e >> 35) & 0x1f) |
| 168 | #define ecap_eafs(e) ((e >> 34) & 0x1) |
| 169 | #define ecap_nwfs(e) ((e >> 33) & 0x1) |
| 170 | #define ecap_srs(e) ((e >> 31) & 0x1) |
| 171 | #define ecap_ers(e) ((e >> 30) & 0x1) |
| 172 | #define ecap_prs(e) ((e >> 29) & 0x1) |
Lu Baolu | 2db1581 | 2018-07-08 14:23:21 +0800 | [diff] [blame] | 173 | #define ecap_broken_pasid(e) ((e >> 28) & 0x1) |
David Woodhouse | 4423f5e | 2015-03-25 15:43:39 +0000 | [diff] [blame] | 174 | #define ecap_dis(e) ((e >> 27) & 0x1) |
| 175 | #define ecap_nest(e) ((e >> 26) & 0x1) |
| 176 | #define ecap_mts(e) ((e >> 25) & 0x1) |
| 177 | #define ecap_ecs(e) ((e >> 24) & 0x1) |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 178 | #define ecap_iotlb_offset(e) ((((e) >> 8) & 0x3ff) * 16) |
David Woodhouse | 44caf2f | 2015-02-13 14:25:24 +0000 | [diff] [blame] | 179 | #define ecap_max_iotlb_offset(e) (ecap_iotlb_offset(e) + 16) |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 180 | #define ecap_coherent(e) ((e) & 0x1) |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 181 | #define ecap_qis(e) ((e) & 0x2) |
Fenghua Yu | 4ed0d3e | 2009-04-24 17:30:20 -0700 | [diff] [blame] | 182 | #define ecap_pass_through(e) ((e >> 6) & 0x1) |
Suresh Siddha | ad3ad3f | 2008-07-10 11:16:40 -0700 | [diff] [blame] | 183 | #define ecap_eim_support(e) ((e >> 4) & 0x1) |
| 184 | #define ecap_ir_support(e) ((e >> 3) & 0x1) |
Yu Zhao | 93a23a7 | 2009-05-18 13:51:37 +0800 | [diff] [blame] | 185 | #define ecap_dev_iotlb_support(e) (((e) >> 2) & 0x1) |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 186 | #define ecap_max_handle_mask(e) ((e >> 20) & 0xf) |
Sheng Yang | 58c610b | 2009-03-18 15:33:05 +0800 | [diff] [blame] | 187 | #define ecap_sc_support(e) ((e >> 7) & 0x1) /* Snooping Control */ |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 188 | |
| 189 | /* IOTLB_REG */ |
Youquan Song | 3481f21 | 2008-10-16 16:31:55 -0700 | [diff] [blame] | 190 | #define DMA_TLB_FLUSH_GRANU_OFFSET 60 |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 191 | #define DMA_TLB_GLOBAL_FLUSH (((u64)1) << 60) |
| 192 | #define DMA_TLB_DSI_FLUSH (((u64)2) << 60) |
| 193 | #define DMA_TLB_PSI_FLUSH (((u64)3) << 60) |
CQ Tang | aaa5930 | 2017-01-30 09:39:52 -0800 | [diff] [blame] | 194 | #define DMA_TLB_IIRG(type) ((type >> 60) & 3) |
| 195 | #define DMA_TLB_IAIG(val) (((val) >> 57) & 3) |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 196 | #define DMA_TLB_READ_DRAIN (((u64)1) << 49) |
| 197 | #define DMA_TLB_WRITE_DRAIN (((u64)1) << 48) |
| 198 | #define DMA_TLB_DID(id) (((u64)((id) & 0xffff)) << 32) |
| 199 | #define DMA_TLB_IVT (((u64)1) << 63) |
| 200 | #define DMA_TLB_IH_NONLEAF (((u64)1) << 6) |
| 201 | #define DMA_TLB_MAX_SIZE (0x3f) |
| 202 | |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 203 | /* INVALID_DESC */ |
Youquan Song | 3481f21 | 2008-10-16 16:31:55 -0700 | [diff] [blame] | 204 | #define DMA_CCMD_INVL_GRANU_OFFSET 61 |
CQ Tang | aaa5930 | 2017-01-30 09:39:52 -0800 | [diff] [blame] | 205 | #define DMA_ID_TLB_GLOBAL_FLUSH (((u64)1) << 4) |
| 206 | #define DMA_ID_TLB_DSI_FLUSH (((u64)2) << 4) |
| 207 | #define DMA_ID_TLB_PSI_FLUSH (((u64)3) << 4) |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 208 | #define DMA_ID_TLB_READ_DRAIN (((u64)1) << 7) |
| 209 | #define DMA_ID_TLB_WRITE_DRAIN (((u64)1) << 6) |
| 210 | #define DMA_ID_TLB_DID(id) (((u64)((id & 0xffff) << 16))) |
| 211 | #define DMA_ID_TLB_IH_NONLEAF (((u64)1) << 6) |
| 212 | #define DMA_ID_TLB_ADDR(addr) (addr) |
| 213 | #define DMA_ID_TLB_ADDR_MASK(mask) (mask) |
| 214 | |
mark gross | f8bab73 | 2008-02-08 04:18:38 -0800 | [diff] [blame] | 215 | /* PMEN_REG */ |
| 216 | #define DMA_PMEN_EPM (((u32)1)<<31) |
| 217 | #define DMA_PMEN_PRS (((u32)1)<<0) |
| 218 | |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 219 | /* GCMD_REG */ |
| 220 | #define DMA_GCMD_TE (((u32)1) << 31) |
| 221 | #define DMA_GCMD_SRTP (((u32)1) << 30) |
| 222 | #define DMA_GCMD_SFL (((u32)1) << 29) |
| 223 | #define DMA_GCMD_EAFL (((u32)1) << 28) |
| 224 | #define DMA_GCMD_WBF (((u32)1) << 27) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 225 | #define DMA_GCMD_QIE (((u32)1) << 26) |
| 226 | #define DMA_GCMD_SIRTP (((u32)1) << 24) |
| 227 | #define DMA_GCMD_IRE (((u32) 1) << 25) |
Han, Weidong | 161fde0 | 2009-04-03 17:15:47 +0800 | [diff] [blame] | 228 | #define DMA_GCMD_CFI (((u32) 1) << 23) |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 229 | |
| 230 | /* GSTS_REG */ |
| 231 | #define DMA_GSTS_TES (((u32)1) << 31) |
| 232 | #define DMA_GSTS_RTPS (((u32)1) << 30) |
| 233 | #define DMA_GSTS_FLS (((u32)1) << 29) |
| 234 | #define DMA_GSTS_AFLS (((u32)1) << 28) |
| 235 | #define DMA_GSTS_WBFS (((u32)1) << 27) |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 236 | #define DMA_GSTS_QIES (((u32)1) << 26) |
| 237 | #define DMA_GSTS_IRTPS (((u32)1) << 24) |
| 238 | #define DMA_GSTS_IRES (((u32)1) << 25) |
Han, Weidong | 161fde0 | 2009-04-03 17:15:47 +0800 | [diff] [blame] | 239 | #define DMA_GSTS_CFIS (((u32)1) << 23) |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 240 | |
David Woodhouse | 4423f5e | 2015-03-25 15:43:39 +0000 | [diff] [blame] | 241 | /* DMA_RTADDR_REG */ |
| 242 | #define DMA_RTADDR_RTT (((u64)1) << 11) |
Lu Baolu | 7373a8c | 2018-12-10 09:59:03 +0800 | [diff] [blame] | 243 | #define DMA_RTADDR_SMT (((u64)1) << 10) |
David Woodhouse | 4423f5e | 2015-03-25 15:43:39 +0000 | [diff] [blame] | 244 | |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 245 | /* CCMD_REG */ |
| 246 | #define DMA_CCMD_ICC (((u64)1) << 63) |
| 247 | #define DMA_CCMD_GLOBAL_INVL (((u64)1) << 61) |
| 248 | #define DMA_CCMD_DOMAIN_INVL (((u64)2) << 61) |
| 249 | #define DMA_CCMD_DEVICE_INVL (((u64)3) << 61) |
| 250 | #define DMA_CCMD_FM(m) (((u64)((m) & 0x3)) << 32) |
| 251 | #define DMA_CCMD_MASK_NOBIT 0 |
| 252 | #define DMA_CCMD_MASK_1BIT 1 |
| 253 | #define DMA_CCMD_MASK_2BIT 2 |
| 254 | #define DMA_CCMD_MASK_3BIT 3 |
| 255 | #define DMA_CCMD_SID(s) (((u64)((s) & 0xffff)) << 16) |
| 256 | #define DMA_CCMD_DID(d) ((u64)((d) & 0xffff)) |
| 257 | |
| 258 | /* FECTL_REG */ |
| 259 | #define DMA_FECTL_IM (((u32)1) << 31) |
| 260 | |
| 261 | /* FSTS_REG */ |
Dmitry Safonov | b1d03c1 | 2018-02-12 16:48:21 +0000 | [diff] [blame] | 262 | #define DMA_FSTS_PFO (1 << 0) /* Primary Fault Overflow */ |
| 263 | #define DMA_FSTS_PPF (1 << 1) /* Primary Pending Fault */ |
| 264 | #define DMA_FSTS_IQE (1 << 4) /* Invalidation Queue Error */ |
| 265 | #define DMA_FSTS_ICE (1 << 5) /* Invalidation Completion Error */ |
| 266 | #define DMA_FSTS_ITE (1 << 6) /* Invalidation Time-out Error */ |
| 267 | #define DMA_FSTS_PRO (1 << 7) /* Page Request Overflow */ |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 268 | #define dma_fsts_fault_record_index(s) (((s) >> 8) & 0xff) |
| 269 | |
| 270 | /* FRCD_REG, 32 bits access */ |
| 271 | #define DMA_FRCD_F (((u32)1) << 31) |
| 272 | #define dma_frcd_type(d) ((d >> 30) & 1) |
| 273 | #define dma_frcd_fault_reason(c) (c & 0xff) |
| 274 | #define dma_frcd_source_id(c) (c & 0xffff) |
Fenghua Yu | 5b6985c | 2008-10-16 18:02:32 -0700 | [diff] [blame] | 275 | /* low 64 bit */ |
| 276 | #define dma_frcd_page_addr(d) (d & (((u64)-1) << PAGE_SHIFT)) |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 277 | |
David Woodhouse | 4692400 | 2016-02-15 12:42:38 +0000 | [diff] [blame] | 278 | /* PRS_REG */ |
| 279 | #define DMA_PRS_PPR ((u32)1) |
| 280 | |
Fenghua Yu | 5b6985c | 2008-10-16 18:02:32 -0700 | [diff] [blame] | 281 | #define IOMMU_WAIT_OP(iommu, offset, op, cond, sts) \ |
| 282 | do { \ |
| 283 | cycles_t start_time = get_cycles(); \ |
| 284 | while (1) { \ |
| 285 | sts = op(iommu->reg + offset); \ |
| 286 | if (cond) \ |
| 287 | break; \ |
Suresh Siddha | cf1337f | 2008-07-10 11:16:41 -0700 | [diff] [blame] | 288 | if (DMAR_OPERATION_TIMEOUT < (get_cycles() - start_time))\ |
Fenghua Yu | 5b6985c | 2008-10-16 18:02:32 -0700 | [diff] [blame] | 289 | panic("DMAR hardware is malfunctioning\n"); \ |
| 290 | cpu_relax(); \ |
| 291 | } \ |
| 292 | } while (0) |
Suresh Siddha | cf1337f | 2008-07-10 11:16:41 -0700 | [diff] [blame] | 293 | |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 294 | #define QI_LENGTH 256 /* queue length */ |
| 295 | |
| 296 | enum { |
| 297 | QI_FREE, |
| 298 | QI_IN_USE, |
Yu Zhao | 6ba6c3a | 2009-05-18 13:51:35 +0800 | [diff] [blame] | 299 | QI_DONE, |
| 300 | QI_ABORT |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 301 | }; |
| 302 | |
| 303 | #define QI_CC_TYPE 0x1 |
| 304 | #define QI_IOTLB_TYPE 0x2 |
| 305 | #define QI_DIOTLB_TYPE 0x3 |
| 306 | #define QI_IEC_TYPE 0x4 |
| 307 | #define QI_IWD_TYPE 0x5 |
David Woodhouse | 2f26e0a | 2015-09-09 11:40:47 +0100 | [diff] [blame] | 308 | #define QI_EIOTLB_TYPE 0x6 |
| 309 | #define QI_PC_TYPE 0x7 |
| 310 | #define QI_DEIOTLB_TYPE 0x8 |
David Woodhouse | a222a7f | 2015-10-07 23:35:18 +0100 | [diff] [blame] | 311 | #define QI_PGRP_RESP_TYPE 0x9 |
| 312 | #define QI_PSTRM_RESP_TYPE 0xa |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 313 | |
| 314 | #define QI_IEC_SELECTIVE (((u64)1) << 4) |
| 315 | #define QI_IEC_IIDEX(idx) (((u64)(idx & 0xffff) << 32)) |
| 316 | #define QI_IEC_IM(m) (((u64)(m & 0x1f) << 27)) |
| 317 | |
| 318 | #define QI_IWD_STATUS_DATA(d) (((u64)d) << 32) |
| 319 | #define QI_IWD_STATUS_WRITE (((u64)1) << 5) |
| 320 | |
Youquan Song | 3481f21 | 2008-10-16 16:31:55 -0700 | [diff] [blame] | 321 | #define QI_IOTLB_DID(did) (((u64)did) << 16) |
| 322 | #define QI_IOTLB_DR(dr) (((u64)dr) << 7) |
| 323 | #define QI_IOTLB_DW(dw) (((u64)dw) << 6) |
| 324 | #define QI_IOTLB_GRAN(gran) (((u64)gran) >> (DMA_TLB_FLUSH_GRANU_OFFSET-4)) |
Fenghua Yu | 5b6985c | 2008-10-16 18:02:32 -0700 | [diff] [blame] | 325 | #define QI_IOTLB_ADDR(addr) (((u64)addr) & VTD_PAGE_MASK) |
Youquan Song | 3481f21 | 2008-10-16 16:31:55 -0700 | [diff] [blame] | 326 | #define QI_IOTLB_IH(ih) (((u64)ih) << 6) |
| 327 | #define QI_IOTLB_AM(am) (((u8)am)) |
| 328 | |
| 329 | #define QI_CC_FM(fm) (((u64)fm) << 48) |
| 330 | #define QI_CC_SID(sid) (((u64)sid) << 32) |
| 331 | #define QI_CC_DID(did) (((u64)did) << 16) |
| 332 | #define QI_CC_GRAN(gran) (((u64)gran) >> (DMA_CCMD_INVL_GRANU_OFFSET-4)) |
| 333 | |
Yu Zhao | 6ba6c3a | 2009-05-18 13:51:35 +0800 | [diff] [blame] | 334 | #define QI_DEV_IOTLB_SID(sid) ((u64)((sid) & 0xffff) << 32) |
| 335 | #define QI_DEV_IOTLB_QDEP(qdep) (((qdep) & 0x1f) << 16) |
| 336 | #define QI_DEV_IOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK) |
Jacob Pan | 0f72556 | 2018-06-07 09:56:59 -0700 | [diff] [blame] | 337 | #define QI_DEV_IOTLB_PFSID(pfsid) (((u64)(pfsid & 0xf) << 12) | ((u64)(pfsid & 0xfff) << 52)) |
Yu Zhao | 6ba6c3a | 2009-05-18 13:51:35 +0800 | [diff] [blame] | 338 | #define QI_DEV_IOTLB_SIZE 1 |
| 339 | #define QI_DEV_IOTLB_MAX_INVS 32 |
| 340 | |
David Woodhouse | 2f26e0a | 2015-09-09 11:40:47 +0100 | [diff] [blame] | 341 | #define QI_PC_PASID(pasid) (((u64)pasid) << 32) |
| 342 | #define QI_PC_DID(did) (((u64)did) << 16) |
| 343 | #define QI_PC_GRAN(gran) (((u64)gran) << 4) |
| 344 | |
| 345 | #define QI_PC_ALL_PASIDS (QI_PC_TYPE | QI_PC_GRAN(0)) |
| 346 | #define QI_PC_PASID_SEL (QI_PC_TYPE | QI_PC_GRAN(1)) |
| 347 | |
| 348 | #define QI_EIOTLB_ADDR(addr) ((u64)(addr) & VTD_PAGE_MASK) |
| 349 | #define QI_EIOTLB_GL(gl) (((u64)gl) << 7) |
| 350 | #define QI_EIOTLB_IH(ih) (((u64)ih) << 6) |
| 351 | #define QI_EIOTLB_AM(am) (((u64)am)) |
| 352 | #define QI_EIOTLB_PASID(pasid) (((u64)pasid) << 32) |
| 353 | #define QI_EIOTLB_DID(did) (((u64)did) << 16) |
| 354 | #define QI_EIOTLB_GRAN(gran) (((u64)gran) << 4) |
| 355 | |
| 356 | #define QI_DEV_EIOTLB_ADDR(a) ((u64)(a) & VTD_PAGE_MASK) |
| 357 | #define QI_DEV_EIOTLB_SIZE (((u64)1) << 11) |
| 358 | #define QI_DEV_EIOTLB_GLOB(g) ((u64)g) |
| 359 | #define QI_DEV_EIOTLB_PASID(p) (((u64)p) << 32) |
CQ Tang | aaa5930 | 2017-01-30 09:39:52 -0800 | [diff] [blame] | 360 | #define QI_DEV_EIOTLB_SID(sid) ((u64)((sid) & 0xffff) << 16) |
| 361 | #define QI_DEV_EIOTLB_QDEP(qd) ((u64)((qd) & 0x1f) << 4) |
Jacob Pan | 0f72556 | 2018-06-07 09:56:59 -0700 | [diff] [blame] | 362 | #define QI_DEV_EIOTLB_PFSID(pfsid) (((u64)(pfsid & 0xf) << 12) | ((u64)(pfsid & 0xfff) << 52)) |
David Woodhouse | 2f26e0a | 2015-09-09 11:40:47 +0100 | [diff] [blame] | 363 | #define QI_DEV_EIOTLB_MAX_INVS 32 |
| 364 | |
Jacob Pan | 5b438f4 | 2019-01-11 13:04:57 +0800 | [diff] [blame] | 365 | /* Page group response descriptor QW0 */ |
David Woodhouse | a222a7f | 2015-10-07 23:35:18 +0100 | [diff] [blame] | 366 | #define QI_PGRP_PASID_P(p) (((u64)(p)) << 4) |
Jacob Pan | 5b438f4 | 2019-01-11 13:04:57 +0800 | [diff] [blame] | 367 | #define QI_PGRP_PDP(p) (((u64)(p)) << 5) |
| 368 | #define QI_PGRP_RESP_CODE(res) (((u64)(res)) << 12) |
| 369 | #define QI_PGRP_DID(rid) (((u64)(rid)) << 16) |
| 370 | #define QI_PGRP_PASID(pasid) (((u64)(pasid)) << 32) |
David Woodhouse | a222a7f | 2015-10-07 23:35:18 +0100 | [diff] [blame] | 371 | |
Jacob Pan | 5b438f4 | 2019-01-11 13:04:57 +0800 | [diff] [blame] | 372 | /* Page group response descriptor QW1 */ |
| 373 | #define QI_PGRP_LPIG(x) (((u64)(x)) << 2) |
| 374 | #define QI_PGRP_IDX(idx) (((u64)(idx)) << 3) |
| 375 | |
David Woodhouse | a222a7f | 2015-10-07 23:35:18 +0100 | [diff] [blame] | 376 | |
| 377 | #define QI_RESP_SUCCESS 0x0 |
| 378 | #define QI_RESP_INVALID 0x1 |
| 379 | #define QI_RESP_FAILURE 0xf |
| 380 | |
David Woodhouse | 2f26e0a | 2015-09-09 11:40:47 +0100 | [diff] [blame] | 381 | #define QI_GRAN_ALL_ALL 0 |
| 382 | #define QI_GRAN_NONG_ALL 1 |
| 383 | #define QI_GRAN_NONG_PASID 2 |
| 384 | #define QI_GRAN_PSI_PASID 3 |
| 385 | |
Lu Baolu | 5d308fc | 2018-12-10 09:58:58 +0800 | [diff] [blame] | 386 | #define qi_shift(iommu) (DMAR_IQ_SHIFT + !!ecap_smts((iommu)->ecap)) |
| 387 | |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 388 | struct qi_desc { |
Lu Baolu | 5d308fc | 2018-12-10 09:58:58 +0800 | [diff] [blame] | 389 | u64 qw0; |
| 390 | u64 qw1; |
| 391 | u64 qw2; |
| 392 | u64 qw3; |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 393 | }; |
| 394 | |
| 395 | struct q_inval { |
Thomas Gleixner | 3b8f404 | 2011-07-19 17:02:07 +0200 | [diff] [blame] | 396 | raw_spinlock_t q_lock; |
Lu Baolu | 5d308fc | 2018-12-10 09:58:58 +0800 | [diff] [blame] | 397 | void *desc; /* invalidation queue */ |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 398 | int *desc_status; /* desc status */ |
| 399 | int free_head; /* first free entry */ |
| 400 | int free_tail; /* last free entry */ |
| 401 | int free_cnt; |
| 402 | }; |
| 403 | |
Suresh Siddha | d3f1381 | 2011-08-23 17:05:25 -0700 | [diff] [blame] | 404 | #ifdef CONFIG_IRQ_REMAP |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 405 | /* 1MB - maximum possible interrupt remapping table size */ |
| 406 | #define INTR_REMAP_PAGE_ORDER 8 |
| 407 | #define INTR_REMAP_TABLE_REG_SIZE 0xf |
Joerg Roedel | af3b358 | 2015-06-12 15:00:21 +0200 | [diff] [blame] | 408 | #define INTR_REMAP_TABLE_REG_SIZE_MASK 0xf |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 409 | |
Suresh Siddha | b6fcb33 | 2008-07-10 11:16:44 -0700 | [diff] [blame] | 410 | #define INTR_REMAP_TABLE_ENTRIES 65536 |
| 411 | |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 412 | struct irq_domain; |
| 413 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 414 | struct ir_table { |
| 415 | struct irte *base; |
Jiang Liu | 360eb3c | 2014-01-06 14:18:08 +0800 | [diff] [blame] | 416 | unsigned long *bitmap; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 417 | }; |
| 418 | #endif |
| 419 | |
Youquan Song | a77b67d | 2008-10-16 16:31:56 -0700 | [diff] [blame] | 420 | struct iommu_flush { |
David Woodhouse | 4c25a2c | 2009-05-10 17:16:06 +0100 | [diff] [blame] | 421 | void (*flush_context)(struct intel_iommu *iommu, u16 did, u16 sid, |
| 422 | u8 fm, u64 type); |
David Woodhouse | 1f0ef2a | 2009-05-10 19:58:49 +0100 | [diff] [blame] | 423 | void (*flush_iotlb)(struct intel_iommu *iommu, u16 did, u64 addr, |
| 424 | unsigned int size_order, u64 type); |
Youquan Song | a77b67d | 2008-10-16 16:31:56 -0700 | [diff] [blame] | 425 | }; |
| 426 | |
Fenghua Yu | f59c7b6 | 2009-03-27 14:22:42 -0700 | [diff] [blame] | 427 | enum { |
| 428 | SR_DMAR_FECTL_REG, |
| 429 | SR_DMAR_FEDATA_REG, |
| 430 | SR_DMAR_FEADDR_REG, |
| 431 | SR_DMAR_FEUADDR_REG, |
| 432 | MAX_SR_DMAR_REGS |
| 433 | }; |
| 434 | |
Joerg Roedel | 4158c2e | 2015-06-12 10:14:02 +0200 | [diff] [blame] | 435 | #define VTD_FLAG_TRANS_PRE_ENABLED (1 << 0) |
| 436 | #define VTD_FLAG_IRQ_REMAP_PRE_ENABLED (1 << 1) |
| 437 | |
Sai Praneeth Prakhya | cdd3a24 | 2019-05-24 16:40:16 -0700 | [diff] [blame] | 438 | extern int intel_iommu_sm; |
| 439 | |
| 440 | #define sm_supported(iommu) (intel_iommu_sm && ecap_smts((iommu)->ecap)) |
| 441 | #define pasid_supported(iommu) (sm_supported(iommu) && \ |
| 442 | ecap_pasid((iommu)->ecap)) |
| 443 | |
David Woodhouse | 8a94ade | 2015-03-24 14:54:56 +0000 | [diff] [blame] | 444 | struct pasid_entry; |
| 445 | struct pasid_state_entry; |
David Woodhouse | a222a7f | 2015-10-07 23:35:18 +0100 | [diff] [blame] | 446 | struct page_req_dsc; |
David Woodhouse | 8a94ade | 2015-03-24 14:54:56 +0000 | [diff] [blame] | 447 | |
Sohil Mehta | 26b8609 | 2018-09-11 17:11:36 -0700 | [diff] [blame] | 448 | /* |
| 449 | * 0: Present |
| 450 | * 1-11: Reserved |
| 451 | * 12-63: Context Ptr (12 - (haw-1)) |
| 452 | * 64-127: Reserved |
| 453 | */ |
| 454 | struct root_entry { |
| 455 | u64 lo; |
| 456 | u64 hi; |
| 457 | }; |
| 458 | |
| 459 | /* |
| 460 | * low 64 bits: |
| 461 | * 0: present |
| 462 | * 1: fault processing disable |
| 463 | * 2-3: translation type |
| 464 | * 12-63: address space root |
| 465 | * high 64 bits: |
| 466 | * 0-2: address width |
| 467 | * 3-6: aval |
| 468 | * 8-23: domain id |
| 469 | */ |
| 470 | struct context_entry { |
| 471 | u64 lo; |
| 472 | u64 hi; |
| 473 | }; |
| 474 | |
Lu Baolu | 9ddbfb4 | 2018-07-14 15:46:57 +0800 | [diff] [blame] | 475 | struct dmar_domain { |
| 476 | int nid; /* node id */ |
| 477 | |
| 478 | unsigned iommu_refcnt[DMAR_UNITS_SUPPORTED]; |
| 479 | /* Refcount of devices per iommu */ |
| 480 | |
| 481 | |
| 482 | u16 iommu_did[DMAR_UNITS_SUPPORTED]; |
| 483 | /* Domain ids per IOMMU. Use u16 since |
| 484 | * domain ids are 16 bit wide according |
| 485 | * to VT-d spec, section 9.3 */ |
Lu Baolu | 67b8e02 | 2019-03-25 09:30:32 +0800 | [diff] [blame] | 486 | unsigned int auxd_refcnt; /* Refcount of auxiliary attaching */ |
Lu Baolu | 9ddbfb4 | 2018-07-14 15:46:57 +0800 | [diff] [blame] | 487 | |
| 488 | bool has_iotlb_device; |
| 489 | struct list_head devices; /* all devices' list */ |
Lu Baolu | 67b8e02 | 2019-03-25 09:30:32 +0800 | [diff] [blame] | 490 | struct list_head auxd; /* link to device's auxiliary list */ |
Lu Baolu | 9ddbfb4 | 2018-07-14 15:46:57 +0800 | [diff] [blame] | 491 | struct iova_domain iovad; /* iova's that belong to this domain */ |
| 492 | |
| 493 | struct dma_pte *pgd; /* virtual address */ |
| 494 | int gaw; /* max guest address width */ |
| 495 | |
| 496 | /* adjusted guest address width, 0 is level 2 30-bit */ |
| 497 | int agaw; |
| 498 | |
| 499 | int flags; /* flags to find out type of domain */ |
| 500 | |
| 501 | int iommu_coherency;/* indicate coherency of iommu access */ |
| 502 | int iommu_snooping; /* indicate snooping control feature*/ |
| 503 | int iommu_count; /* reference count of iommu */ |
| 504 | int iommu_superpage;/* Level of superpages supported: |
| 505 | 0 == 4KiB (no superpages), 1 == 2MiB, |
| 506 | 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */ |
| 507 | u64 max_addr; /* maximum mapped address */ |
| 508 | |
Lu Baolu | 67b8e02 | 2019-03-25 09:30:32 +0800 | [diff] [blame] | 509 | int default_pasid; /* |
| 510 | * The default pasid used for non-SVM |
| 511 | * traffic on mediated devices. |
| 512 | */ |
| 513 | |
Lu Baolu | 9ddbfb4 | 2018-07-14 15:46:57 +0800 | [diff] [blame] | 514 | struct iommu_domain domain; /* generic domain data structure for |
| 515 | iommu core */ |
| 516 | }; |
| 517 | |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 518 | struct intel_iommu { |
| 519 | void __iomem *reg; /* Pointer to hardware regs, virtual addr */ |
Donald Dutile | 6f5cf52 | 2012-06-04 17:29:02 -0400 | [diff] [blame] | 520 | u64 reg_phys; /* physical address of hw register set */ |
| 521 | u64 reg_size; /* size of hw register set */ |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 522 | u64 cap; |
| 523 | u64 ecap; |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 524 | u32 gcmd; /* Holds TE, EAFL. Don't need SRTP, SFL, WBF */ |
Thomas Gleixner | 1f5b3c3 | 2011-07-19 16:19:51 +0200 | [diff] [blame] | 525 | raw_spinlock_t register_lock; /* protect register handling */ |
Suresh Siddha | c42d9f3 | 2008-07-10 11:16:36 -0700 | [diff] [blame] | 526 | int seq_id; /* sequence id of the iommu */ |
Weidong Han | 1b57368 | 2008-12-08 15:34:06 +0800 | [diff] [blame] | 527 | int agaw; /* agaw of this iommu */ |
Fenghua Yu | 4ed0d3e | 2009-04-24 17:30:20 -0700 | [diff] [blame] | 528 | int msagaw; /* max sagaw of this iommu */ |
David Woodhouse | 1208225 | 2015-10-07 15:37:03 +0100 | [diff] [blame] | 529 | unsigned int irq, pr_irq; |
David Woodhouse | 67ccac4 | 2014-03-09 13:49:45 -0700 | [diff] [blame] | 530 | u16 segment; /* PCI segment# */ |
Suresh Siddha | 9d783ba | 2009-03-16 17:04:55 -0700 | [diff] [blame] | 531 | unsigned char name[13]; /* Device Name */ |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 532 | |
Suresh Siddha | d3f1381 | 2011-08-23 17:05:25 -0700 | [diff] [blame] | 533 | #ifdef CONFIG_INTEL_IOMMU |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 534 | unsigned long *domain_ids; /* bitmap of domains */ |
Joerg Roedel | 8bf4781 | 2015-07-21 10:41:21 +0200 | [diff] [blame] | 535 | struct dmar_domain ***domains; /* ptr to domains */ |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 536 | spinlock_t lock; /* protect context, domain ids */ |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 537 | struct root_entry *root_entry; /* virtual address */ |
| 538 | |
Youquan Song | a77b67d | 2008-10-16 16:31:56 -0700 | [diff] [blame] | 539 | struct iommu_flush flush; |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 540 | #endif |
David Woodhouse | 8a94ade | 2015-03-24 14:54:56 +0000 | [diff] [blame] | 541 | #ifdef CONFIG_INTEL_IOMMU_SVM |
David Woodhouse | a222a7f | 2015-10-07 23:35:18 +0100 | [diff] [blame] | 542 | struct page_req_dsc *prq; |
| 543 | unsigned char prq_name[16]; /* Name for PRQ interrupt */ |
David Woodhouse | 8a94ade | 2015-03-24 14:54:56 +0000 | [diff] [blame] | 544 | #endif |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 545 | struct q_inval *qi; /* Queued invalidation info */ |
Fenghua Yu | f59c7b6 | 2009-03-27 14:22:42 -0700 | [diff] [blame] | 546 | u32 *iommu_state; /* Store iommu states between suspend and resume.*/ |
| 547 | |
Suresh Siddha | d3f1381 | 2011-08-23 17:05:25 -0700 | [diff] [blame] | 548 | #ifdef CONFIG_IRQ_REMAP |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 549 | struct ir_table *ir_table; /* Interrupt remapping info */ |
Jiang Liu | b106ee6 | 2015-04-13 14:11:32 +0800 | [diff] [blame] | 550 | struct irq_domain *ir_domain; |
| 551 | struct irq_domain *ir_msi_domain; |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 552 | #endif |
Joerg Roedel | b0119e8 | 2017-02-01 13:23:08 +0100 | [diff] [blame] | 553 | struct iommu_device iommu; /* IOMMU core code handle */ |
Suresh Siddha | ee34b32 | 2009-10-02 11:01:21 -0700 | [diff] [blame] | 554 | int node; |
Joerg Roedel | 4158c2e | 2015-06-12 10:14:02 +0200 | [diff] [blame] | 555 | u32 flags; /* Software defined flags */ |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 556 | }; |
| 557 | |
Lu Baolu | 9ddbfb4 | 2018-07-14 15:46:57 +0800 | [diff] [blame] | 558 | /* PCI domain-device relationship */ |
| 559 | struct device_domain_info { |
| 560 | struct list_head link; /* link to domain siblings */ |
| 561 | struct list_head global; /* link to global list */ |
Lu Baolu | cc580e4 | 2018-07-14 15:46:59 +0800 | [diff] [blame] | 562 | struct list_head table; /* link to pasid table */ |
Lu Baolu | 67b8e02 | 2019-03-25 09:30:32 +0800 | [diff] [blame] | 563 | struct list_head auxiliary_domains; /* auxiliary domains |
| 564 | * attached to this device |
| 565 | */ |
Lu Baolu | 9ddbfb4 | 2018-07-14 15:46:57 +0800 | [diff] [blame] | 566 | u8 bus; /* PCI bus number */ |
| 567 | u8 devfn; /* PCI devfn number */ |
| 568 | u16 pfsid; /* SRIOV physical function source ID */ |
| 569 | u8 pasid_supported:3; |
| 570 | u8 pasid_enabled:1; |
| 571 | u8 pri_supported:1; |
| 572 | u8 pri_enabled:1; |
| 573 | u8 ats_supported:1; |
| 574 | u8 ats_enabled:1; |
Lu Baolu | 95587a7 | 2019-03-25 09:30:30 +0800 | [diff] [blame] | 575 | u8 auxd_enabled:1; /* Multiple domains per device */ |
Lu Baolu | 9ddbfb4 | 2018-07-14 15:46:57 +0800 | [diff] [blame] | 576 | u8 ats_qdep; |
| 577 | struct device *dev; /* it's NULL for PCIe-to-PCI bridge */ |
| 578 | struct intel_iommu *iommu; /* IOMMU used by this device */ |
| 579 | struct dmar_domain *domain; /* pointer to domain */ |
Lu Baolu | cc580e4 | 2018-07-14 15:46:59 +0800 | [diff] [blame] | 580 | struct pasid_table *pasid_table; /* pasid table */ |
Lu Baolu | 9ddbfb4 | 2018-07-14 15:46:57 +0800 | [diff] [blame] | 581 | }; |
| 582 | |
Suresh Siddha | fe962e9 | 2008-07-10 11:16:42 -0700 | [diff] [blame] | 583 | static inline void __iommu_flush_cache( |
| 584 | struct intel_iommu *iommu, void *addr, int size) |
| 585 | { |
| 586 | if (!ecap_coherent(iommu->ecap)) |
| 587 | clflush_cache_range(addr, size); |
| 588 | } |
| 589 | |
Lu Baolu | 4f2ed18 | 2018-12-10 09:58:57 +0800 | [diff] [blame] | 590 | /* |
| 591 | * 0: readable |
| 592 | * 1: writable |
| 593 | * 2-6: reserved |
| 594 | * 7: super page |
| 595 | * 8-10: available |
| 596 | * 11: snoop behavior |
| 597 | * 12-63: Host physcial address |
| 598 | */ |
| 599 | struct dma_pte { |
| 600 | u64 val; |
| 601 | }; |
| 602 | |
| 603 | static inline void dma_clear_pte(struct dma_pte *pte) |
| 604 | { |
| 605 | pte->val = 0; |
| 606 | } |
| 607 | |
| 608 | static inline u64 dma_pte_addr(struct dma_pte *pte) |
| 609 | { |
| 610 | #ifdef CONFIG_64BIT |
| 611 | return pte->val & VTD_PAGE_MASK; |
| 612 | #else |
| 613 | /* Must have a full atomic 64-bit read */ |
| 614 | return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK; |
| 615 | #endif |
| 616 | } |
| 617 | |
| 618 | static inline bool dma_pte_present(struct dma_pte *pte) |
| 619 | { |
| 620 | return (pte->val & 3) != 0; |
| 621 | } |
| 622 | |
| 623 | static inline bool dma_pte_superpage(struct dma_pte *pte) |
| 624 | { |
| 625 | return (pte->val & DMA_PTE_LARGE_PAGE); |
| 626 | } |
| 627 | |
| 628 | static inline int first_pte_in_page(struct dma_pte *pte) |
| 629 | { |
| 630 | return !((unsigned long)pte & ~VTD_PAGE_MASK); |
| 631 | } |
| 632 | |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 633 | extern struct dmar_drhd_unit * dmar_find_matched_drhd_unit(struct pci_dev *dev); |
Yu Zhao | aa5d2b5 | 2009-05-18 13:51:34 +0800 | [diff] [blame] | 634 | extern int dmar_find_matched_atsr_unit(struct pci_dev *dev); |
Suresh Siddha | e61d98d | 2008-07-10 11:16:35 -0700 | [diff] [blame] | 635 | |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 636 | extern int dmar_enable_qi(struct intel_iommu *iommu); |
Suresh Siddha | eba67e5 | 2009-03-16 17:04:56 -0700 | [diff] [blame] | 637 | extern void dmar_disable_qi(struct intel_iommu *iommu); |
Fenghua Yu | f59c7b6 | 2009-03-27 14:22:42 -0700 | [diff] [blame] | 638 | extern int dmar_reenable_qi(struct intel_iommu *iommu); |
Suresh Siddha | 2ae2101 | 2008-07-10 11:16:43 -0700 | [diff] [blame] | 639 | extern void qi_global_iec(struct intel_iommu *iommu); |
Keshavamurthy, Anil S | e820482 | 2007-10-21 16:41:55 -0700 | [diff] [blame] | 640 | |
David Woodhouse | 4c25a2c | 2009-05-10 17:16:06 +0100 | [diff] [blame] | 641 | extern void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid, |
| 642 | u8 fm, u64 type); |
David Woodhouse | 1f0ef2a | 2009-05-10 19:58:49 +0100 | [diff] [blame] | 643 | extern void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr, |
| 644 | unsigned int size_order, u64 type); |
Jacob Pan | 1c48db4 | 2018-06-07 09:57:00 -0700 | [diff] [blame] | 645 | extern void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 pfsid, |
| 646 | u16 qdep, u64 addr, unsigned mask); |
Yu Zhao | 704126a | 2009-01-04 16:28:52 +0800 | [diff] [blame] | 647 | extern int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu); |
Kay, Allen M | 3871794 | 2008-09-09 18:37:29 +0300 | [diff] [blame] | 648 | |
Youquan Song | 074835f | 2009-09-09 12:05:39 -0400 | [diff] [blame] | 649 | extern int dmar_ir_support(void); |
| 650 | |
Lu Baolu | 9ddbfb4 | 2018-07-14 15:46:57 +0800 | [diff] [blame] | 651 | void *alloc_pgtable_page(int node); |
| 652 | void free_pgtable_page(void *vaddr); |
| 653 | struct intel_iommu *domain_get_iommu(struct dmar_domain *domain); |
Lu Baolu | 85319dc | 2018-07-14 15:46:58 +0800 | [diff] [blame] | 654 | int for_each_device_domain(int (*fn)(struct device_domain_info *info, |
| 655 | void *data), void *data); |
Lu Baolu | 6f7db75 | 2018-12-10 09:59:00 +0800 | [diff] [blame] | 656 | void iommu_flush_write_buffer(struct intel_iommu *iommu); |
Lu Baolu | d7cbc0f | 2019-03-25 09:30:29 +0800 | [diff] [blame] | 657 | int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct device *dev); |
Lu Baolu | 9ddbfb4 | 2018-07-14 15:46:57 +0800 | [diff] [blame] | 658 | |
David Woodhouse | 2f26e0a | 2015-09-09 11:40:47 +0100 | [diff] [blame] | 659 | #ifdef CONFIG_INTEL_IOMMU_SVM |
Lu Baolu | d973795 | 2018-07-14 15:47:02 +0800 | [diff] [blame] | 660 | int intel_svm_init(struct intel_iommu *iommu); |
David Woodhouse | a222a7f | 2015-10-07 23:35:18 +0100 | [diff] [blame] | 661 | extern int intel_svm_enable_prq(struct intel_iommu *iommu); |
| 662 | extern int intel_svm_finish_prq(struct intel_iommu *iommu); |
David Woodhouse | 8a94ade | 2015-03-24 14:54:56 +0000 | [diff] [blame] | 663 | |
David Woodhouse | 0204a49 | 2015-10-13 17:18:10 +0100 | [diff] [blame] | 664 | struct svm_dev_ops; |
| 665 | |
David Woodhouse | 2f26e0a | 2015-09-09 11:40:47 +0100 | [diff] [blame] | 666 | struct intel_svm_dev { |
| 667 | struct list_head list; |
| 668 | struct rcu_head rcu; |
| 669 | struct device *dev; |
David Woodhouse | 0204a49 | 2015-10-13 17:18:10 +0100 | [diff] [blame] | 670 | struct svm_dev_ops *ops; |
David Woodhouse | 2f26e0a | 2015-09-09 11:40:47 +0100 | [diff] [blame] | 671 | int users; |
| 672 | u16 did; |
| 673 | u16 dev_iotlb:1; |
| 674 | u16 sid, qdep; |
| 675 | }; |
| 676 | |
| 677 | struct intel_svm { |
| 678 | struct mmu_notifier notifier; |
| 679 | struct mm_struct *mm; |
| 680 | struct intel_iommu *iommu; |
David Woodhouse | 569e4f7 | 2015-10-15 13:59:14 +0100 | [diff] [blame] | 681 | int flags; |
David Woodhouse | 2f26e0a | 2015-09-09 11:40:47 +0100 | [diff] [blame] | 682 | int pasid; |
| 683 | struct list_head devs; |
Lu Baolu | 51261aa | 2018-07-14 15:46:55 +0800 | [diff] [blame] | 684 | struct list_head list; |
David Woodhouse | 2f26e0a | 2015-09-09 11:40:47 +0100 | [diff] [blame] | 685 | }; |
| 686 | |
David Woodhouse | 2f26e0a | 2015-09-09 11:40:47 +0100 | [diff] [blame] | 687 | extern struct intel_iommu *intel_svm_device_to_iommu(struct device *dev); |
| 688 | #endif |
| 689 | |
Sohil Mehta | ee2636b | 2018-09-11 17:11:38 -0700 | [diff] [blame] | 690 | #ifdef CONFIG_INTEL_IOMMU_DEBUGFS |
| 691 | void intel_iommu_debugfs_init(void); |
| 692 | #else |
| 693 | static inline void intel_iommu_debugfs_init(void) {} |
| 694 | #endif /* CONFIG_INTEL_IOMMU_DEBUGFS */ |
| 695 | |
Alex Williamson | a5459cf | 2014-06-12 16:12:31 -0600 | [diff] [blame] | 696 | extern const struct attribute_group *intel_iommu_groups[]; |
Sohil Mehta | 26b8609 | 2018-09-11 17:11:36 -0700 | [diff] [blame] | 697 | bool context_present(struct context_entry *context); |
| 698 | struct context_entry *iommu_context_addr(struct intel_iommu *iommu, u8 bus, |
| 699 | u8 devfn, int alloc); |
Alex Williamson | a5459cf | 2014-06-12 16:12:31 -0600 | [diff] [blame] | 700 | |
Lu Baolu | daedaa3 | 2018-11-12 14:40:08 +0800 | [diff] [blame] | 701 | #ifdef CONFIG_INTEL_IOMMU |
| 702 | extern int iommu_calculate_agaw(struct intel_iommu *iommu); |
| 703 | extern int iommu_calculate_max_sagaw(struct intel_iommu *iommu); |
| 704 | extern int dmar_disabled; |
| 705 | extern int intel_iommu_enabled; |
| 706 | extern int intel_iommu_tboot_noforce; |
| 707 | #else |
| 708 | static inline int iommu_calculate_agaw(struct intel_iommu *iommu) |
| 709 | { |
| 710 | return 0; |
| 711 | } |
| 712 | static inline int iommu_calculate_max_sagaw(struct intel_iommu *iommu) |
| 713 | { |
| 714 | return 0; |
| 715 | } |
| 716 | #define dmar_disabled (1) |
| 717 | #define intel_iommu_enabled (0) |
| 718 | #endif |
| 719 | |
Keshavamurthy, Anil S | ba39592 | 2007-10-21 16:41:49 -0700 | [diff] [blame] | 720 | #endif |