blob: 4d1c0e328a033d41f73e476ddc3b7fbe3ad60155 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/serial_core.h>
Paul Mundte108b2c2006-09-27 16:32:13 +09002#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07003#include <asm/gpio.h>
Markus Brunner3ea6bc32007-08-20 08:59:33 +09004
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#if defined(CONFIG_H83007) || defined(CONFIG_H83068)
6#include <asm/regs306x.h>
7#endif
8#if defined(CONFIG_H8S2678)
9#include <asm/regs267x.h>
10#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070011
Magnus Damm0fbde952007-07-26 10:14:16 +090012#if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
13 defined(CONFIG_CPU_SUBTYPE_SH7707) || \
14 defined(CONFIG_CPU_SUBTYPE_SH7708) || \
15 defined(CONFIG_CPU_SUBTYPE_SH7709)
Linus Torvalds1da177e2005-04-16 15:20:36 -070016# define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
17# define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
18# define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
19# define SCI_AND_SCIF
20#elif defined(CONFIG_CPU_SUBTYPE_SH7705)
21# define SCIF0 0xA4400000
22# define SCIF2 0xA4410000
Paul Mundtb7a76e42006-02-01 03:06:06 -080023# define SCSMR_Ir 0xA44A0000
24# define IRDA_SCIF SCIF0
Linus Torvalds1da177e2005-04-16 15:20:36 -070025# define SCPCR 0xA4000116
26# define SCPDR 0xA4000136
27
28/* Set the clock source,
29 * SCIF2 (0xA4410000) -> External clock, SCK pin used as clock input
30 * SCIF0 (0xA4400000) -> Internal clock, SCK pin as serial clock output
31 */
32# define SCSCR_INIT(port) (port->mapbase == SCIF2) ? 0xF3 : 0xF0
33# define SCIF_ONLY
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +090034#elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
35 defined(CONFIG_CPU_SUBTYPE_SH7721)
Markus Brunner3ea6bc32007-08-20 08:59:33 +090036# define SCSCR_INIT(port) 0x0030 /* TIE=0,RIE=0,TE=1,RE=1 */
37# define SCIF_ONLY
38#define SCIF_ORER 0x0200 /* overrun error bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#elif defined(CONFIG_SH_RTS7751R2D)
Linus Torvalds1da177e2005-04-16 15:20:36 -070040# define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
41# define SCIF_ORER 0x0001 /* overrun error bit */
42# define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
43# define SCIF_ONLY
Paul Mundt05627482007-05-15 16:25:47 +090044#elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
45 defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
46 defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
47 defined(CONFIG_CPU_SUBTYPE_SH7091) || \
48 defined(CONFIG_CPU_SUBTYPE_SH7751) || \
49 defined(CONFIG_CPU_SUBTYPE_SH7751R)
Linus Torvalds1da177e2005-04-16 15:20:36 -070050# define SCSPTR1 0xffe0001c /* 8 bit SCI */
51# define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
52# define SCIF_ORER 0x0001 /* overrun error bit */
53# define SCSCR_INIT(port) (((port)->type == PORT_SCI) ? \
54 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
55 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */ )
56# define SCI_AND_SCIF
57#elif defined(CONFIG_CPU_SUBTYPE_SH7760)
Paul Mundtb7a76e42006-02-01 03:06:06 -080058# define SCSPTR0 0xfe600024 /* 16 bit SCIF */
59# define SCSPTR1 0xfe610024 /* 16 bit SCIF */
60# define SCSPTR2 0xfe620024 /* 16 bit SCIF */
Linus Torvalds1da177e2005-04-16 15:20:36 -070061# define SCIF_ORER 0x0001 /* overrun error bit */
62# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
63# define SCIF_ONLY
Paul Mundt2b1bd1a2007-06-20 18:27:10 +090064#elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
Paul Mundte108b2c2006-09-27 16:32:13 +090065# define SCSPTR0 0xA4400000 /* 16 bit SCIF */
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +090066# define SCIF_ORER 0x0001 /* overrun error bit */
67# define PACR 0xa4050100
68# define PBCR 0xa4050102
69# define SCSCR_INIT(port) 0x3B
Paul Mundte108b2c2006-09-27 16:32:13 +090070# define SCIF_ONLY
Paul Mundte108b2c2006-09-27 16:32:13 +090071#elif defined(CONFIG_CPU_SUBTYPE_SH7343)
72# define SCSPTR0 0xffe00010 /* 16 bit SCIF */
73# define SCSPTR1 0xffe10010 /* 16 bit SCIF */
74# define SCSPTR2 0xffe20010 /* 16 bit SCIF */
75# define SCSPTR3 0xffe30010 /* 16 bit SCIF */
76# define SCSCR_INIT(port) 0x32 /* TIE=0,RIE=0,TE=1,RE=1,REIE=0,CKE=1 */
77# define SCIF_ONLY
Paul Mundt41504c32006-12-11 20:28:03 +090078#elif defined(CONFIG_CPU_SUBTYPE_SH7722)
Magnus Damm346b7462008-04-23 21:25:29 +090079# define PADR 0xA4050120
80# define PSDR 0xA405013e
81# define PWDR 0xA4050166
82# define PSCR 0xA405011E
Paul Mundt41504c32006-12-11 20:28:03 +090083# define SCIF_ORER 0x0001 /* overrun error bit */
84# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
85# define SCIF_ONLY
Magnus Damm9109a302008-02-08 17:31:24 +090086#elif defined(CONFIG_CPU_SUBTYPE_SH7366)
87# define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
88# define SCSPTR0 SCPDR0
89# define SCIF_ORER 0x0001 /* overrun error bit */
90# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Paul Mundt178dd0c2008-04-09 17:56:18 +090091#elif defined(CONFIG_CPU_SUBTYPE_SH7723)
92# define SCSPTR0 0xa4050160
93# define SCSPTR1 0xa405013e
94# define SCSPTR2 0xa4050160
95# define SCSPTR3 0xa405013e
96# define SCSPTR4 0xa4050128
97# define SCSPTR5 0xa4050128
98# define SCIF_ORER 0x0001 /* overrun error bit */
99# define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
Magnus Damm9109a302008-02-08 17:31:24 +0900100# define SCIF_ONLY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101#elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102# define SCSPTR2 0xffe80020 /* 16 bit SCIF */
103# define SCIF_ORER 0x0001 /* overrun error bit */
104# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
105# define SCIF_ONLY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106#elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107# define SCIF_BASE_ADDR 0x01030000
108# define SCIF_ADDR_SH5 PHYS_PERIPHERAL_BLOCK+SCIF_BASE_ADDR
109# define SCIF_PTR2_OFFS 0x0000020
110# define SCIF_LSR2_OFFS 0x0000024
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111# define SCSPTR2 ((port->mapbase)+SCIF_PTR2_OFFS) /* 16 bit SCIF */
112# define SCLSR2 ((port->mapbase)+SCIF_LSR2_OFFS) /* 16 bit SCIF */
Paul Mundtf9669182007-11-07 11:05:32 +0900113# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0, TE=1,RE=1,REIE=1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114# define SCIF_ONLY
115#elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116# define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
117# define SCI_ONLY
118# define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
119#elif defined(CONFIG_H8S2678)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120# define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
121# define SCI_ONLY
122# define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900123#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
124# define SCSPTR0 0xffe00024 /* 16 bit SCIF */
125# define SCSPTR1 0xffe08024 /* 16 bit SCIF */
126# define SCIF_ORER 0x0001 /* overrun error bit */
127# define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
128# define SCIF_ONLY
Paul Mundtb7a76e42006-02-01 03:06:06 -0800129#elif defined(CONFIG_CPU_SUBTYPE_SH7770)
130# define SCSPTR0 0xff923020 /* 16 bit SCIF */
131# define SCSPTR1 0xff924020 /* 16 bit SCIF */
132# define SCSPTR2 0xff925020 /* 16 bit SCIF */
133# define SCIF_ORER 0x0001 /* overrun error bit */
134# define SCSCR_INIT(port) 0x3c /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,cke=2 */
135# define SCIF_ONLY
136#elif defined(CONFIG_CPU_SUBTYPE_SH7780)
137# define SCSPTR0 0xffe00024 /* 16 bit SCIF */
138# define SCSPTR1 0xffe10024 /* 16 bit SCIF */
Paul Mundte108b2c2006-09-27 16:32:13 +0900139# define SCIF_ORER 0x0001 /* Overrun error bit */
Paul Mundtb7a76e42006-02-01 03:06:06 -0800140# define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
141# define SCIF_ONLY
Paul Mundt32351a22007-03-12 14:38:59 +0900142#elif defined(CONFIG_CPU_SUBTYPE_SH7785)
143# define SCSPTR0 0xffea0024 /* 16 bit SCIF */
144# define SCSPTR1 0xffeb0024 /* 16 bit SCIF */
145# define SCSPTR2 0xffec0024 /* 16 bit SCIF */
146# define SCSPTR3 0xffed0024 /* 16 bit SCIF */
147# define SCSPTR4 0xffee0024 /* 16 bit SCIF */
148# define SCSPTR5 0xffef0024 /* 16 bit SCIF */
149# define SCIF_OPER 0x0001 /* Overrun error bit */
150# define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
151# define SCIF_ONLY
Paul Mundt6d01f512007-11-26 18:17:21 +0900152#elif defined(CONFIG_CPU_SUBTYPE_SH7203) || \
Paul Mundta8f67f42007-11-26 19:54:02 +0900153 defined(CONFIG_CPU_SUBTYPE_SH7206) || \
154 defined(CONFIG_CPU_SUBTYPE_SH7263)
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900155# define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
156# define SCSPTR1 0xfffe8820 /* 16 bit SCIF */
157# define SCSPTR2 0xfffe9020 /* 16 bit SCIF */
158# define SCSPTR3 0xfffe9820 /* 16 bit SCIF */
159# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
160# define SCIF_ONLY
161#elif defined(CONFIG_CPU_SUBTYPE_SH7619)
162# define SCSPTR0 0xf8400020 /* 16 bit SCIF */
163# define SCSPTR1 0xf8410020 /* 16 bit SCIF */
164# define SCSPTR2 0xf8420020 /* 16 bit SCIF */
165# define SCIF_ORER 0x0001 /* overrun error bit */
166# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
167# define SCIF_ONLY
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900168#elif defined(CONFIG_CPU_SUBTYPE_SHX3)
169# define SCSPTR0 0xffc30020 /* 16 bit SCIF */
170# define SCSPTR1 0xffc40020 /* 16 bit SCIF */
171# define SCSPTR2 0xffc50020 /* 16 bit SCIF */
172# define SCSPTR3 0xffc60020 /* 16 bit SCIF */
173# define SCIF_ORER 0x0001 /* Overrun error bit */
174# define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
175# define SCIF_ONLY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176#else
177# error CPU subtype not defined
178#endif
179
180/* SCSCR */
181#define SCI_CTRL_FLAGS_TIE 0x80 /* all */
182#define SCI_CTRL_FLAGS_RIE 0x40 /* all */
183#define SCI_CTRL_FLAGS_TE 0x20 /* all */
184#define SCI_CTRL_FLAGS_RE 0x10 /* all */
Paul Mundt05627482007-05-15 16:25:47 +0900185#if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
186 defined(CONFIG_CPU_SUBTYPE_SH7091) || \
187 defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
188 defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
189 defined(CONFIG_CPU_SUBTYPE_SH7751) || \
190 defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
191 defined(CONFIG_CPU_SUBTYPE_SH7780) || \
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900192 defined(CONFIG_CPU_SUBTYPE_SH7785) || \
193 defined(CONFIG_CPU_SUBTYPE_SHX3)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#define SCI_CTRL_FLAGS_REIE 0x08 /* 7750 SCIF */
195#else
196#define SCI_CTRL_FLAGS_REIE 0
197#endif
198/* SCI_CTRL_FLAGS_MPIE 0x08 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
199/* SCI_CTRL_FLAGS_TEIE 0x04 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
200/* SCI_CTRL_FLAGS_CKE1 0x02 * all */
201/* SCI_CTRL_FLAGS_CKE0 0x01 * 7707 SCI/SCIF, 7708 SCI, 7709 SCI/SCIF, 7750 SCI */
202
203/* SCxSR SCI */
204#define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
205#define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
206#define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
207#define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
208#define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
209#define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
210/* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
211/* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
212
213#define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
214
215/* SCxSR SCIF */
216#define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
217#define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
218#define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
219#define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
220#define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
221#define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
222#define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
223#define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
224
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900225#if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900226 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
227 defined(CONFIG_CPU_SUBTYPE_SH7721)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228#define SCIF_ORER 0x0200
229#define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
230#define SCIF_RFDC_MASK 0x007f
231#define SCIF_TXROOM_MAX 64
232#else
233#define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
234#define SCIF_RFDC_MASK 0x001f
235#define SCIF_TXROOM_MAX 16
236#endif
237
238#if defined(SCI_ONLY)
239# define SCxSR_TEND(port) SCI_TEND
240# define SCxSR_ERRORS(port) SCI_ERRORS
241# define SCxSR_RDxF(port) SCI_RDRF
242# define SCxSR_TDxE(port) SCI_TDRE
243# define SCxSR_ORER(port) SCI_ORER
244# define SCxSR_FER(port) SCI_FER
245# define SCxSR_PER(port) SCI_PER
246# define SCxSR_BRK(port) 0x00
247# define SCxSR_RDxF_CLEAR(port) 0xbc
248# define SCxSR_ERROR_CLEAR(port) 0xc4
249# define SCxSR_TDxE_CLEAR(port) 0x78
Paul Mundtb7a76e42006-02-01 03:06:06 -0800250# define SCxSR_BREAK_CLEAR(port) 0xc4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251#elif defined(SCIF_ONLY)
252# define SCxSR_TEND(port) SCIF_TEND
253# define SCxSR_ERRORS(port) SCIF_ERRORS
254# define SCxSR_RDxF(port) SCIF_RDF
255# define SCxSR_TDxE(port) SCIF_TDFE
Magnus Dammd89ddd12007-07-25 11:42:56 +0900256#if defined(CONFIG_CPU_SUBTYPE_SH7705)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257# define SCxSR_ORER(port) SCIF_ORER
258#else
259# define SCxSR_ORER(port) 0x0000
260#endif
261# define SCxSR_FER(port) SCIF_FER
262# define SCxSR_PER(port) SCIF_PER
263# define SCxSR_BRK(port) SCIF_BRK
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900264#if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900265 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
266 defined(CONFIG_CPU_SUBTYPE_SH7721)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267# define SCxSR_RDxF_CLEAR(port) (sci_in(port,SCxSR)&0xfffc)
268# define SCxSR_ERROR_CLEAR(port) (sci_in(port,SCxSR)&0xfd73)
269# define SCxSR_TDxE_CLEAR(port) (sci_in(port,SCxSR)&0xffdf)
270# define SCxSR_BREAK_CLEAR(port) (sci_in(port,SCxSR)&0xffe3)
271#else
Magnus Dammd89ddd12007-07-25 11:42:56 +0900272/* SH7705 can also use this, clearing is same between 7705 and 7709 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273# define SCxSR_RDxF_CLEAR(port) 0x00fc
274# define SCxSR_ERROR_CLEAR(port) 0x0073
275# define SCxSR_TDxE_CLEAR(port) 0x00df
Paul Mundtb7a76e42006-02-01 03:06:06 -0800276# define SCxSR_BREAK_CLEAR(port) 0x00e3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277#endif
278#else
279# define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
280# define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
281# define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
282# define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
283# define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : 0x0000)
284# define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
285# define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
286# define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
287# define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
288# define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
289# define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
290# define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
291#endif
292
293/* SCFCR */
294#define SCFCR_RFRST 0x0002
295#define SCFCR_TFRST 0x0004
296#define SCFCR_TCRST 0x4000
297#define SCFCR_MCE 0x0008
298
299#define SCI_MAJOR 204
300#define SCI_MINOR_START 8
301
302/* Generic serial flags */
303#define SCI_RX_THROTTLE 0x0000001
304
305#define SCI_MAGIC 0xbabeface
306
307/*
308 * Events are used to schedule things to happen at timer-interrupt
309 * time, instead of at rs interrupt time.
310 */
311#define SCI_EVENT_WRITE_WAKEUP 0
312
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313#define SCI_IN(size, offset) \
314 unsigned int addr = port->mapbase + (offset); \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800315 if ((size) == 8) { \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 return ctrl_inb(addr); \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800317 } else { \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 return ctrl_inw(addr); \
319 }
320#define SCI_OUT(size, offset, value) \
321 unsigned int addr = port->mapbase + (offset); \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800322 if ((size) == 8) { \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 ctrl_outb(value, addr); \
324 } else { \
325 ctrl_outw(value, addr); \
326 }
327
328#define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
329 static inline unsigned int sci_##name##_in(struct uart_port *port) \
330 { \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800331 if (port->type == PORT_SCI) { \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 SCI_IN(sci_size, sci_offset) \
333 } else { \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800334 SCI_IN(scif_size, scif_offset); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 } \
336 } \
337 static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
338 { \
339 if (port->type == PORT_SCI) { \
340 SCI_OUT(sci_size, sci_offset, value) \
341 } else { \
342 SCI_OUT(scif_size, scif_offset, value); \
343 } \
344 }
345
346#define CPU_SCIF_FNS(name, scif_offset, scif_size) \
347 static inline unsigned int sci_##name##_in(struct uart_port *port) \
348 { \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800349 SCI_IN(scif_size, scif_offset); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 } \
351 static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
352 { \
353 SCI_OUT(scif_size, scif_offset, value); \
354 }
355
356#define CPU_SCI_FNS(name, sci_offset, sci_size) \
357 static inline unsigned int sci_##name##_in(struct uart_port* port) \
358 { \
Paul Mundtb7a76e42006-02-01 03:06:06 -0800359 SCI_IN(sci_size, sci_offset); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 } \
361 static inline void sci_##name##_out(struct uart_port* port, unsigned int value) \
362 { \
363 SCI_OUT(sci_size, sci_offset, value); \
364 }
365
366#ifdef CONFIG_CPU_SH3
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900367#if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
368#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
369 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
370 h8_sci_offset, h8_sci_size) \
371 CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
372#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
373 CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900374#elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900375 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
376 defined(CONFIG_CPU_SUBTYPE_SH7721)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377#define SCIF_FNS(name, scif_offset, scif_size) \
378 CPU_SCIF_FNS(name, scif_offset, scif_size)
379#else
380#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
381 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
382 h8_sci_offset, h8_sci_size) \
383 CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
384#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
385 CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
386#endif
387#elif defined(__H8300H__) || defined(__H8300S__)
388#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
389 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
390 h8_sci_offset, h8_sci_size) \
391 CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
392#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size)
Paul Mundt178dd0c2008-04-09 17:56:18 +0900393#elif defined(CONFIG_CPU_SUBTYPE_SH7723)
394 #define SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size) \
395 CPU_SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size, sh4_scif_offset, sh4_scif_size)
396 #define SCIF_FNS(name, sh4_scif_offset, sh4_scif_size) \
397 CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398#else
399#define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
400 sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
401 h8_sci_offset, h8_sci_size) \
402 CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
403#define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
404 CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
405#endif
406
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900407#if defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900408 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
409 defined(CONFIG_CPU_SUBTYPE_SH7721)
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900410
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411SCIF_FNS(SCSMR, 0x00, 16)
412SCIF_FNS(SCBRR, 0x04, 8)
413SCIF_FNS(SCSCR, 0x08, 16)
414SCIF_FNS(SCTDSR, 0x0c, 8)
415SCIF_FNS(SCFER, 0x10, 16)
416SCIF_FNS(SCxSR, 0x14, 16)
417SCIF_FNS(SCFCR, 0x18, 16)
418SCIF_FNS(SCFDR, 0x1c, 16)
419SCIF_FNS(SCxTDR, 0x20, 8)
420SCIF_FNS(SCxRDR, 0x24, 8)
421SCIF_FNS(SCLSR, 0x24, 16)
Paul Mundt178dd0c2008-04-09 17:56:18 +0900422#elif defined(CONFIG_CPU_SUBTYPE_SH7723)
423SCIx_FNS(SCSMR, 0x00, 16, 0x00, 16)
424SCIx_FNS(SCBRR, 0x04, 8, 0x04, 8)
425SCIx_FNS(SCSCR, 0x08, 16, 0x08, 16)
426SCIx_FNS(SCxTDR, 0x20, 8, 0x0c, 8)
427SCIx_FNS(SCxSR, 0x14, 16, 0x10, 16)
428SCIx_FNS(SCxRDR, 0x24, 8, 0x14, 8)
429SCIF_FNS(SCTDSR, 0x0c, 8)
430SCIF_FNS(SCFER, 0x10, 16)
431SCIF_FNS(SCFCR, 0x18, 16)
432SCIF_FNS(SCFDR, 0x1c, 16)
433SCIF_FNS(SCLSR, 0x24, 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434#else
435/* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
436/* name off sz off sz off sz off sz off sz*/
437SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
438SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
439SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
440SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
441SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
442SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
443SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
Paul Mundt32351a22007-03-12 14:38:59 +0900444#if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900445 defined(CONFIG_CPU_SUBTYPE_SH7763) || \
Paul Mundt32351a22007-03-12 14:38:59 +0900446 defined(CONFIG_CPU_SUBTYPE_SH7780) || \
447 defined(CONFIG_CPU_SUBTYPE_SH7785)
Paul Mundt6fc21b82006-11-27 12:10:23 +0900448SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800449SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
450SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
451SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
452SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
453#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
455SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
456SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
457#endif
Paul Mundtb7a76e42006-02-01 03:06:06 -0800458#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459#define sci_in(port, reg) sci_##reg##_in(port)
460#define sci_out(port, reg, value) sci_##reg##_out(port, value)
461
462/* H8/300 series SCI pins assignment */
463#if defined(__H8300H__) || defined(__H8300S__)
464static const struct __attribute__((packed)) {
465 int port; /* GPIO port no */
466 unsigned short rx,tx; /* GPIO bit no */
467} h8300_sci_pins[] = {
468#if defined(CONFIG_H83007) || defined(CONFIG_H83068)
469 { /* SCI0 */
470 .port = H8300_GPIO_P9,
471 .rx = H8300_GPIO_B2,
472 .tx = H8300_GPIO_B0,
473 },
474 { /* SCI1 */
475 .port = H8300_GPIO_P9,
476 .rx = H8300_GPIO_B3,
477 .tx = H8300_GPIO_B1,
478 },
479 { /* SCI2 */
480 .port = H8300_GPIO_PB,
481 .rx = H8300_GPIO_B7,
482 .tx = H8300_GPIO_B6,
483 }
484#elif defined(CONFIG_H8S2678)
485 { /* SCI0 */
486 .port = H8300_GPIO_P3,
487 .rx = H8300_GPIO_B2,
488 .tx = H8300_GPIO_B0,
489 },
490 { /* SCI1 */
491 .port = H8300_GPIO_P3,
492 .rx = H8300_GPIO_B3,
493 .tx = H8300_GPIO_B1,
494 },
495 { /* SCI2 */
496 .port = H8300_GPIO_P5,
497 .rx = H8300_GPIO_B1,
498 .tx = H8300_GPIO_B0,
499 }
500#endif
501};
502#endif
503
Magnus Damm0fbde952007-07-26 10:14:16 +0900504#if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
505 defined(CONFIG_CPU_SUBTYPE_SH7707) || \
506 defined(CONFIG_CPU_SUBTYPE_SH7708) || \
507 defined(CONFIG_CPU_SUBTYPE_SH7709)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508static inline int sci_rxd_in(struct uart_port *port)
509{
510 if (port->mapbase == 0xfffffe80)
511 return ctrl_inb(SCPDR)&0x01 ? 1 : 0; /* SCI */
512 if (port->mapbase == 0xa4000150)
513 return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
514 if (port->mapbase == 0xa4000140)
515 return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
516 return 1;
517}
518#elif defined(CONFIG_CPU_SUBTYPE_SH7705)
519static inline int sci_rxd_in(struct uart_port *port)
520{
521 if (port->mapbase == SCIF0)
522 return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
523 if (port->mapbase == SCIF2)
524 return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
525 return 1;
526}
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900527#elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
Paul Mundte108b2c2006-09-27 16:32:13 +0900528static inline int sci_rxd_in(struct uart_port *port)
529{
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900530 return sci_in(port,SCxSR)&0x0010 ? 1 : 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900531}
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900532static inline void set_sh771x_scif_pfc(struct uart_port *port)
533{
534 if (port->mapbase == 0xA4400000){
535 ctrl_outw(ctrl_inw(PACR)&0xffc0,PACR);
536 ctrl_outw(ctrl_inw(PBCR)&0x0fff,PBCR);
537 return;
538 }
539 if (port->mapbase == 0xA4410000){
540 ctrl_outw(ctrl_inw(PBCR)&0xf003,PBCR);
541 return;
542 }
543}
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900544#elif defined(CONFIG_CPU_SUBTYPE_SH7720) || \
545 defined(CONFIG_CPU_SUBTYPE_SH7721)
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900546static inline int sci_rxd_in(struct uart_port *port)
547{
548 if (port->mapbase == 0xa4430000)
549 return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
550 else if (port->mapbase == 0xa4438000)
551 return sci_in(port, SCxSR) & 0x0003 ? 1 : 0;
552 return 1;
553}
Paul Mundt05627482007-05-15 16:25:47 +0900554#elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
555 defined(CONFIG_CPU_SUBTYPE_SH7751) || \
556 defined(CONFIG_CPU_SUBTYPE_SH7751R) || \
557 defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
558 defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
559 defined(CONFIG_CPU_SUBTYPE_SH7091) || \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 defined(CONFIG_CPU_SUBTYPE_SH4_202)
561static inline int sci_rxd_in(struct uart_port *port)
562{
563#ifndef SCIF_ONLY
564 if (port->mapbase == 0xffe00000)
565 return ctrl_inb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
566#endif
567#ifndef SCI_ONLY
568 if (port->mapbase == 0xffe80000)
569 return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
570#endif
571 return 1;
572}
573#elif defined(CONFIG_CPU_SUBTYPE_SH7760)
574static inline int sci_rxd_in(struct uart_port *port)
575{
576 if (port->mapbase == 0xfe600000)
577 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
578 if (port->mapbase == 0xfe610000)
579 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
580 if (port->mapbase == 0xfe620000)
581 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900582 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583}
Paul Mundte108b2c2006-09-27 16:32:13 +0900584#elif defined(CONFIG_CPU_SUBTYPE_SH7343)
585static inline int sci_rxd_in(struct uart_port *port)
586{
587 if (port->mapbase == 0xffe00000)
588 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
589 if (port->mapbase == 0xffe10000)
590 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
591 if (port->mapbase == 0xffe20000)
592 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
593 if (port->mapbase == 0xffe30000)
594 return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
595 return 1;
596}
Magnus Damm346b7462008-04-23 21:25:29 +0900597#elif defined(CONFIG_CPU_SUBTYPE_SH7366)
Paul Mundt41504c32006-12-11 20:28:03 +0900598static inline int sci_rxd_in(struct uart_port *port)
599{
600 if (port->mapbase == 0xffe00000)
601 return ctrl_inb(SCPDR0) & 0x0001 ? 1 : 0; /* SCIF0 */
602 return 1;
603}
Magnus Damm346b7462008-04-23 21:25:29 +0900604#elif defined(CONFIG_CPU_SUBTYPE_SH7722)
605static inline int sci_rxd_in(struct uart_port *port)
606{
607 if (port->mapbase == 0xffe00000)
608 return ctrl_inb(PSDR) & 0x02 ? 1 : 0; /* SCIF0 */
609 if (port->mapbase == 0xffe10000)
610 return ctrl_inb(PADR) & 0x40 ? 1 : 0; /* SCIF1 */
611 if (port->mapbase == 0xffe20000)
612 return ctrl_inb(PWDR) & 0x04 ? 1 : 0; /* SCIF2 */
613
614 return 1;
615}
Paul Mundt178dd0c2008-04-09 17:56:18 +0900616#elif defined(CONFIG_CPU_SUBTYPE_SH7723)
617static inline int sci_rxd_in(struct uart_port *port)
618{
619 if (port->mapbase == 0xffe00000)
620 return ctrl_inb(SCSPTR0) & 0x0008 ? 1 : 0; /* SCIF0 */
621 if (port->mapbase == 0xffe10000)
622 return ctrl_inb(SCSPTR1) & 0x0020 ? 1 : 0; /* SCIF1 */
623 if (port->mapbase == 0xffe20000)
624 return ctrl_inb(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF2 */
625 if (port->mapbase == 0xa4e30000)
626 return ctrl_inb(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF3 */
627 if (port->mapbase == 0xa4e40000)
628 return ctrl_inb(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF4 */
629 if (port->mapbase == 0xa4e50000)
630 return ctrl_inb(SCSPTR5) & 0x0008 ? 1 : 0; /* SCIF5 */
631 return 1;
632}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633#elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
634static inline int sci_rxd_in(struct uart_port *port)
635{
636 return sci_in(port, SCSPTR)&0x0001 ? 1 : 0; /* SCIF */
637}
638#elif defined(__H8300H__) || defined(__H8300S__)
639static inline int sci_rxd_in(struct uart_port *port)
640{
641 int ch = (port->mapbase - SMR0) >> 3;
642 return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
643}
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900644#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
645static inline int sci_rxd_in(struct uart_port *port)
646{
647 if (port->mapbase == 0xffe00000)
648 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
649 if (port->mapbase == 0xffe08000)
650 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
651 return 1;
652}
Paul Mundtb7a76e42006-02-01 03:06:06 -0800653#elif defined(CONFIG_CPU_SUBTYPE_SH7770)
654static inline int sci_rxd_in(struct uart_port *port)
655{
656 if (port->mapbase == 0xff923000)
657 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
658 if (port->mapbase == 0xff924000)
659 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
660 if (port->mapbase == 0xff925000)
661 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900662 return 1;
Paul Mundtb7a76e42006-02-01 03:06:06 -0800663}
664#elif defined(CONFIG_CPU_SUBTYPE_SH7780)
665static inline int sci_rxd_in(struct uart_port *port)
666{
667 if (port->mapbase == 0xffe00000)
668 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
669 if (port->mapbase == 0xffe10000)
670 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900671 return 1;
Paul Mundtb7a76e42006-02-01 03:06:06 -0800672}
Paul Mundt32351a22007-03-12 14:38:59 +0900673#elif defined(CONFIG_CPU_SUBTYPE_SH7785)
674static inline int sci_rxd_in(struct uart_port *port)
675{
676 if (port->mapbase == 0xffea0000)
677 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
678 if (port->mapbase == 0xffeb0000)
679 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
680 if (port->mapbase == 0xffec0000)
681 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
682 if (port->mapbase == 0xffed0000)
683 return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
684 if (port->mapbase == 0xffee0000)
685 return ctrl_inw(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF */
686 if (port->mapbase == 0xffef0000)
687 return ctrl_inw(SCSPTR5) & 0x0001 ? 1 : 0; /* SCIF */
688 return 1;
689}
Paul Mundt6d01f512007-11-26 18:17:21 +0900690#elif defined(CONFIG_CPU_SUBTYPE_SH7203) || \
Paul Mundta8f67f42007-11-26 19:54:02 +0900691 defined(CONFIG_CPU_SUBTYPE_SH7206) || \
692 defined(CONFIG_CPU_SUBTYPE_SH7263)
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900693static inline int sci_rxd_in(struct uart_port *port)
694{
695 if (port->mapbase == 0xfffe8000)
696 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
697 if (port->mapbase == 0xfffe8800)
698 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
699 if (port->mapbase == 0xfffe9000)
700 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
701 if (port->mapbase == 0xfffe9800)
702 return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900703 return 1;
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900704}
705#elif defined(CONFIG_CPU_SUBTYPE_SH7619)
706static inline int sci_rxd_in(struct uart_port *port)
707{
708 if (port->mapbase == 0xf8400000)
709 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
710 if (port->mapbase == 0xf8410000)
711 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
712 if (port->mapbase == 0xf8420000)
713 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt31388752006-12-08 14:26:19 +0900714 return 1;
Yoshinori Sato9d4436a2006-11-05 15:40:13 +0900715}
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900716#elif defined(CONFIG_CPU_SUBTYPE_SHX3)
717static inline int sci_rxd_in(struct uart_port *port)
718{
719 if (port->mapbase == 0xffc30000)
720 return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
721 if (port->mapbase == 0xffc40000)
722 return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
723 if (port->mapbase == 0xffc50000)
724 return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
725 if (port->mapbase == 0xffc60000)
726 return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
Paul Mundt1760b7d72007-08-08 16:57:05 +0900727 return 1;
Paul Mundt2b1bd1a2007-06-20 18:27:10 +0900728}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729#endif
730
731/*
732 * Values for the BitRate Register (SCBRR)
733 *
734 * The values are actually divisors for a frequency which can
735 * be internal to the SH3 (14.7456MHz) or derived from an external
736 * clock source. This driver assumes the internal clock is used;
737 * to support using an external clock source, config options or
738 * possibly command-line options would need to be added.
739 *
740 * Also, to support speeds below 2400 (why?) the lower 2 bits of
741 * the SCSMR register would also need to be set to non-zero values.
742 *
743 * -- Greg Banks 27Feb2000
744 *
745 * Answer: The SCBRR register is only eight bits, and the value in
746 * it gets larger with lower baud rates. At around 2400 (depending on
747 * the peripherial module clock) you run out of bits. However the
748 * lower two bits of SCSMR allow the module clock to be divided down,
749 * scaling the value which is needed in SCBRR.
750 *
751 * -- Stuart Menefy - 23 May 2000
752 *
753 * I meant, why would anyone bother with bitrates below 2400.
754 *
755 * -- Greg Banks - 7Jul2000
756 *
757 * You "speedist"! How will I use my 110bps ASR-33 teletype with paper
758 * tape reader as a console!
759 *
760 * -- Mitch Davis - 15 Jul 2000
761 */
762
Yoshihiro Shimoda7d740a02008-01-07 14:40:07 +0900763#if defined(CONFIG_CPU_SUBTYPE_SH7763) || \
764 defined(CONFIG_CPU_SUBTYPE_SH7780) || \
Paul Mundt32351a22007-03-12 14:38:59 +0900765 defined(CONFIG_CPU_SUBTYPE_SH7785)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800766#define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(16*bps)-1)
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900767#elif defined(CONFIG_CPU_SUBTYPE_SH7705) || \
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +0900768 defined(CONFIG_CPU_SUBTYPE_SH7720) || \
769 defined(CONFIG_CPU_SUBTYPE_SH7721)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800770#define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(32*bps)-1)
Paul Mundt178dd0c2008-04-09 17:56:18 +0900771#elif defined(CONFIG_CPU_SUBTYPE_SH7723)
772#define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(16*bps)-1)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800773#elif defined(__H8300H__) || defined(__H8300S__)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774#define SCBRR_VALUE(bps) (((CONFIG_CPU_CLOCK*1000/32)/bps)-1)
Paul Mundtb7a76e42006-02-01 03:06:06 -0800775#elif defined(CONFIG_SUPERH64)
776#define SCBRR_VALUE(bps) ((current_cpu_data.module_clock+16*bps)/(32*bps)-1)
777#else /* Generic SH */
778#define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(32*bps)-1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779#endif