blob: 4e853570ea800ed42ee71fed9da1d205be1fc24e [file] [log] [blame]
Greg Kroah-Hartmane3b3d0f2017-11-06 18:11:51 +01001// SPDX-License-Identifier: GPL-2.0+
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01003 * Driver for Motorola/Freescale IMX serial ports
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01005 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01007 * Author: Sascha Hauer <sascha@saschahauer.de>
8 * Copyright (C) 2004 Pengutronix
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070010
11#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
12#define SUPPORT_SYSRQ
13#endif
14
15#include <linux/module.h>
16#include <linux/ioport.h>
17#include <linux/init.h>
18#include <linux/console.h>
19#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010020#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/tty.h>
22#include <linux/tty_flip.h>
23#include <linux/serial_core.h>
24#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020025#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010026#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010027#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080029#include <linux/of.h>
30#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053031#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080032#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020035#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080036#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Uwe Kleine-König58362d52015-12-13 11:30:03 +010038#include "serial_mctrl_gpio.h"
39
Sascha Hauerff4bfb22007-04-26 08:26:13 +010040/* Register definitions */
41#define URXD0 0x0 /* Receiver Register */
42#define URTX0 0x40 /* Transmitter Register */
43#define UCR1 0x80 /* Control Register 1 */
44#define UCR2 0x84 /* Control Register 2 */
45#define UCR3 0x88 /* Control Register 3 */
46#define UCR4 0x8c /* Control Register 4 */
47#define UFCR 0x90 /* FIFO Control Register */
48#define USR1 0x94 /* Status Register 1 */
49#define USR2 0x98 /* Status Register 2 */
50#define UESC 0x9c /* Escape Character Register */
51#define UTIM 0xa0 /* Escape Timer Register */
52#define UBIR 0xa4 /* BRM Incremental Register */
53#define UBMR 0xa8 /* BRM Modulator Register */
54#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080055#define IMX21_ONEMS 0xb0 /* One Millisecond register */
56#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
57#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010058
59/* UART Control Register Bit Fields.*/
Jiada Wang55d86932014-12-09 18:11:22 +090060#define URXD_DUMMY_READ (1<<16)
Sachin Kamat82313e62013-01-07 10:25:02 +053061#define URXD_CHARRDY (1<<15)
62#define URXD_ERR (1<<14)
63#define URXD_OVRRUN (1<<13)
64#define URXD_FRMERR (1<<12)
65#define URXD_BRK (1<<11)
66#define URXD_PRERR (1<<10)
Dirk Behme26c47412014-09-03 12:33:53 +010067#define URXD_RX_DATA (0xFF<<0)
Sachin Kamat82313e62013-01-07 10:25:02 +053068#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
69#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
70#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
71#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080072#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053073#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
Uwe Kleine-König302e8dc2018-02-27 22:44:55 +010074#define UCR1_RXDMAEN (1<<8) /* Recv ready DMA enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053075#define UCR1_IREN (1<<7) /* Infrared interface enable */
76#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
77#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
78#define UCR1_SNDBRK (1<<4) /* Send break */
Uwe Kleine-König302e8dc2018-02-27 22:44:55 +010079#define UCR1_TXDMAEN (1<<3) /* Transmitter ready DMA enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053080#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080081#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053082#define UCR1_DOZE (1<<1) /* Doze */
83#define UCR1_UARTEN (1<<0) /* UART enabled */
84#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
85#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
86#define UCR2_CTSC (1<<13) /* CTS pin control */
87#define UCR2_CTS (1<<12) /* Clear to send */
88#define UCR2_ESCEN (1<<11) /* Escape enable */
89#define UCR2_PREN (1<<8) /* Parity enable */
90#define UCR2_PROE (1<<7) /* Parity odd/even */
91#define UCR2_STPB (1<<6) /* Stop */
92#define UCR2_WS (1<<5) /* Word size */
93#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
94#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
95#define UCR2_TXEN (1<<2) /* Transmitter enabled */
96#define UCR2_RXEN (1<<1) /* Receiver enabled */
97#define UCR2_SRST (1<<0) /* SW reset */
98#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
99#define UCR3_PARERREN (1<<12) /* Parity enable */
100#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
101#define UCR3_DSR (1<<10) /* Data set ready */
102#define UCR3_DCD (1<<9) /* Data carrier detect */
103#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300104#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530105#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
106#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
107#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100108#define UCR3_DTRDEN (1<<3) /* Data Terminal Ready Delta Enable. */
Sachin Kamat82313e62013-01-07 10:25:02 +0530109#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
110#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
111#define UCR3_BPEN (1<<0) /* Preset registers enable */
112#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
113#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
114#define UCR4_INVR (1<<9) /* Inverted infrared reception */
115#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
116#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
117#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800118#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530119#define UCR4_IRSC (1<<5) /* IR special case */
120#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
121#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
122#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
123#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
124#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
125#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
126#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
127#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
128#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
129#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
130#define USR1_RTSS (1<<14) /* RTS pin status */
131#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
132#define USR1_RTSD (1<<12) /* RTS delta */
133#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
134#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
135#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
Lucas Stach86a04ba2015-09-04 17:52:38 +0200136#define USR1_AGTIM (1<<8) /* Ageing timer interrupt flag */
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100137#define USR1_DTRD (1<<7) /* DTR Delta */
Sachin Kamat82313e62013-01-07 10:25:02 +0530138#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
139#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
140#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
141#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
142#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
143#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
144#define USR2_IDLE (1<<12) /* Idle condition */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200145#define USR2_RIDELT (1<<10) /* Ring Interrupt Delta */
146#define USR2_RIIN (1<<9) /* Ring Indicator Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530147#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
148#define USR2_WAKE (1<<7) /* Wake */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200149#define USR2_DCDIN (1<<5) /* Data Carrier Detect Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530150#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
151#define USR2_TXDC (1<<3) /* Transmitter complete */
152#define USR2_BRCD (1<<2) /* Break condition */
153#define USR2_ORE (1<<1) /* Overrun error */
154#define USR2_RDR (1<<0) /* Recv data ready */
155#define UTS_FRCPERR (1<<13) /* Force parity error */
156#define UTS_LOOP (1<<12) /* Loop tx and rx */
157#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
158#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
159#define UTS_TXFULL (1<<4) /* TxFIFO full */
160#define UTS_RXFULL (1<<3) /* RxFIFO full */
161#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530164#define SERIAL_IMX_MAJOR 207
165#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200166#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 * This determines how often we check the modem status signals
170 * for any change. They generally aren't connected to an IRQ
171 * so we have to poll them. We also check immediately before
172 * filling the TX fifo incase CTS has been dropped.
173 */
174#define MCTRL_TIMEOUT (250*HZ/1000)
175
176#define DRIVER_NAME "IMX-uart"
177
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200178#define UART_NR 8
179
Uwe Kleine-Königf95661b2015-02-24 11:17:09 +0100180/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
Shawn Guofe6b5402011-06-25 02:04:33 +0800181enum imx_uart_type {
182 IMX1_UART,
183 IMX21_UART,
Martyn Welch1c06bde62016-09-01 11:30:46 +0200184 IMX53_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800185 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800186};
187
188/* device type dependent stuff */
189struct imx_uart_data {
190 unsigned uts_reg;
191 enum imx_uart_type devtype;
192};
193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194struct imx_port {
195 struct uart_port port;
196 struct timer_list timer;
197 unsigned int old_status;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100198 unsigned int have_rtscts:1;
Fabio Estevam7b7e8e82017-01-07 19:29:13 -0200199 unsigned int have_rtsgpio:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800200 unsigned int dte_mode:1;
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100201 struct clk *clk_ipg;
202 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200203 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800204
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100205 struct mctrl_gpios *gpios;
206
Uwe Kleine-König3a0ab622018-03-02 11:07:20 +0100207 /* shadow registers */
208 unsigned int ucr1;
209 unsigned int ucr2;
210 unsigned int ucr3;
211 unsigned int ucr4;
212 unsigned int ufcr;
213
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800214 /* DMA fields */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800215 unsigned int dma_is_enabled:1;
216 unsigned int dma_is_rxing:1;
217 unsigned int dma_is_txing:1;
218 struct dma_chan *dma_chan_rx, *dma_chan_tx;
219 struct scatterlist rx_sgl, tx_sgl[2];
220 void *rx_buf;
Nandor Han9d297232016-08-08 15:38:27 +0300221 struct circ_buf rx_ring;
222 unsigned int rx_periods;
223 dma_cookie_t rx_cookie;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800224 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800225 unsigned int dma_tx_nents;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -0500226 unsigned int saved_reg[10];
Eduardo Valentinc868cbb2015-08-11 10:21:23 -0700227 bool context_saved;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228};
229
Dirk Behme0ad5a812011-12-22 09:57:52 +0100230struct imx_port_ucrs {
231 unsigned int ucr1;
232 unsigned int ucr2;
233 unsigned int ucr3;
234};
235
Shawn Guofe6b5402011-06-25 02:04:33 +0800236static struct imx_uart_data imx_uart_devdata[] = {
237 [IMX1_UART] = {
238 .uts_reg = IMX1_UTS,
239 .devtype = IMX1_UART,
240 },
241 [IMX21_UART] = {
242 .uts_reg = IMX21_UTS,
243 .devtype = IMX21_UART,
244 },
Martyn Welch1c06bde62016-09-01 11:30:46 +0200245 [IMX53_UART] = {
246 .uts_reg = IMX21_UTS,
247 .devtype = IMX53_UART,
248 },
Huang Shijiea496e622013-07-08 17:14:17 +0800249 [IMX6Q_UART] = {
250 .uts_reg = IMX21_UTS,
251 .devtype = IMX6Q_UART,
252 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800253};
254
Krzysztof Kozlowski31ada042015-05-02 00:40:02 +0900255static const struct platform_device_id imx_uart_devtype[] = {
Shawn Guofe6b5402011-06-25 02:04:33 +0800256 {
257 .name = "imx1-uart",
258 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
259 }, {
260 .name = "imx21-uart",
261 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
262 }, {
Martyn Welch1c06bde62016-09-01 11:30:46 +0200263 .name = "imx53-uart",
264 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX53_UART],
265 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800266 .name = "imx6q-uart",
267 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
268 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800269 /* sentinel */
270 }
271};
272MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
273
Sanjeev Sharmaad3d4fd2015-02-03 16:16:06 +0530274static const struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800275 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Martyn Welch1c06bde62016-09-01 11:30:46 +0200276 { .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800277 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
278 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
279 { /* sentinel */ }
280};
281MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
282
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100283static void imx_uart_writel(struct imx_port *sport, u32 val, u32 offset)
284{
Uwe Kleine-König3a0ab622018-03-02 11:07:20 +0100285 switch (offset) {
286 case UCR1:
287 sport->ucr1 = val;
288 break;
289 case UCR2:
290 sport->ucr2 = val;
291 break;
292 case UCR3:
293 sport->ucr3 = val;
294 break;
295 case UCR4:
296 sport->ucr4 = val;
297 break;
298 case UFCR:
299 sport->ufcr = val;
300 break;
301 default:
302 break;
303 }
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100304 writel(val, sport->port.membase + offset);
305}
306
307static u32 imx_uart_readl(struct imx_port *sport, u32 offset)
308{
Uwe Kleine-König3a0ab622018-03-02 11:07:20 +0100309 switch (offset) {
310 case UCR1:
311 return sport->ucr1;
312 break;
313 case UCR2:
314 /*
315 * UCR2_SRST is the only bit in the cached registers that might
316 * differ from the value that was last written. As it only
317 * clears after being set, reread conditionally.
318 */
Stefan Agner0aa821d2018-04-20 14:44:07 +0200319 if (!(sport->ucr2 & UCR2_SRST))
Uwe Kleine-König3a0ab622018-03-02 11:07:20 +0100320 sport->ucr2 = readl(sport->port.membase + offset);
321 return sport->ucr2;
322 break;
323 case UCR3:
324 return sport->ucr3;
325 break;
326 case UCR4:
327 return sport->ucr4;
328 break;
329 case UFCR:
330 return sport->ufcr;
331 break;
332 default:
333 return readl(sport->port.membase + offset);
334 }
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100335}
336
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100337static inline unsigned imx_uart_uts_reg(struct imx_port *sport)
Shawn Guofe6b5402011-06-25 02:04:33 +0800338{
339 return sport->devdata->uts_reg;
340}
341
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100342static inline int imx_uart_is_imx1(struct imx_port *sport)
Shawn Guofe6b5402011-06-25 02:04:33 +0800343{
344 return sport->devdata->devtype == IMX1_UART;
345}
346
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100347static inline int imx_uart_is_imx21(struct imx_port *sport)
Shawn Guofe6b5402011-06-25 02:04:33 +0800348{
349 return sport->devdata->devtype == IMX21_UART;
350}
351
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100352static inline int imx_uart_is_imx53(struct imx_port *sport)
Martyn Welch1c06bde62016-09-01 11:30:46 +0200353{
354 return sport->devdata->devtype == IMX53_UART;
355}
356
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100357static inline int imx_uart_is_imx6q(struct imx_port *sport)
Huang Shijiea496e622013-07-08 17:14:17 +0800358{
359 return sport->devdata->devtype == IMX6Q_UART;
360}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200362 * Save and restore functions for UCR1, UCR2 and UCR3 registers
363 */
Fabio Estevam93d94b32014-11-12 15:55:07 -0200364#if defined(CONFIG_SERIAL_IMX_CONSOLE)
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100365static void imx_uart_ucrs_save(struct imx_port *sport,
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200366 struct imx_port_ucrs *ucr)
367{
368 /* save control registers */
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100369 ucr->ucr1 = imx_uart_readl(sport, UCR1);
370 ucr->ucr2 = imx_uart_readl(sport, UCR2);
371 ucr->ucr3 = imx_uart_readl(sport, UCR3);
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200372}
373
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100374static void imx_uart_ucrs_restore(struct imx_port *sport,
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200375 struct imx_port_ucrs *ucr)
376{
377 /* restore control registers */
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100378 imx_uart_writel(sport, ucr->ucr1, UCR1);
379 imx_uart_writel(sport, ucr->ucr2, UCR2);
380 imx_uart_writel(sport, ucr->ucr3, UCR3);
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200381}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300382#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200383
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100384static void imx_uart_rts_active(struct imx_port *sport, u32 *ucr2)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100385{
Fabio Estevambc2be232017-01-30 09:12:12 -0200386 *ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100387
Ian Jamisona0983c72017-09-21 10:13:12 +0200388 sport->port.mctrl |= TIOCM_RTS;
389 mctrl_gpio_set(sport->gpios, sport->port.mctrl);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100390}
391
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100392static void imx_uart_rts_inactive(struct imx_port *sport, u32 *ucr2)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100393{
Fabio Estevambc2be232017-01-30 09:12:12 -0200394 *ucr2 &= ~UCR2_CTSC;
395 *ucr2 |= UCR2_CTS;
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100396
Ian Jamisona0983c72017-09-21 10:13:12 +0200397 sport->port.mctrl &= ~TIOCM_RTS;
398 mctrl_gpio_set(sport->gpios, sport->port.mctrl);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100399}
400
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100401static void imx_uart_rts_auto(struct imx_port *sport, u32 *ucr2)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100402{
403 *ucr2 |= UCR2_CTSC;
404}
405
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +0100406/* called with port.lock taken and irqs off */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100407static void imx_uart_start_rx(struct uart_port *port)
Uwe Kleine-König76821e22018-03-02 11:07:26 +0100408{
409 struct imx_port *sport = (struct imx_port *)port;
410 unsigned int ucr1, ucr2;
411
412 ucr1 = imx_uart_readl(sport, UCR1);
413 ucr2 = imx_uart_readl(sport, UCR2);
414
415 ucr2 |= UCR2_RXEN;
416
417 if (sport->dma_is_enabled) {
418 ucr1 |= UCR1_RXDMAEN | UCR1_ATDMAEN;
419 } else {
420 ucr1 |= UCR1_RRDYEN;
Uwe Kleine-König81ca8e82018-03-02 11:07:27 +0100421 ucr2 |= UCR2_ATEN;
Uwe Kleine-König76821e22018-03-02 11:07:26 +0100422 }
423
424 /* Write UCR2 first as it includes RXEN */
425 imx_uart_writel(sport, ucr2, UCR2);
426 imx_uart_writel(sport, ucr1, UCR1);
427}
428
429/* called with port.lock taken and irqs off */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100430static void imx_uart_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431{
432 struct imx_port *sport = (struct imx_port *)port;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100433 u32 ucr1;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100434
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700435 /*
436 * We are maybe in the SMP context, so if the DMA TX thread is running
437 * on other cpu, we have to wait for it to finish.
438 */
Uwe Kleine-König686351f2018-03-02 11:07:21 +0100439 if (sport->dma_is_txing)
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700440 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800441
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100442 ucr1 = imx_uart_readl(sport, UCR1);
443 imx_uart_writel(sport, ucr1 & ~UCR1_TXMPTYEN, UCR1);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100444
445 /* in rs485 mode disable transmitter if shifter is empty */
446 if (port->rs485.flags & SER_RS485_ENABLED &&
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100447 imx_uart_readl(sport, USR2) & USR2_TXDC) {
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100448 u32 ucr2 = imx_uart_readl(sport, UCR2), ucr4;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100449 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100450 imx_uart_rts_active(sport, &ucr2);
Fabio Estevam1a613622017-01-30 09:12:11 -0200451 else
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100452 imx_uart_rts_inactive(sport, &ucr2);
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100453 imx_uart_writel(sport, ucr2, UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100454
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100455 imx_uart_start_rx(port);
Uwe Kleine-König76821e22018-03-02 11:07:26 +0100456
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100457 ucr4 = imx_uart_readl(sport, UCR4);
458 ucr4 &= ~UCR4_TCEN;
459 imx_uart_writel(sport, ucr4, UCR4);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100460 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461}
462
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +0100463/* called with port.lock taken and irqs off */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100464static void imx_uart_stop_rx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465{
466 struct imx_port *sport = (struct imx_port *)port;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100467 u32 ucr1, ucr2;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100468
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100469 ucr1 = imx_uart_readl(sport, UCR1);
Uwe Kleine-König76821e22018-03-02 11:07:26 +0100470 ucr2 = imx_uart_readl(sport, UCR2);
471
472 if (sport->dma_is_enabled) {
473 ucr1 &= ~(UCR1_RXDMAEN | UCR1_ATDMAEN);
474 } else {
475 ucr1 &= ~UCR1_RRDYEN;
Uwe Kleine-König81ca8e82018-03-02 11:07:27 +0100476 ucr2 &= ~UCR2_ATEN;
Uwe Kleine-König76821e22018-03-02 11:07:26 +0100477 }
478 imx_uart_writel(sport, ucr1, UCR1);
479
480 ucr2 &= ~UCR2_RXEN;
481 imx_uart_writel(sport, ucr2, UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482}
483
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +0100484/* called with port.lock taken and irqs off */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100485static void imx_uart_enable_ms(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486{
487 struct imx_port *sport = (struct imx_port *)port;
488
489 mod_timer(&sport->timer, jiffies);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100490
491 mctrl_gpio_enable_ms(sport->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492}
493
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100494static void imx_uart_dma_tx(struct imx_port *sport);
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +0100495
496/* called with port.lock taken and irqs off */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100497static inline void imx_uart_transmit_buffer(struct imx_port *sport)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700499 struct circ_buf *xmit = &sport->port.state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400501 if (sport->port.x_char) {
502 /* Send next char */
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100503 imx_uart_writel(sport, sport->port.x_char, URTX0);
Jiada Wang7e2fb5a2014-12-09 18:11:35 +0900504 sport->port.icount.tx++;
505 sport->port.x_char = 0;
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400506 return;
507 }
508
509 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100510 imx_uart_stop_tx(&sport->port);
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400511 return;
512 }
513
Jiada Wang91a1a902014-12-09 18:11:36 +0900514 if (sport->dma_is_enabled) {
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100515 u32 ucr1;
Jiada Wang91a1a902014-12-09 18:11:36 +0900516 /*
517 * We've just sent a X-char Ensure the TX DMA is enabled
518 * and the TX IRQ is disabled.
519 **/
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100520 ucr1 = imx_uart_readl(sport, UCR1);
521 ucr1 &= ~UCR1_TXMPTYEN;
Jiada Wang91a1a902014-12-09 18:11:36 +0900522 if (sport->dma_is_txing) {
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100523 ucr1 |= UCR1_TXDMAEN;
524 imx_uart_writel(sport, ucr1, UCR1);
Jiada Wang91a1a902014-12-09 18:11:36 +0900525 } else {
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100526 imx_uart_writel(sport, ucr1, UCR1);
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100527 imx_uart_dma_tx(sport);
Jiada Wang91a1a902014-12-09 18:11:36 +0900528 }
Jiada Wang91a1a902014-12-09 18:11:36 +0900529
Ian Jamison5aabd3b2017-08-28 09:02:29 +0100530 return;
Uwe Kleine-König0c549222018-03-02 11:07:22 +0100531 }
Ian Jamison5aabd3b2017-08-28 09:02:29 +0100532
533 while (!uart_circ_empty(xmit) &&
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100534 !(imx_uart_readl(sport, imx_uart_uts_reg(sport)) & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 /* send xmit->buf[xmit->tail]
536 * out the port here */
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100537 imx_uart_writel(sport, xmit->buf[xmit->tail], URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100538 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800540 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541
Fabian Godehardt977757312009-06-11 14:37:19 +0100542 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
543 uart_write_wakeup(&sport->port);
544
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 if (uart_circ_empty(xmit))
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100546 imx_uart_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547}
548
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100549static void imx_uart_dma_tx_callback(void *data)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800550{
551 struct imx_port *sport = data;
552 struct scatterlist *sgl = &sport->tx_sgl[0];
553 struct circ_buf *xmit = &sport->port.state->xmit;
554 unsigned long flags;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100555 u32 ucr1;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800556
Dirk Behme42f752b2014-12-09 18:11:28 +0900557 spin_lock_irqsave(&sport->port.lock, flags);
558
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800559 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
560
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100561 ucr1 = imx_uart_readl(sport, UCR1);
562 ucr1 &= ~UCR1_TXDMAEN;
563 imx_uart_writel(sport, ucr1, UCR1);
Dirk Behmea2c718c2014-12-09 18:11:31 +0900564
Dirk Behme42f752b2014-12-09 18:11:28 +0900565 /* update the stat */
566 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
567 sport->port.icount.tx += sport->tx_bytes;
568
569 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
570
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800571 sport->dma_is_txing = 0;
572
Jiada Wangd64b8602014-12-09 18:11:29 +0900573 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
574 uart_write_wakeup(&sport->port);
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700575
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900576 if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100577 imx_uart_dma_tx(sport);
Uwe Kleine-König18665412018-03-02 11:07:28 +0100578 else if (sport->port.rs485.flags & SER_RS485_ENABLED) {
579 u32 ucr4 = imx_uart_readl(sport, UCR4);
580 ucr4 |= UCR4_TCEN;
581 imx_uart_writel(sport, ucr4, UCR4);
582 }
Uwe Kleine-König64432a82017-07-18 14:01:52 +0200583
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900584 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800585}
586
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +0100587/* called with port.lock taken and irqs off */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100588static void imx_uart_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800589{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800590 struct circ_buf *xmit = &sport->port.state->xmit;
591 struct scatterlist *sgl = sport->tx_sgl;
592 struct dma_async_tx_descriptor *desc;
593 struct dma_chan *chan = sport->dma_chan_tx;
594 struct device *dev = sport->port.dev;
Uwe Kleine-König18665412018-03-02 11:07:28 +0100595 u32 ucr1, ucr4;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800596 int ret;
597
Dirk Behme42f752b2014-12-09 18:11:28 +0900598 if (sport->dma_is_txing)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800599 return;
600
Uwe Kleine-König18665412018-03-02 11:07:28 +0100601 ucr4 = imx_uart_readl(sport, UCR4);
602 ucr4 &= ~UCR4_TCEN;
603 imx_uart_writel(sport, ucr4, UCR4);
604
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800605 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800606
Dirk Behme7942f852014-12-09 18:11:25 +0900607 if (xmit->tail < xmit->head) {
608 sport->dma_tx_nents = 1;
609 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
610 } else {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800611 sport->dma_tx_nents = 2;
612 sg_init_table(sgl, 2);
613 sg_set_buf(sgl, xmit->buf + xmit->tail,
614 UART_XMIT_SIZE - xmit->tail);
615 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800616 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800617
618 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
619 if (ret == 0) {
620 dev_err(dev, "DMA mapping error for TX.\n");
621 return;
622 }
623 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
624 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
625 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +0900626 dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
627 DMA_TO_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800628 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
629 return;
630 }
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100631 desc->callback = imx_uart_dma_tx_callback;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800632 desc->callback_param = sport;
633
634 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
635 uart_circ_chars_pending(xmit));
Dirk Behmea2c718c2014-12-09 18:11:31 +0900636
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100637 ucr1 = imx_uart_readl(sport, UCR1);
638 ucr1 |= UCR1_TXDMAEN;
639 imx_uart_writel(sport, ucr1, UCR1);
Dirk Behmea2c718c2014-12-09 18:11:31 +0900640
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800641 /* fire it */
642 sport->dma_is_txing = 1;
643 dmaengine_submit(desc);
644 dma_async_issue_pending(chan);
645 return;
646}
647
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +0100648/* called with port.lock taken and irqs off */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100649static void imx_uart_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650{
651 struct imx_port *sport = (struct imx_port *)port;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100652 u32 ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
Uwe Kleine-König48669b62018-03-02 11:07:29 +0100654 if (!sport->port.x_char && uart_circ_empty(&port->state->xmit))
655 return;
656
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100657 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König18665412018-03-02 11:07:28 +0100658 u32 ucr2;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100659
660 ucr2 = imx_uart_readl(sport, UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100661 if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100662 imx_uart_rts_active(sport, &ucr2);
Fabio Estevam1a613622017-01-30 09:12:11 -0200663 else
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100664 imx_uart_rts_inactive(sport, &ucr2);
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100665 imx_uart_writel(sport, ucr2, UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100666
Uwe Kleine-König76821e22018-03-02 11:07:26 +0100667 if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100668 imx_uart_stop_rx(port);
Uwe Kleine-König76821e22018-03-02 11:07:26 +0100669
Uwe Kleine-König18665412018-03-02 11:07:28 +0100670 /*
671 * Enable transmitter and shifter empty irq only if DMA is off.
672 * In the DMA case this is done in the tx-callback.
673 */
674 if (!sport->dma_is_enabled) {
675 u32 ucr4 = imx_uart_readl(sport, UCR4);
676 ucr4 |= UCR4_TCEN;
677 imx_uart_writel(sport, ucr4, UCR4);
678 }
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100679 }
680
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800681 if (!sport->dma_is_enabled) {
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100682 ucr1 = imx_uart_readl(sport, UCR1);
683 imx_uart_writel(sport, ucr1 | UCR1_TXMPTYEN, UCR1);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800684 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800686 if (sport->dma_is_enabled) {
Jiada Wang91a1a902014-12-09 18:11:36 +0900687 if (sport->port.x_char) {
688 /* We have X-char to send, so enable TX IRQ and
689 * disable TX DMA to let TX interrupt to send X-char */
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100690 ucr1 = imx_uart_readl(sport, UCR1);
691 ucr1 &= ~UCR1_TXDMAEN;
692 ucr1 |= UCR1_TXMPTYEN;
693 imx_uart_writel(sport, ucr1, UCR1);
Jiada Wang91a1a902014-12-09 18:11:36 +0900694 return;
695 }
696
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400697 if (!uart_circ_empty(&port->state->xmit) &&
698 !uart_tx_stopped(port))
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100699 imx_uart_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800700 return;
701 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702}
703
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100704static irqreturn_t imx_uart_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100705{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800706 struct imx_port *sport = dev_id;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100707 u32 usr1;
Sascha Hauerceca6292005-10-12 19:58:08 +0100708 unsigned long flags;
709
710 spin_lock_irqsave(&sport->port.lock, flags);
711
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100712 imx_uart_writel(sport, USR1_RTSD, USR1);
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100713 usr1 = imx_uart_readl(sport, USR1) & USR1_RTSS;
714 uart_handle_cts_change(&sport->port, !!usr1);
Alan Coxbdc04e32009-09-19 13:13:31 -0700715 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100716
717 spin_unlock_irqrestore(&sport->port.lock, flags);
718 return IRQ_HANDLED;
719}
720
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100721static irqreturn_t imx_uart_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800723 struct imx_port *sport = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 unsigned long flags;
725
Sachin Kamat82313e62013-01-07 10:25:02 +0530726 spin_lock_irqsave(&sport->port.lock, flags);
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100727 imx_uart_transmit_buffer(sport);
Sachin Kamat82313e62013-01-07 10:25:02 +0530728 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 return IRQ_HANDLED;
730}
731
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100732static irqreturn_t imx_uart_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733{
734 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530735 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100736 struct tty_port *port = &sport->port.state->port;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100737 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
Sachin Kamat82313e62013-01-07 10:25:02 +0530739 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100741 while (imx_uart_readl(sport, USR2) & USR2_RDR) {
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100742 u32 usr2;
743
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 flg = TTY_NORMAL;
745 sport->port.icount.rx++;
746
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100747 rx = imx_uart_readl(sport, URXD0);
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100748
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100749 usr2 = imx_uart_readl(sport, USR2);
750 if (usr2 & USR2_BRCD) {
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100751 imx_uart_writel(sport, USR2_BRCD, USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100752 if (uart_handle_break(&sport->port))
753 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 }
755
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100756 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100757 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758
Hui Wang019dc9e2011-08-24 17:41:47 +0800759 if (unlikely(rx & URXD_ERR)) {
760 if (rx & URXD_BRK)
761 sport->port.icount.brk++;
762 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100763 sport->port.icount.parity++;
764 else if (rx & URXD_FRMERR)
765 sport->port.icount.frame++;
766 if (rx & URXD_OVRRUN)
767 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
Sascha Hauer864eeed2008-04-17 08:39:22 +0100769 if (rx & sport->port.ignore_status_mask) {
770 if (++ignored > 100)
771 goto out;
772 continue;
773 }
774
Eric Nelson8d267fd2014-12-18 12:37:13 -0700775 rx &= (sport->port.read_status_mask | 0xFF);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100776
Hui Wang019dc9e2011-08-24 17:41:47 +0800777 if (rx & URXD_BRK)
778 flg = TTY_BREAK;
779 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100780 flg = TTY_PARITY;
781 else if (rx & URXD_FRMERR)
782 flg = TTY_FRAME;
783 if (rx & URXD_OVRRUN)
784 flg = TTY_OVERRUN;
785
786#ifdef SUPPORT_SYSRQ
787 sport->port.sysrq = 0;
788#endif
789 }
790
Jiada Wang55d86932014-12-09 18:11:22 +0900791 if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
792 goto out;
793
Manfred Schlaegl9b289932015-06-20 19:25:35 +0200794 if (tty_insert_flip_char(port, rx, flg) == 0)
795 sport->port.icount.buf_overrun++;
Sascha Hauer864eeed2008-04-17 08:39:22 +0100796 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797
798out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530799 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100800 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802}
803
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100804static void imx_uart_clear_rx_errors(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800805
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100806/*
807 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
808 */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100809static unsigned int imx_uart_get_hwmctrl(struct imx_port *sport)
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100810{
811 unsigned int tmp = TIOCM_DSR;
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100812 unsigned usr1 = imx_uart_readl(sport, USR1);
813 unsigned usr2 = imx_uart_readl(sport, USR2);
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100814
815 if (usr1 & USR1_RTSS)
816 tmp |= TIOCM_CTS;
817
818 /* in DCE mode DCDIN is always 0 */
Sascha Hauer4b75f802016-09-26 15:55:31 +0200819 if (!(usr2 & USR2_DCDIN))
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100820 tmp |= TIOCM_CAR;
821
822 if (sport->dte_mode)
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100823 if (!(imx_uart_readl(sport, USR2) & USR2_RIIN))
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100824 tmp |= TIOCM_RI;
825
826 return tmp;
827}
828
829/*
830 * Handle any change of modem status signal since we were last called.
831 */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100832static void imx_uart_mctrl_check(struct imx_port *sport)
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100833{
834 unsigned int status, changed;
835
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100836 status = imx_uart_get_hwmctrl(sport);
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100837 changed = status ^ sport->old_status;
838
839 if (changed == 0)
840 return;
841
842 sport->old_status = status;
843
844 if (changed & TIOCM_RI && status & TIOCM_RI)
845 sport->port.icount.rng++;
846 if (changed & TIOCM_DSR)
847 sport->port.icount.dsr++;
848 if (changed & TIOCM_CAR)
849 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
850 if (changed & TIOCM_CTS)
851 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
852
853 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
854}
855
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100856static irqreturn_t imx_uart_int(int irq, void *dev_id)
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200857{
858 struct imx_port *sport = dev_id;
Uwe Kleine-König43776892018-02-18 22:02:44 +0100859 unsigned int usr1, usr2, ucr1, ucr2, ucr3, ucr4;
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100860 irqreturn_t ret = IRQ_NONE;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200861
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100862 usr1 = imx_uart_readl(sport, USR1);
863 usr2 = imx_uart_readl(sport, USR2);
864 ucr1 = imx_uart_readl(sport, UCR1);
865 ucr2 = imx_uart_readl(sport, UCR2);
866 ucr3 = imx_uart_readl(sport, UCR3);
867 ucr4 = imx_uart_readl(sport, UCR4);
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200868
Uwe Kleine-König43776892018-02-18 22:02:44 +0100869 /*
870 * Even if a condition is true that can trigger an irq only handle it if
871 * the respective irq source is enabled. This prevents some undesired
872 * actions, for example if a character that sits in the RX FIFO and that
873 * should be fetched via DMA is tried to be fetched using PIO. Or the
874 * receiver is currently off and so reading from URXD0 results in an
875 * exception. So just mask the (raw) status bits for disabled irqs.
876 */
877 if ((ucr1 & UCR1_RRDYEN) == 0)
878 usr1 &= ~USR1_RRDY;
879 if ((ucr2 & UCR2_ATEN) == 0)
880 usr1 &= ~USR1_AGTIM;
881 if ((ucr1 & UCR1_TXMPTYEN) == 0)
882 usr1 &= ~USR1_TRDY;
883 if ((ucr4 & UCR4_TCEN) == 0)
884 usr2 &= ~USR2_TXDC;
885 if ((ucr3 & UCR3_DTRDEN) == 0)
886 usr1 &= ~USR1_DTRD;
887 if ((ucr1 & UCR1_RTSDEN) == 0)
888 usr1 &= ~USR1_RTSD;
889 if ((ucr3 & UCR3_AWAKEN) == 0)
890 usr1 &= ~USR1_AWAKE;
891 if ((ucr4 & UCR4_OREN) == 0)
892 usr2 &= ~USR2_ORE;
893
894 if (usr1 & (USR1_RRDY | USR1_AGTIM)) {
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100895 imx_uart_rxint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100896 ret = IRQ_HANDLED;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800897 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200898
Uwe Kleine-König43776892018-02-18 22:02:44 +0100899 if ((usr1 & USR1_TRDY) || (usr2 & USR2_TXDC)) {
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100900 imx_uart_txint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100901 ret = IRQ_HANDLED;
902 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200903
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100904 if (usr1 & USR1_DTRD) {
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100905 unsigned long flags;
906
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100907 imx_uart_writel(sport, USR1_DTRD, USR1);
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100908
909 spin_lock_irqsave(&sport->port.lock, flags);
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100910 imx_uart_mctrl_check(sport);
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100911 spin_unlock_irqrestore(&sport->port.lock, flags);
912
913 ret = IRQ_HANDLED;
914 }
915
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100916 if (usr1 & USR1_RTSD) {
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100917 imx_uart_rtsint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100918 ret = IRQ_HANDLED;
919 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200920
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100921 if (usr1 & USR1_AWAKE) {
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100922 imx_uart_writel(sport, USR1_AWAKE, USR1);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100923 ret = IRQ_HANDLED;
924 }
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200925
Uwe Kleine-König0399fd62018-02-18 22:02:43 +0100926 if (usr2 & USR2_ORE) {
Alexander Steinf1f836e2013-05-14 17:06:07 +0200927 sport->port.icount.overrun++;
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100928 imx_uart_writel(sport, USR2_ORE, USR2);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100929 ret = IRQ_HANDLED;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200930 }
931
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100932 return ret;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200933}
934
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935/*
936 * Return TIOCSER_TEMT when transmitter is not busy.
937 */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100938static unsigned int imx_uart_tx_empty(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939{
940 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800941 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942
Uwe Kleine-König27c84422018-03-02 11:07:19 +0100943 ret = (imx_uart_readl(sport, USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800944
945 /* If the TX DMA is working, return 0. */
Uwe Kleine-König686351f2018-03-02 11:07:21 +0100946 if (sport->dma_is_txing)
Huang Shijie1ce43e52013-10-11 18:30:59 +0800947 ret = 0;
948
949 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950}
951
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +0100952/* called with port.lock taken and irqs off */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100953static unsigned int imx_uart_get_mctrl(struct uart_port *port)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100954{
955 struct imx_port *sport = (struct imx_port *)port;
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100956 unsigned int ret = imx_uart_get_hwmctrl(sport);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100957
958 mctrl_gpio_get(sport->gpios, &ret);
959
960 return ret;
961}
962
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +0100963/* called with port.lock taken and irqs off */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100964static void imx_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100966 struct imx_port *sport = (struct imx_port *)port;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100967 u32 ucr3, uts;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100968
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100969 if (!(port->rs485.flags & SER_RS485_ENABLED)) {
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100970 u32 ucr2;
971
972 ucr2 = imx_uart_readl(sport, UCR2);
973 ucr2 &= ~(UCR2_CTS | UCR2_CTSC);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100974 if (mctrl & TIOCM_RTS)
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100975 ucr2 |= UCR2_CTS | UCR2_CTSC;
976 imx_uart_writel(sport, ucr2, UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100977 }
Huang Shijie6b471a92013-11-29 17:29:24 +0800978
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100979 ucr3 = imx_uart_readl(sport, UCR3) & ~UCR3_DSR;
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200980 if (!(mctrl & TIOCM_DTR))
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100981 ucr3 |= UCR3_DSR;
982 imx_uart_writel(sport, ucr3, UCR3);
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200983
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100984 uts = imx_uart_readl(sport, imx_uart_uts_reg(sport)) & ~UTS_LOOP;
Huang Shijie6b471a92013-11-29 17:29:24 +0800985 if (mctrl & TIOCM_LOOP)
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100986 uts |= UTS_LOOP;
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100987 imx_uart_writel(sport, uts, imx_uart_uts_reg(sport));
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100988
989 mctrl_gpio_set(sport->gpios, mctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990}
991
992/*
993 * Interrupts always disabled.
994 */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +0100995static void imx_uart_break_ctl(struct uart_port *port, int break_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996{
997 struct imx_port *sport = (struct imx_port *)port;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +0100998 unsigned long flags;
999 u32 ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
1001 spin_lock_irqsave(&sport->port.lock, flags);
1002
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001003 ucr1 = imx_uart_readl(sport, UCR1) & ~UCR1_SNDBRK;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001004
Sachin Kamat82313e62013-01-07 10:25:02 +05301005 if (break_state != 0)
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001006 ucr1 |= UCR1_SNDBRK;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001007
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001008 imx_uart_writel(sport, ucr1, UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
1010 spin_unlock_irqrestore(&sport->port.lock, flags);
1011}
1012
Uwe Kleine-Königcc568842015-10-18 21:34:47 +02001013/*
Uwe Kleine-Königcc568842015-10-18 21:34:47 +02001014 * This is our per-port timeout handler, for checking the
1015 * modem status signals.
1016 */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001017static void imx_uart_timeout(struct timer_list *t)
Uwe Kleine-Königcc568842015-10-18 21:34:47 +02001018{
Kees Cooke99e88a2017-10-16 14:43:17 -07001019 struct imx_port *sport = from_timer(sport, t, timer);
Uwe Kleine-Königcc568842015-10-18 21:34:47 +02001020 unsigned long flags;
1021
1022 if (sport->port.state) {
1023 spin_lock_irqsave(&sport->port.lock, flags);
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001024 imx_uart_mctrl_check(sport);
Uwe Kleine-Königcc568842015-10-18 21:34:47 +02001025 spin_unlock_irqrestore(&sport->port.lock, flags);
1026
1027 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
1028 }
1029}
1030
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001031#define RX_BUF_SIZE (PAGE_SIZE)
1032
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001033/*
Lucas Stach905c0de2015-09-04 17:52:41 +02001034 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001035 * [1] the RX DMA buffer is full.
Lucas Stach905c0de2015-09-04 17:52:41 +02001036 * [2] the aging timer expires
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001037 *
Lucas Stach905c0de2015-09-04 17:52:41 +02001038 * Condition [2] is triggered when a character has been sitting in the FIFO
1039 * for at least 8 byte durations.
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001040 */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001041static void imx_uart_dma_rx_callback(void *data)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001042{
1043 struct imx_port *sport = data;
1044 struct dma_chan *chan = sport->dma_chan_rx;
1045 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +08001046 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001047 struct dma_tx_state state;
Nandor Han9d297232016-08-08 15:38:27 +03001048 struct circ_buf *rx_ring = &sport->rx_ring;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001049 enum dma_status status;
Nandor Han9d297232016-08-08 15:38:27 +03001050 unsigned int w_bytes = 0;
1051 unsigned int r_bytes;
1052 unsigned int bd_size;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001053
Huang Shijief0ef8832013-10-11 18:31:01 +08001054 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Philipp Zabel392bceed2015-05-19 10:54:09 +02001055
Nandor Han9d297232016-08-08 15:38:27 +03001056 if (status == DMA_ERROR) {
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001057 imx_uart_clear_rx_errors(sport);
Nandor Han9d297232016-08-08 15:38:27 +03001058 return;
Robin Gongee5e7c12014-12-09 18:11:33 +09001059 }
Lucas Stach976b39c2015-09-04 17:52:39 +02001060
Nandor Han9d297232016-08-08 15:38:27 +03001061 if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
1062
1063 /*
1064 * The state-residue variable represents the empty space
1065 * relative to the entire buffer. Taking this in consideration
1066 * the head is always calculated base on the buffer total
1067 * length - DMA transaction residue. The UART script from the
1068 * SDMA firmware will jump to the next buffer descriptor,
1069 * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
1070 * Taking this in consideration the tail is always at the
1071 * beginning of the buffer descriptor that contains the head.
1072 */
1073
1074 /* Calculate the head */
1075 rx_ring->head = sg_dma_len(sgl) - state.residue;
1076
1077 /* Calculate the tail. */
1078 bd_size = sg_dma_len(sgl) / sport->rx_periods;
1079 rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;
1080
1081 if (rx_ring->head <= sg_dma_len(sgl) &&
1082 rx_ring->head > rx_ring->tail) {
1083
1084 /* Move data from tail to head */
1085 r_bytes = rx_ring->head - rx_ring->tail;
1086
1087 /* CPU claims ownership of RX DMA buffer */
1088 dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
1089 DMA_FROM_DEVICE);
1090
1091 w_bytes = tty_insert_flip_string(port,
1092 sport->rx_buf + rx_ring->tail, r_bytes);
1093
1094 /* UART retrieves ownership of RX DMA buffer */
1095 dma_sync_sg_for_device(sport->port.dev, sgl, 1,
1096 DMA_FROM_DEVICE);
1097
1098 if (w_bytes != r_bytes)
1099 sport->port.icount.buf_overrun++;
1100
1101 sport->port.icount.rx += w_bytes;
1102 } else {
1103 WARN_ON(rx_ring->head > sg_dma_len(sgl));
1104 WARN_ON(rx_ring->head <= rx_ring->tail);
1105 }
1106 }
1107
1108 if (w_bytes) {
1109 tty_flip_buffer_push(port);
1110 dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
1111 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001112}
1113
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001114/* RX DMA buffer periods */
1115#define RX_DMA_PERIODS 4
1116
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001117static int imx_uart_start_rx_dma(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001118{
1119 struct scatterlist *sgl = &sport->rx_sgl;
1120 struct dma_chan *chan = sport->dma_chan_rx;
1121 struct device *dev = sport->port.dev;
1122 struct dma_async_tx_descriptor *desc;
1123 int ret;
1124
Nandor Han9d297232016-08-08 15:38:27 +03001125 sport->rx_ring.head = 0;
1126 sport->rx_ring.tail = 0;
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001127 sport->rx_periods = RX_DMA_PERIODS;
Nandor Han9d297232016-08-08 15:38:27 +03001128
Greg Kroah-Hartman351ea502017-07-17 13:48:58 +02001129 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001130 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1131 if (ret == 0) {
1132 dev_err(dev, "DMA mapping error for RX.\n");
1133 return -EINVAL;
1134 }
Nandor Han9d297232016-08-08 15:38:27 +03001135
1136 desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
1137 sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
1138 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
1139
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001140 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +09001141 dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001142 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1143 return -EINVAL;
1144 }
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001145 desc->callback = imx_uart_dma_rx_callback;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001146 desc->callback_param = sport;
1147
1148 dev_dbg(dev, "RX: prepare for the DMA.\n");
Romain Perier4139fd72017-09-28 11:03:49 +01001149 sport->dma_is_rxing = 1;
Nandor Han9d297232016-08-08 15:38:27 +03001150 sport->rx_cookie = dmaengine_submit(desc);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001151 dma_async_issue_pending(chan);
1152 return 0;
1153}
1154
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001155static void imx_uart_clear_rx_errors(struct imx_port *sport)
Nandor Han41d98b52016-08-08 15:38:28 +03001156{
Troy Kisky45ca6732018-02-23 18:27:50 -08001157 struct tty_port *port = &sport->port.state->port;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001158 u32 usr1, usr2;
Nandor Han41d98b52016-08-08 15:38:28 +03001159
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001160 usr1 = imx_uart_readl(sport, USR1);
1161 usr2 = imx_uart_readl(sport, USR2);
Nandor Han41d98b52016-08-08 15:38:28 +03001162
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001163 if (usr2 & USR2_BRCD) {
Nandor Han41d98b52016-08-08 15:38:28 +03001164 sport->port.icount.brk++;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001165 imx_uart_writel(sport, USR2_BRCD, USR2);
Troy Kisky45ca6732018-02-23 18:27:50 -08001166 uart_handle_break(&sport->port);
1167 if (tty_insert_flip_char(port, 0, TTY_BREAK) == 0)
1168 sport->port.icount.buf_overrun++;
1169 tty_flip_buffer_push(port);
1170 } else {
1171 dev_err(sport->port.dev, "DMA transaction error.\n");
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001172 if (usr1 & USR1_FRAMERR) {
Troy Kisky45ca6732018-02-23 18:27:50 -08001173 sport->port.icount.frame++;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001174 imx_uart_writel(sport, USR1_FRAMERR, USR1);
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001175 } else if (usr1 & USR1_PARITYERR) {
Troy Kisky45ca6732018-02-23 18:27:50 -08001176 sport->port.icount.parity++;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001177 imx_uart_writel(sport, USR1_PARITYERR, USR1);
Troy Kisky45ca6732018-02-23 18:27:50 -08001178 }
Nandor Han41d98b52016-08-08 15:38:28 +03001179 }
1180
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001181 if (usr2 & USR2_ORE) {
Nandor Han41d98b52016-08-08 15:38:28 +03001182 sport->port.icount.overrun++;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001183 imx_uart_writel(sport, USR2_ORE, USR2);
Nandor Han41d98b52016-08-08 15:38:28 +03001184 }
1185
1186}
1187
Lucas Stachcc323822015-09-04 17:52:37 +02001188#define TXTL_DEFAULT 2 /* reset default */
1189#define RXTL_DEFAULT 1 /* reset default */
Lucas Stach184bd702015-09-04 17:52:40 +02001190#define TXTL_DMA 8 /* DMA burst setting */
1191#define RXTL_DMA 9 /* DMA burst setting */
Lucas Stachcc323822015-09-04 17:52:37 +02001192
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001193static void imx_uart_setup_ufcr(struct imx_port *sport,
1194 unsigned char txwl, unsigned char rxwl)
Lucas Stachcc323822015-09-04 17:52:37 +02001195{
1196 unsigned int val;
1197
1198 /* set receiver / transmitter trigger level */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001199 val = imx_uart_readl(sport, UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
Lucas Stachcc323822015-09-04 17:52:37 +02001200 val |= txwl << UFCR_TXTL_SHF | rxwl;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001201 imx_uart_writel(sport, val, UFCR);
Lucas Stachcc323822015-09-04 17:52:37 +02001202}
1203
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001204static void imx_uart_dma_exit(struct imx_port *sport)
1205{
1206 if (sport->dma_chan_rx) {
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001207 dmaengine_terminate_sync(sport->dma_chan_rx);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001208 dma_release_channel(sport->dma_chan_rx);
1209 sport->dma_chan_rx = NULL;
Nandor Han9d297232016-08-08 15:38:27 +03001210 sport->rx_cookie = -EINVAL;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001211 kfree(sport->rx_buf);
1212 sport->rx_buf = NULL;
1213 }
1214
1215 if (sport->dma_chan_tx) {
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001216 dmaengine_terminate_sync(sport->dma_chan_tx);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001217 dma_release_channel(sport->dma_chan_tx);
1218 sport->dma_chan_tx = NULL;
1219 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001220}
1221
1222static int imx_uart_dma_init(struct imx_port *sport)
1223{
Huang Shijieb09c74a2013-08-29 16:29:25 +08001224 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001225 struct device *dev = sport->port.dev;
1226 int ret;
1227
1228 /* Prepare for RX : */
1229 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1230 if (!sport->dma_chan_rx) {
1231 dev_dbg(dev, "cannot get the DMA channel.\n");
1232 ret = -EINVAL;
1233 goto err;
1234 }
1235
1236 slave_config.direction = DMA_DEV_TO_MEM;
1237 slave_config.src_addr = sport->port.mapbase + URXD0;
1238 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001239 /* one byte less than the watermark level to enable the aging timer */
1240 slave_config.src_maxburst = RXTL_DMA - 1;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001241 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1242 if (ret) {
1243 dev_err(dev, "error in RX dma configuration.\n");
1244 goto err;
1245 }
1246
Martyn Welchf654b23c2017-09-28 11:07:40 +01001247 sport->rx_buf = kzalloc(RX_BUF_SIZE, GFP_KERNEL);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001248 if (!sport->rx_buf) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001249 ret = -ENOMEM;
1250 goto err;
1251 }
Nandor Han9d297232016-08-08 15:38:27 +03001252 sport->rx_ring.buf = sport->rx_buf;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001253
1254 /* Prepare for TX : */
1255 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1256 if (!sport->dma_chan_tx) {
1257 dev_err(dev, "cannot get the TX DMA channel!\n");
1258 ret = -EINVAL;
1259 goto err;
1260 }
1261
1262 slave_config.direction = DMA_MEM_TO_DEV;
1263 slave_config.dst_addr = sport->port.mapbase + URTX0;
1264 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001265 slave_config.dst_maxburst = TXTL_DMA;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001266 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1267 if (ret) {
1268 dev_err(dev, "error in TX dma configuration.");
1269 goto err;
1270 }
1271
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001272 return 0;
1273err:
1274 imx_uart_dma_exit(sport);
1275 return ret;
1276}
1277
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001278static void imx_uart_enable_dma(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001279{
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001280 u32 ucr1;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001281
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001282 imx_uart_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
Uwe Kleine-König02b0abd32018-03-02 11:07:24 +01001283
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001284 /* set UCR1 */
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001285 ucr1 = imx_uart_readl(sport, UCR1);
1286 ucr1 |= UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN;
1287 imx_uart_writel(sport, ucr1, UCR1);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001288
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001289 sport->dma_is_enabled = 1;
1290}
1291
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001292static void imx_uart_disable_dma(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001293{
Sebastian Reichel676a31d2018-05-07 23:36:09 +02001294 u32 ucr1;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001295
1296 /* clear UCR1 */
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001297 ucr1 = imx_uart_readl(sport, UCR1);
1298 ucr1 &= ~(UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN);
1299 imx_uart_writel(sport, ucr1, UCR1);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001300
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001301 imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Lucas Stach184bd702015-09-04 17:52:40 +02001302
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001303 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001304}
1305
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001306/* half the RX buffer size */
1307#define CTSTL 16
1308
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001309static int imx_uart_startup(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310{
1311 struct imx_port *sport = (struct imx_port *)port;
Fabio Estevam458e2c82015-07-27 15:15:59 -03001312 int retval, i;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001313 unsigned long flags;
Uwe Kleine-König4238c002018-02-18 22:02:45 +01001314 int dma_is_inited = 0;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001315 u32 ucr1, ucr2, ucr4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316
Huang Shijie1cf93e02013-06-28 13:39:42 +08001317 retval = clk_prepare_enable(sport->clk_per);
1318 if (retval)
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001319 return retval;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001320 retval = clk_prepare_enable(sport->clk_ipg);
1321 if (retval) {
1322 clk_disable_unprepare(sport->clk_per);
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001323 return retval;
Huang Shijie0c375502013-06-09 10:01:19 +08001324 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001325
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001326 imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327
1328 /* disable the DREN bit (Data Ready interrupt enable) before
1329 * requesting IRQs
1330 */
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001331 ucr4 = imx_uart_readl(sport, UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001332
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001333 /* set the trigger level for CTS */
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001334 ucr4 &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1335 ucr4 |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001336
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001337 imx_uart_writel(sport, ucr4 & ~UCR4_DREN, UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338
Lucas Stach7e115772015-09-04 17:52:42 +02001339 /* Can we enable the DMA support? */
Uwe Kleine-König4238c002018-02-18 22:02:45 +01001340 if (!uart_console(port) && imx_uart_dma_init(sport) == 0)
1341 dma_is_inited = 1;
Lucas Stach7e115772015-09-04 17:52:42 +02001342
Jiada Wang53794182015-04-13 18:31:43 +09001343 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijie772f8992014-05-21 08:56:28 +08001344 /* Reset fifo's and state machines */
Fabio Estevam458e2c82015-07-27 15:15:59 -03001345 i = 100;
1346
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001347 ucr2 = imx_uart_readl(sport, UCR2);
1348 ucr2 &= ~UCR2_SRST;
1349 imx_uart_writel(sport, ucr2, UCR2);
Fabio Estevam458e2c82015-07-27 15:15:59 -03001350
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001351 while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
Fabio Estevam458e2c82015-07-27 15:15:59 -03001352 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001353
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 /*
1355 * Finally, clear and enable interrupts
1356 */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001357 imx_uart_writel(sport, USR1_RTSD | USR1_DTRD, USR1);
1358 imx_uart_writel(sport, USR2_ORE, USR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001360 ucr1 = imx_uart_readl(sport, UCR1) & ~UCR1_RRDYEN;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001361 ucr1 |= UCR1_UARTEN;
Nandor Han6376cd32017-06-28 15:59:36 +02001362 if (sport->have_rtscts)
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001363 ucr1 |= UCR1_RTSDEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001364
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001365 imx_uart_writel(sport, ucr1, UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001367 ucr4 = imx_uart_readl(sport, UCR4) & ~UCR4_OREN;
Troy Kisky1f043572017-11-16 11:14:53 -07001368 if (!sport->dma_is_enabled)
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001369 ucr4 |= UCR4_OREN;
1370 imx_uart_writel(sport, ucr4, UCR4);
Jiada Wang6f026d6b2014-12-09 18:11:34 +09001371
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001372 ucr2 = imx_uart_readl(sport, UCR2) & ~UCR2_ATEN;
1373 ucr2 |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001374 if (!sport->have_rtscts)
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001375 ucr2 |= UCR2_IRTS;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001376 /*
1377 * make sure the edge sensitive RTS-irq is disabled,
1378 * we're using RTSD instead.
1379 */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001380 if (!imx_uart_is_imx1(sport))
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001381 ucr2 &= ~UCR2_RTSEN;
1382 imx_uart_writel(sport, ucr2, UCR2);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001383
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001384 if (!imx_uart_is_imx1(sport)) {
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001385 u32 ucr3;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001386
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001387 ucr3 = imx_uart_readl(sport, UCR3);
1388
1389 ucr3 |= UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001390
1391 if (sport->dte_mode)
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02001392 /* disable broken interrupts */
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001393 ucr3 &= ~(UCR3_RI | UCR3_DCD);
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001394
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001395 imx_uart_writel(sport, ucr3, UCR3);
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001396 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001397
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 /*
1399 * Enable modem status interrupts
1400 */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001401 imx_uart_enable_ms(&sport->port);
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001402
Uwe Kleine-König76821e22018-03-02 11:07:26 +01001403 if (dma_is_inited) {
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001404 imx_uart_enable_dma(sport);
1405 imx_uart_start_rx_dma(sport);
Uwe Kleine-König76821e22018-03-02 11:07:26 +01001406 } else {
1407 ucr1 = imx_uart_readl(sport, UCR1);
1408 ucr1 |= UCR1_RRDYEN;
1409 imx_uart_writel(sport, ucr1, UCR1);
Uwe Kleine-König81ca8e82018-03-02 11:07:27 +01001410
1411 ucr2 = imx_uart_readl(sport, UCR2);
1412 ucr2 |= UCR2_ATEN;
1413 imx_uart_writel(sport, ucr2, UCR2);
Uwe Kleine-König76821e22018-03-02 11:07:26 +01001414 }
Peter Senna Tschudin18a42082017-04-07 11:45:24 +02001415
Sachin Kamat82313e62013-01-07 10:25:02 +05301416 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417
1418 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419}
1420
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001421static void imx_uart_shutdown(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422{
1423 struct imx_port *sport = (struct imx_port *)port;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001424 unsigned long flags;
Sebastian Reichel339c7a82018-05-24 19:30:24 +02001425 u32 ucr1, ucr2, ucr4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001427 if (sport->dma_is_enabled) {
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001428 dmaengine_terminate_sync(sport->dma_chan_tx);
Sebastian Reichel7722c242018-05-07 23:36:10 +02001429 if (sport->dma_is_txing) {
1430 dma_unmap_sg(sport->port.dev, &sport->tx_sgl[0],
1431 sport->dma_tx_nents, DMA_TO_DEVICE);
1432 sport->dma_is_txing = 0;
1433 }
Fabien Lahouderee5e89602016-09-13 10:17:05 +02001434 dmaengine_terminate_sync(sport->dma_chan_rx);
Sebastian Reichel7722c242018-05-07 23:36:10 +02001435 if (sport->dma_is_rxing) {
1436 dma_unmap_sg(sport->port.dev, &sport->rx_sgl,
1437 1, DMA_FROM_DEVICE);
1438 sport->dma_is_rxing = 0;
1439 }
Huang Shijiea4688bc2014-09-19 15:42:57 +08001440
Jiada Wang73631812014-12-09 18:11:23 +09001441 spin_lock_irqsave(&sport->port.lock, flags);
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001442 imx_uart_stop_tx(port);
1443 imx_uart_stop_rx(port);
1444 imx_uart_disable_dma(sport);
Jiada Wang73631812014-12-09 18:11:23 +09001445 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001446 imx_uart_dma_exit(sport);
1447 }
1448
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001449 mctrl_gpio_disable_ms(sport->gpios);
1450
Xinyu Chen9ec18822012-08-27 09:36:51 +02001451 spin_lock_irqsave(&sport->port.lock, flags);
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001452 ucr2 = imx_uart_readl(sport, UCR2);
Sebastian Reichel0fdf1782018-05-24 19:30:23 +02001453 ucr2 &= ~(UCR2_TXEN | UCR2_ATEN);
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001454 imx_uart_writel(sport, ucr2, UCR2);
Sebastian Reichel339c7a82018-05-24 19:30:24 +02001455
1456 ucr4 = imx_uart_readl(sport, UCR4);
1457 ucr4 &= ~UCR4_OREN;
1458 imx_uart_writel(sport, ucr4, UCR4);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001459 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001460
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 /*
1462 * Stop our timer.
1463 */
1464 del_timer_sync(&sport->timer);
1465
1466 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 * Disable all interrupts, port and break condition.
1468 */
1469
Xinyu Chen9ec18822012-08-27 09:36:51 +02001470 spin_lock_irqsave(&sport->port.lock, flags);
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001471 ucr1 = imx_uart_readl(sport, UCR1);
Uwe Kleine-König76821e22018-03-02 11:07:26 +01001472 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN | UCR1_RXDMAEN | UCR1_ATDMAEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001473
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001474 imx_uart_writel(sport, ucr1, UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001475 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001476
Huang Shijie1cf93e02013-06-28 13:39:42 +08001477 clk_disable_unprepare(sport->clk_per);
1478 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479}
1480
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +01001481/* called with port.lock taken and irqs off */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001482static void imx_uart_flush_buffer(struct uart_port *port)
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001483{
1484 struct imx_port *sport = (struct imx_port *)port;
Dirk Behme82e86ae2014-12-09 18:11:27 +09001485 struct scatterlist *sgl = &sport->tx_sgl[0];
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001486 u32 ucr2;
Fabio Estevam4f86a952015-02-07 15:46:41 -02001487 int i = 100, ubir, ubmr, uts;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001488
Dirk Behme82e86ae2014-12-09 18:11:27 +09001489 if (!sport->dma_chan_tx)
1490 return;
1491
1492 sport->tx_bytes = 0;
1493 dmaengine_terminate_all(sport->dma_chan_tx);
1494 if (sport->dma_is_txing) {
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001495 u32 ucr1;
1496
Dirk Behme82e86ae2014-12-09 18:11:27 +09001497 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
1498 DMA_TO_DEVICE);
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001499 ucr1 = imx_uart_readl(sport, UCR1);
1500 ucr1 &= ~UCR1_TXDMAEN;
1501 imx_uart_writel(sport, ucr1, UCR1);
Martyn Welch0f7bdbd2017-09-28 11:38:51 +01001502 sport->dma_is_txing = 0;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001503 }
Fabio Estevam934084a2015-01-13 10:00:26 -02001504
1505 /*
1506 * According to the Reference Manual description of the UART SRST bit:
Martyn Welch263763c2017-10-04 17:13:27 +01001507 *
Fabio Estevam934084a2015-01-13 10:00:26 -02001508 * "Reset the transmit and receive state machines,
1509 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
Martyn Welch263763c2017-10-04 17:13:27 +01001510 * and UTS[6-3]".
1511 *
1512 * We don't need to restore the old values from USR1, USR2, URXD and
1513 * UTXD. UBRC is read only, so only save/restore the other three
1514 * registers.
Fabio Estevam934084a2015-01-13 10:00:26 -02001515 */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001516 ubir = imx_uart_readl(sport, UBIR);
1517 ubmr = imx_uart_readl(sport, UBMR);
1518 uts = imx_uart_readl(sport, IMX21_UTS);
Fabio Estevam934084a2015-01-13 10:00:26 -02001519
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001520 ucr2 = imx_uart_readl(sport, UCR2);
1521 ucr2 &= ~UCR2_SRST;
1522 imx_uart_writel(sport, ucr2, UCR2);
Fabio Estevam934084a2015-01-13 10:00:26 -02001523
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001524 while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
Fabio Estevam934084a2015-01-13 10:00:26 -02001525 udelay(1);
1526
1527 /* Restore the registers */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001528 imx_uart_writel(sport, ubir, UBIR);
1529 imx_uart_writel(sport, ubmr, UBMR);
1530 imx_uart_writel(sport, uts, IMX21_UTS);
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001531}
1532
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533static void
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001534imx_uart_set_termios(struct uart_port *port, struct ktermios *termios,
1535 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536{
1537 struct imx_port *sport = (struct imx_port *)port;
1538 unsigned long flags;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001539 u32 ucr2, old_ucr1, old_ucr2, ufcr;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001540 unsigned int baud, quot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001542 unsigned long div;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001543 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001544 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545
1546 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 * We only support CS7 and CS8.
1548 */
1549 while ((termios->c_cflag & CSIZE) != CS7 &&
1550 (termios->c_cflag & CSIZE) != CS8) {
1551 termios->c_cflag &= ~CSIZE;
1552 termios->c_cflag |= old_csize;
1553 old_csize = CS8;
1554 }
1555
1556 if ((termios->c_cflag & CSIZE) == CS8)
1557 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1558 else
1559 ucr2 = UCR2_SRST | UCR2_IRTS;
1560
1561 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301562 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001563 ucr2 &= ~UCR2_IRTS;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001564
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001565 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001566 /*
1567 * RTS is mandatory for rs485 operation, so keep
1568 * it under manual control and keep transmitter
1569 * disabled.
1570 */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001571 if (port->rs485.flags &
1572 SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001573 imx_uart_rts_active(sport, &ucr2);
Fabio Estevam1a613622017-01-30 09:12:11 -02001574 else
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001575 imx_uart_rts_inactive(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001576 } else {
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001577 imx_uart_rts_auto(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001578 }
Sascha Hauer5b802342006-05-04 14:07:42 +01001579 } else {
1580 termios->c_cflag &= ~CRTSCTS;
1581 }
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001582 } else if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001583 /* disable transmitter */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001584 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001585 imx_uart_rts_active(sport, &ucr2);
Fabio Estevam1a613622017-01-30 09:12:11 -02001586 else
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001587 imx_uart_rts_inactive(sport, &ucr2);
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001588 }
1589
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590
1591 if (termios->c_cflag & CSTOPB)
1592 ucr2 |= UCR2_STPB;
1593 if (termios->c_cflag & PARENB) {
1594 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001595 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596 ucr2 |= UCR2_PROE;
1597 }
1598
Eric Miao995234d2011-12-23 05:39:27 +08001599 del_timer_sync(&sport->timer);
1600
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601 /*
1602 * Ask the core to calculate the divisor for us.
1603 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001604 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605 quot = uart_get_divisor(port, baud);
1606
1607 spin_lock_irqsave(&sport->port.lock, flags);
1608
1609 sport->port.read_status_mask = 0;
1610 if (termios->c_iflag & INPCK)
1611 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1612 if (termios->c_iflag & (BRKINT | PARMRK))
1613 sport->port.read_status_mask |= URXD_BRK;
1614
1615 /*
1616 * Characters to ignore
1617 */
1618 sport->port.ignore_status_mask = 0;
1619 if (termios->c_iflag & IGNPAR)
Eric Nelson865cea82014-12-18 12:37:14 -07001620 sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 if (termios->c_iflag & IGNBRK) {
1622 sport->port.ignore_status_mask |= URXD_BRK;
1623 /*
1624 * If we're ignoring parity and break indicators,
1625 * ignore overruns too (for real raw support).
1626 */
1627 if (termios->c_iflag & IGNPAR)
1628 sport->port.ignore_status_mask |= URXD_OVRRUN;
1629 }
1630
Jiada Wang55d86932014-12-09 18:11:22 +09001631 if ((termios->c_cflag & CREAD) == 0)
1632 sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1633
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634 /*
1635 * Update the per-port timeout.
1636 */
1637 uart_update_timeout(port, termios->c_cflag, baud);
1638
1639 /*
1640 * disable interrupts and drain transmitter
1641 */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001642 old_ucr1 = imx_uart_readl(sport, UCR1);
1643 imx_uart_writel(sport,
1644 old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1645 UCR1);
Uwe Kleine-König81ca8e82018-03-02 11:07:27 +01001646 old_ucr2 = imx_uart_readl(sport, UCR2);
1647 imx_uart_writel(sport, old_ucr2 & ~UCR2_ATEN, UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001649 while (!(imx_uart_readl(sport, USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650 barrier();
1651
1652 /* then, disable everything */
Uwe Kleine-König81ca8e82018-03-02 11:07:27 +01001653 imx_uart_writel(sport, old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN | UCR2_ATEN), UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001654 old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001656 /* custom-baudrate handling */
1657 div = sport->port.uartclk / (baud * 16);
1658 if (baud == 38400 && quot != div)
1659 baud = sport->port.uartclk / (quot * 16);
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001660
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001661 div = sport->port.uartclk / (baud * 16);
1662 if (div > 7)
1663 div = 7;
1664 if (!div)
1665 div = 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001666
Oskar Schirmer534fca02009-06-11 14:52:23 +01001667 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1668 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001669
Alan Coxeab4f5a2010-06-01 22:52:52 +02001670 tdiv64 = sport->port.uartclk;
1671 tdiv64 *= num;
1672 do_div(tdiv64, denom * 16 * div);
1673 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001674 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001675
Oskar Schirmer534fca02009-06-11 14:52:23 +01001676 num -= 1;
1677 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001678
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001679 ufcr = imx_uart_readl(sport, UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001680 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001681 imx_uart_writel(sport, ufcr, UFCR);
Sascha Hauer036bb152008-07-05 10:02:44 +02001682
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001683 imx_uart_writel(sport, num, UBIR);
1684 imx_uart_writel(sport, denom, UBMR);
Oskar Schirmer534fca02009-06-11 14:52:23 +01001685
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001686 if (!imx_uart_is_imx1(sport))
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001687 imx_uart_writel(sport, sport->port.uartclk / div / 1000,
1688 IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001690 imx_uart_writel(sport, old_ucr1, UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001691
1692 /* set the parity, stop bits and data size */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001693 imx_uart_writel(sport, ucr2 | old_ucr2, UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694
1695 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001696 imx_uart_enable_ms(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697
1698 spin_unlock_irqrestore(&sport->port.lock, flags);
1699}
1700
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001701static const char *imx_uart_type(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702{
1703 struct imx_port *sport = (struct imx_port *)port;
1704
1705 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1706}
1707
1708/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709 * Configure/autoconfigure the port.
1710 */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001711static void imx_uart_config_port(struct uart_port *port, int flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712{
1713 struct imx_port *sport = (struct imx_port *)port;
1714
Alexander Shiyanda82f992014-02-22 16:01:33 +04001715 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 sport->port.type = PORT_IMX;
1717}
1718
1719/*
1720 * Verify the new serial_struct (for TIOCSSERIAL).
1721 * The only change we allow are to the flags and type, and
1722 * even then only between PORT_IMX and PORT_UNKNOWN
1723 */
1724static int
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001725imx_uart_verify_port(struct uart_port *port, struct serial_struct *ser)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726{
1727 struct imx_port *sport = (struct imx_port *)port;
1728 int ret = 0;
1729
1730 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1731 ret = -EINVAL;
1732 if (sport->port.irq != ser->irq)
1733 ret = -EINVAL;
1734 if (ser->io_type != UPIO_MEM)
1735 ret = -EINVAL;
1736 if (sport->port.uartclk / 16 != ser->baud_base)
1737 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001738 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 ret = -EINVAL;
1740 if (sport->port.iobase != ser->port)
1741 ret = -EINVAL;
1742 if (ser->hub6 != 0)
1743 ret = -EINVAL;
1744 return ret;
1745}
1746
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001747#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001748
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001749static int imx_uart_poll_init(struct uart_port *port)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001750{
1751 struct imx_port *sport = (struct imx_port *)port;
1752 unsigned long flags;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001753 u32 ucr1, ucr2;
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001754 int retval;
1755
1756 retval = clk_prepare_enable(sport->clk_ipg);
1757 if (retval)
1758 return retval;
1759 retval = clk_prepare_enable(sport->clk_per);
1760 if (retval)
1761 clk_disable_unprepare(sport->clk_ipg);
1762
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001763 imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001764
1765 spin_lock_irqsave(&sport->port.lock, flags);
1766
Uwe Kleine-König76821e22018-03-02 11:07:26 +01001767 /*
1768 * Be careful about the order of enabling bits here. First enable the
1769 * receiver (UARTEN + RXEN) and only then the corresponding irqs.
1770 * This prevents that a character that already sits in the RX fifo is
1771 * triggering an irq but the try to fetch it from there results in an
1772 * exception because UARTEN or RXEN is still off.
1773 */
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001774 ucr1 = imx_uart_readl(sport, UCR1);
Uwe Kleine-König76821e22018-03-02 11:07:26 +01001775 ucr2 = imx_uart_readl(sport, UCR2);
1776
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001777 if (imx_uart_is_imx1(sport))
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001778 ucr1 |= IMX1_UCR1_UARTCLKEN;
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001779
Uwe Kleine-König76821e22018-03-02 11:07:26 +01001780 ucr1 |= UCR1_UARTEN;
1781 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN | UCR1_RRDYEN);
1782
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001783 ucr2 |= UCR2_RXEN;
Uwe Kleine-König81ca8e82018-03-02 11:07:27 +01001784 ucr2 &= ~UCR2_ATEN;
Uwe Kleine-König76821e22018-03-02 11:07:26 +01001785
1786 imx_uart_writel(sport, ucr1, UCR1);
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001787 imx_uart_writel(sport, ucr2, UCR2);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001788
Uwe Kleine-König76821e22018-03-02 11:07:26 +01001789 /* now enable irqs */
1790 imx_uart_writel(sport, ucr1 | UCR1_RRDYEN, UCR1);
Uwe Kleine-König81ca8e82018-03-02 11:07:27 +01001791 imx_uart_writel(sport, ucr2 | UCR2_ATEN, UCR2);
Uwe Kleine-König76821e22018-03-02 11:07:26 +01001792
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001793 spin_unlock_irqrestore(&sport->port.lock, flags);
1794
1795 return 0;
1796}
1797
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001798static int imx_uart_poll_get_char(struct uart_port *port)
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001799{
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001800 struct imx_port *sport = (struct imx_port *)port;
1801 if (!(imx_uart_readl(sport, USR2) & USR2_RDR))
Dirk Behme26c47412014-09-03 12:33:53 +01001802 return NO_POLL_CHAR;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001803
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001804 return imx_uart_readl(sport, URXD0) & URXD_RX_DATA;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001805}
1806
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001807static void imx_uart_poll_put_char(struct uart_port *port, unsigned char c)
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001808{
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001809 struct imx_port *sport = (struct imx_port *)port;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001810 unsigned int status;
1811
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001812 /* drain */
1813 do {
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001814 status = imx_uart_readl(sport, USR1);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001815 } while (~status & USR1_TRDY);
1816
1817 /* write */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001818 imx_uart_writel(sport, c, URTX0);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001819
1820 /* flush */
1821 do {
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001822 status = imx_uart_readl(sport, USR2);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001823 } while (~status & USR2_TXDC);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001824}
1825#endif
1826
Uwe Kleine-König6aed2a82018-02-27 22:44:56 +01001827/* called with port.lock taken and irqs off or from .probe without locking */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001828static int imx_uart_rs485_config(struct uart_port *port,
1829 struct serial_rs485 *rs485conf)
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001830{
1831 struct imx_port *sport = (struct imx_port *)port;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001832 u32 ucr2;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001833
1834 /* unimplemented */
1835 rs485conf->delay_rts_before_send = 0;
1836 rs485conf->delay_rts_after_send = 0;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001837
1838 /* RTS is required to control the transmitter */
Fabio Estevam7b7e8e82017-01-07 19:29:13 -02001839 if (!sport->have_rtscts && !sport->have_rtsgpio)
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001840 rs485conf->flags &= ~SER_RS485_ENABLED;
1841
1842 if (rs485conf->flags & SER_RS485_ENABLED) {
Stefan Agner6d215f82018-04-19 17:39:16 +02001843 /* Enable receiver if low-active RTS signal is requested */
1844 if (sport->have_rtscts && !sport->have_rtsgpio &&
1845 !(rs485conf->flags & SER_RS485_RTS_ON_SEND))
1846 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1847
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001848 /* disable transmitter */
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001849 ucr2 = imx_uart_readl(sport, UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001850 if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001851 imx_uart_rts_active(sport, &ucr2);
Fabio Estevam1a613622017-01-30 09:12:11 -02001852 else
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001853 imx_uart_rts_inactive(sport, &ucr2);
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01001854 imx_uart_writel(sport, ucr2, UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001855 }
1856
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001857 /* Make sure Rx is enabled in case Tx is active with Rx disabled */
1858 if (!(rs485conf->flags & SER_RS485_ENABLED) ||
Uwe Kleine-König76821e22018-03-02 11:07:26 +01001859 rs485conf->flags & SER_RS485_RX_DURING_TX)
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001860 imx_uart_start_rx(port);
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001861
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001862 port->rs485 = *rs485conf;
1863
1864 return 0;
1865}
1866
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001867static const struct uart_ops imx_uart_pops = {
1868 .tx_empty = imx_uart_tx_empty,
1869 .set_mctrl = imx_uart_set_mctrl,
1870 .get_mctrl = imx_uart_get_mctrl,
1871 .stop_tx = imx_uart_stop_tx,
1872 .start_tx = imx_uart_start_tx,
1873 .stop_rx = imx_uart_stop_rx,
1874 .enable_ms = imx_uart_enable_ms,
1875 .break_ctl = imx_uart_break_ctl,
1876 .startup = imx_uart_startup,
1877 .shutdown = imx_uart_shutdown,
1878 .flush_buffer = imx_uart_flush_buffer,
1879 .set_termios = imx_uart_set_termios,
1880 .type = imx_uart_type,
1881 .config_port = imx_uart_config_port,
1882 .verify_port = imx_uart_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001883#if defined(CONFIG_CONSOLE_POLL)
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001884 .poll_init = imx_uart_poll_init,
1885 .poll_get_char = imx_uart_poll_get_char,
1886 .poll_put_char = imx_uart_poll_put_char,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001887#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888};
1889
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001890static struct imx_port *imx_uart_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891
1892#ifdef CONFIG_SERIAL_IMX_CONSOLE
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001893static void imx_uart_console_putchar(struct uart_port *port, int ch)
Russell Kingd3587882006-03-20 20:00:09 +00001894{
1895 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001896
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001897 while (imx_uart_readl(sport, imx_uart_uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001898 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001899
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001900 imx_uart_writel(sport, ch, URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001901}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902
1903/*
1904 * Interrupts are disabled on entering
1905 */
1906static void
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001907imx_uart_console_write(struct console *co, const char *s, unsigned int count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908{
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001909 struct imx_port *sport = imx_uart_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001910 struct imx_port_ucrs old_ucr;
1911 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001912 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001913 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001914 int retval;
1915
Fabio Estevam0c727a42015-08-18 12:43:12 -03001916 retval = clk_enable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001917 if (retval)
1918 return;
Fabio Estevam0c727a42015-08-18 12:43:12 -03001919 retval = clk_enable(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001920 if (retval) {
Fabio Estevam0c727a42015-08-18 12:43:12 -03001921 clk_disable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001922 return;
1923 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001924
Thomas Gleixner677fe552013-02-14 21:01:06 +01001925 if (sport->port.sysrq)
1926 locked = 0;
1927 else if (oops_in_progress)
1928 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1929 else
1930 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931
1932 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001933 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934 */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001935 imx_uart_ucrs_save(sport, &old_ucr);
Dirk Behme0ad5a812011-12-22 09:57:52 +01001936 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001938 if (imx_uart_is_imx1(sport))
Shawn Guofe6b5402011-06-25 02:04:33 +08001939 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001940 ucr1 |= UCR1_UARTEN;
1941 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1942
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001943 imx_uart_writel(sport, ucr1, UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001944
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001945 imx_uart_writel(sport, old_ucr.ucr2 | UCR2_TXEN, UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001947 uart_console_write(&sport->port, s, count, imx_uart_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948
1949 /*
1950 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001951 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001953 while (!(imx_uart_readl(sport, USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001955 imx_uart_ucrs_restore(sport, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001956
Thomas Gleixner677fe552013-02-14 21:01:06 +01001957 if (locked)
1958 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001959
Fabio Estevam0c727a42015-08-18 12:43:12 -03001960 clk_disable(sport->clk_ipg);
1961 clk_disable(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962}
1963
1964/*
1965 * If the port was already initialised (eg, by a boot loader),
1966 * try to determine the current setup.
1967 */
1968static void __init
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01001969imx_uart_console_get_options(struct imx_port *sport, int *baud,
1970 int *parity, int *bits)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971{
Sascha Hauer587897f2005-04-29 22:46:40 +01001972
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001973 if (imx_uart_readl(sport, UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301975 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001976 unsigned int baud_raw;
1977 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001979 ucr2 = imx_uart_readl(sport, UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980
1981 *parity = 'n';
1982 if (ucr2 & UCR2_PREN) {
1983 if (ucr2 & UCR2_PROE)
1984 *parity = 'o';
1985 else
1986 *parity = 'e';
1987 }
1988
1989 if (ucr2 & UCR2_WS)
1990 *bits = 8;
1991 else
1992 *bits = 7;
1993
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001994 ubir = imx_uart_readl(sport, UBIR) & 0xffff;
1995 ubmr = imx_uart_readl(sport, UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996
Uwe Kleine-König27c84422018-03-02 11:07:19 +01001997 ucfr_rfdiv = (imx_uart_readl(sport, UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001998 if (ucfr_rfdiv == 6)
1999 ucfr_rfdiv = 7;
2000 else
2001 ucfr_rfdiv = 6 - ucfr_rfdiv;
2002
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002003 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01002004 uartclk /= ucfr_rfdiv;
2005
2006 { /*
2007 * The next code provides exact computation of
2008 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
2009 * without need of float support or long long division,
2010 * which would be required to prevent 32bit arithmetic overflow
2011 */
2012 unsigned int mul = ubir + 1;
2013 unsigned int div = 16 * (ubmr + 1);
2014 unsigned int rem = uartclk % div;
2015
2016 baud_raw = (uartclk / div) * mul;
2017 baud_raw += (rem * mul + div / 2) / div;
2018 *baud = (baud_raw + 50) / 100 * 100;
2019 }
2020
Sachin Kamat82313e62013-01-07 10:25:02 +05302021 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05302022 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01002023 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024 }
2025}
2026
2027static int __init
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002028imx_uart_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029{
2030 struct imx_port *sport;
2031 int baud = 9600;
2032 int bits = 8;
2033 int parity = 'n';
2034 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08002035 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036
2037 /*
2038 * Check whether an invalid uart number has been specified, and
2039 * if so, search for the first available port that does have
2040 * console support.
2041 */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002042 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_uart_ports))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043 co->index = 0;
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002044 sport = imx_uart_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05302045 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04002046 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047
Huang Shijie1cf93e02013-06-28 13:39:42 +08002048 /* For setting the registers, we only need to enable the ipg clock. */
2049 retval = clk_prepare_enable(sport->clk_ipg);
2050 if (retval)
2051 goto error_console;
2052
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053 if (options)
2054 uart_parse_options(options, &baud, &parity, &bits, &flow);
2055 else
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002056 imx_uart_console_get_options(sport, &baud, &parity, &bits);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002058 imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Sascha Hauer587897f2005-04-29 22:46:40 +01002059
Huang Shijie1cf93e02013-06-28 13:39:42 +08002060 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
2061
Fabio Estevam0c727a42015-08-18 12:43:12 -03002062 clk_disable(sport->clk_ipg);
2063 if (retval) {
2064 clk_unprepare(sport->clk_ipg);
2065 goto error_console;
2066 }
2067
2068 retval = clk_prepare(sport->clk_per);
2069 if (retval)
2070 clk_disable_unprepare(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08002071
2072error_console:
2073 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074}
2075
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002076static struct uart_driver imx_uart_uart_driver;
2077static struct console imx_uart_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02002078 .name = DEV_NAME,
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002079 .write = imx_uart_console_write,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 .device = uart_console_device,
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002081 .setup = imx_uart_console_setup,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 .flags = CON_PRINTBUFFER,
2083 .index = -1,
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002084 .data = &imx_uart_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085};
2086
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002087#define IMX_CONSOLE &imx_uart_console
Lucas Stach913c6c02015-08-28 11:56:19 +02002088
2089#ifdef CONFIG_OF
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002090static void imx_uart_console_early_putchar(struct uart_port *port, int ch)
Lucas Stach913c6c02015-08-28 11:56:19 +02002091{
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002092 struct imx_port *sport = (struct imx_port *)port;
2093
2094 while (imx_uart_readl(sport, IMX21_UTS) & UTS_TXFULL)
Lucas Stach913c6c02015-08-28 11:56:19 +02002095 cpu_relax();
2096
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002097 imx_uart_writel(sport, ch, URTX0);
Lucas Stach913c6c02015-08-28 11:56:19 +02002098}
2099
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002100static void imx_uart_console_early_write(struct console *con, const char *s,
2101 unsigned count)
Lucas Stach913c6c02015-08-28 11:56:19 +02002102{
2103 struct earlycon_device *dev = con->data;
2104
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002105 uart_console_write(&dev->port, s, count, imx_uart_console_early_putchar);
Lucas Stach913c6c02015-08-28 11:56:19 +02002106}
2107
2108static int __init
2109imx_console_early_setup(struct earlycon_device *dev, const char *opt)
2110{
2111 if (!dev->port.membase)
2112 return -ENODEV;
2113
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002114 dev->con->write = imx_uart_console_early_write;
Lucas Stach913c6c02015-08-28 11:56:19 +02002115
2116 return 0;
2117}
2118OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
2119OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
2120#endif
2121
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122#else
2123#define IMX_CONSOLE NULL
2124#endif
2125
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002126static struct uart_driver imx_uart_uart_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 .owner = THIS_MODULE,
2128 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02002129 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130 .major = SERIAL_IMX_MAJOR,
2131 .minor = MINOR_START,
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002132 .nr = ARRAY_SIZE(imx_uart_ports),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 .cons = IMX_CONSOLE,
2134};
2135
Shawn Guo22698aa2011-06-25 02:04:34 +08002136#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002137/*
2138 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
2139 * could successfully get all information from dt or a negative errno.
2140 */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002141static int imx_uart_probe_dt(struct imx_port *sport,
2142 struct platform_device *pdev)
Shawn Guo22698aa2011-06-25 02:04:34 +08002143{
2144 struct device_node *np = pdev->dev.of_node;
Shawn Guoff059672011-09-22 14:48:13 +08002145 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002146
LABBE Corentin5f8b9042015-11-24 15:36:57 +01002147 sport->devdata = of_device_get_match_data(&pdev->dev);
2148 if (!sport->devdata)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002149 /* no device tree device */
2150 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002151
Shawn Guoff059672011-09-22 14:48:13 +08002152 ret = of_alias_get_id(np, "serial");
2153 if (ret < 0) {
2154 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01002155 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08002156 }
2157 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002158
Geert Uytterhoeven1006ed72016-04-22 17:22:21 +02002159 if (of_get_property(np, "uart-has-rtscts", NULL) ||
2160 of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
Shawn Guo22698aa2011-06-25 02:04:34 +08002161 sport->have_rtscts = 1;
2162
Huang Shijie20ff2fe2013-05-30 14:07:12 +08002163 if (of_get_property(np, "fsl,dte-mode", NULL))
2164 sport->dte_mode = 1;
2165
Fabio Estevam7b7e8e82017-01-07 19:29:13 -02002166 if (of_get_property(np, "rts-gpios", NULL))
2167 sport->have_rtsgpio = 1;
2168
Shawn Guo22698aa2011-06-25 02:04:34 +08002169 return 0;
2170}
2171#else
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002172static inline int imx_uart_probe_dt(struct imx_port *sport,
2173 struct platform_device *pdev)
Shawn Guo22698aa2011-06-25 02:04:34 +08002174{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002175 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002176}
2177#endif
2178
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002179static void imx_uart_probe_pdata(struct imx_port *sport,
2180 struct platform_device *pdev)
Shawn Guo22698aa2011-06-25 02:04:34 +08002181{
Jingoo Han574de552013-07-30 17:06:57 +09002182 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08002183
2184 sport->port.line = pdev->id;
2185 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
2186
2187 if (!pdata)
2188 return;
2189
2190 if (pdata->flags & IMXUART_HAVE_RTSCTS)
2191 sport->have_rtscts = 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002192}
2193
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002194static int imx_uart_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002196 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002197 void __iomem *base;
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01002198 int ret = 0;
2199 u32 ucr1;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002200 struct resource *res;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002201 int txirq, rxirq, rtsirq;
Sascha Hauer5b802342006-05-04 14:07:42 +01002202
Sachin Kamat42d34192013-01-07 10:25:06 +05302203 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002204 if (!sport)
2205 return -ENOMEM;
2206
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002207 ret = imx_uart_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002208 if (ret > 0)
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002209 imx_uart_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002210 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05302211 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002212
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002213 if (sport->port.line >= ARRAY_SIZE(imx_uart_ports)) {
Geert Uytterhoeven56734442018-02-23 14:38:31 +01002214 dev_err(&pdev->dev, "serial%d out of range\n",
2215 sport->port.line);
2216 return -EINVAL;
2217 }
2218
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002219 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04002220 base = devm_ioremap_resource(&pdev->dev, res);
2221 if (IS_ERR(base))
2222 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002223
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002224 rxirq = platform_get_irq(pdev, 0);
2225 txirq = platform_get_irq(pdev, 1);
2226 rtsirq = platform_get_irq(pdev, 2);
2227
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002228 sport->port.dev = &pdev->dev;
2229 sport->port.mapbase = res->start;
2230 sport->port.membase = base;
2231 sport->port.type = PORT_IMX,
2232 sport->port.iotype = UPIO_MEM;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002233 sport->port.irq = rxirq;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002234 sport->port.fifosize = 32;
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002235 sport->port.ops = &imx_uart_pops;
2236 sport->port.rs485_config = imx_uart_rs485_config;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002237 sport->port.flags = UPF_BOOT_AUTOCONF;
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002238 timer_setup(&sport->timer, imx_uart_timeout, 0);
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002239
Uwe Kleine-König58362d52015-12-13 11:30:03 +01002240 sport->gpios = mctrl_gpio_init(&sport->port, 0);
2241 if (IS_ERR(sport->gpios))
2242 return PTR_ERR(sport->gpios);
2243
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002244 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
2245 if (IS_ERR(sport->clk_ipg)) {
2246 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002247 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302248 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002249 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002250
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002251 sport->clk_per = devm_clk_get(&pdev->dev, "per");
2252 if (IS_ERR(sport->clk_per)) {
2253 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002254 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302255 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002256 }
2257
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002258 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002259
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002260 /* For register access, we only need to enable the ipg clock. */
2261 ret = clk_prepare_enable(sport->clk_ipg);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002262 if (ret) {
2263 dev_err(&pdev->dev, "failed to enable per clk: %d\n", ret);
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002264 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002265 }
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002266
Uwe Kleine-König3a0ab622018-03-02 11:07:20 +01002267 /* initialize shadow register values */
2268 sport->ucr1 = readl(sport->port.membase + UCR1);
2269 sport->ucr2 = readl(sport->port.membase + UCR2);
2270 sport->ucr3 = readl(sport->port.membase + UCR3);
2271 sport->ucr4 = readl(sport->port.membase + UCR4);
2272 sport->ufcr = readl(sport->port.membase + UFCR);
2273
Lukas Wunner743f93f2017-11-24 23:26:40 +01002274 uart_get_rs485_mode(&pdev->dev, &sport->port.rs485);
2275
Lukas Wunnerb8f3bff2017-11-24 23:26:40 +01002276 if (sport->port.rs485.flags & SER_RS485_ENABLED &&
phil eichinger5d7f77e2018-02-19 10:24:15 +01002277 (!sport->have_rtscts && !sport->have_rtsgpio))
Lukas Wunnerb8f3bff2017-11-24 23:26:40 +01002278 dev_err(&pdev->dev, "no RTS control, disabling rs485\n");
2279
Stefan Agner6d215f82018-04-19 17:39:16 +02002280 /*
2281 * If using the i.MX UART RTS/CTS control then the RTS (CTS_B)
2282 * signal cannot be set low during transmission in case the
2283 * receiver is off (limitation of the i.MX UART IP).
2284 */
2285 if (sport->port.rs485.flags & SER_RS485_ENABLED &&
2286 sport->have_rtscts && !sport->have_rtsgpio &&
2287 (!(sport->port.rs485.flags & SER_RS485_RTS_ON_SEND) &&
2288 !(sport->port.rs485.flags & SER_RS485_RX_DURING_TX)))
2289 dev_err(&pdev->dev,
2290 "low-active RTS not possible when receiver is off, enabling receiver\n");
2291
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002292 imx_uart_rs485_config(&sport->port, &sport->port.rs485);
Lukas Wunnerb8f3bff2017-11-24 23:26:40 +01002293
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002294 /* Disable interrupts before requesting them */
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01002295 ucr1 = imx_uart_readl(sport, UCR1);
2296 ucr1 &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002297 UCR1_TXMPTYEN | UCR1_RTSDEN);
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01002298 imx_uart_writel(sport, ucr1, UCR1);
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002299
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002300 if (!imx_uart_is_imx1(sport) && sport->dte_mode) {
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002301 /*
2302 * The DCEDTE bit changes the direction of DSR, DCD, DTR and RI
2303 * and influences if UCR3_RI and UCR3_DCD changes the level of RI
2304 * and DCD (when they are outputs) or enables the respective
2305 * irqs. So set this bit early, i.e. before requesting irqs.
2306 */
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01002307 u32 ufcr = imx_uart_readl(sport, UFCR);
2308 if (!(ufcr & UFCR_DCEDTE))
2309 imx_uart_writel(sport, ufcr | UFCR_DCEDTE, UFCR);
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002310
2311 /*
2312 * Disable UCR3_RI and UCR3_DCD irqs. They are also not
2313 * enabled later because they cannot be cleared
2314 * (confirmed on i.MX25) which makes them unusable.
2315 */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002316 imx_uart_writel(sport,
2317 IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP | UCR3_DSR,
2318 UCR3);
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002319
2320 } else {
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01002321 u32 ucr3 = UCR3_DSR;
2322 u32 ufcr = imx_uart_readl(sport, UFCR);
2323 if (ufcr & UFCR_DCEDTE)
2324 imx_uart_writel(sport, ufcr & ~UFCR_DCEDTE, UFCR);
Uwe Kleine-König6df765d2017-05-24 21:38:46 +02002325
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002326 if (!imx_uart_is_imx1(sport))
Uwe Kleine-König6df765d2017-05-24 21:38:46 +02002327 ucr3 |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002328 imx_uart_writel(sport, ucr3, UCR3);
Uwe Kleine-Könige61c38d2017-04-04 11:18:51 +02002329 }
2330
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002331 clk_disable_unprepare(sport->clk_ipg);
2332
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002333 /*
2334 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2335 * chips only have one interrupt.
2336 */
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002337 if (txirq > 0) {
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002338 ret = devm_request_irq(&pdev->dev, rxirq, imx_uart_rxint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002339 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002340 if (ret) {
2341 dev_err(&pdev->dev, "failed to request rx irq: %d\n",
2342 ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002343 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002344 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002345
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002346 ret = devm_request_irq(&pdev->dev, txirq, imx_uart_txint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002347 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002348 if (ret) {
2349 dev_err(&pdev->dev, "failed to request tx irq: %d\n",
2350 ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002351 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002352 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002353 } else {
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002354 ret = devm_request_irq(&pdev->dev, rxirq, imx_uart_int, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002355 dev_name(&pdev->dev), sport);
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002356 if (ret) {
2357 dev_err(&pdev->dev, "failed to request irq: %d\n", ret);
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002358 return ret;
Uwe Kleine-König1e512d42016-09-08 14:27:53 +02002359 }
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002360 }
2361
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002362 imx_uart_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01002363
Richard Zhao0a86a862012-09-18 16:14:58 +08002364 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002365
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002366 return uart_add_one_port(&imx_uart_uart_driver, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367}
2368
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002369static int imx_uart_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002370{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002371 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002373 return uart_remove_one_port(&imx_uart_uart_driver, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374}
2375
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002376static void imx_uart_restore_context(struct imx_port *sport)
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002377{
2378 if (!sport->context_saved)
2379 return;
2380
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002381 imx_uart_writel(sport, sport->saved_reg[4], UFCR);
2382 imx_uart_writel(sport, sport->saved_reg[5], UESC);
2383 imx_uart_writel(sport, sport->saved_reg[6], UTIM);
2384 imx_uart_writel(sport, sport->saved_reg[7], UBIR);
2385 imx_uart_writel(sport, sport->saved_reg[8], UBMR);
2386 imx_uart_writel(sport, sport->saved_reg[9], IMX21_UTS);
2387 imx_uart_writel(sport, sport->saved_reg[0], UCR1);
2388 imx_uart_writel(sport, sport->saved_reg[1] | UCR2_SRST, UCR2);
2389 imx_uart_writel(sport, sport->saved_reg[2], UCR3);
2390 imx_uart_writel(sport, sport->saved_reg[3], UCR4);
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002391 sport->context_saved = false;
2392}
2393
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002394static void imx_uart_save_context(struct imx_port *sport)
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002395{
2396 /* Save necessary regs */
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002397 sport->saved_reg[0] = imx_uart_readl(sport, UCR1);
2398 sport->saved_reg[1] = imx_uart_readl(sport, UCR2);
2399 sport->saved_reg[2] = imx_uart_readl(sport, UCR3);
2400 sport->saved_reg[3] = imx_uart_readl(sport, UCR4);
2401 sport->saved_reg[4] = imx_uart_readl(sport, UFCR);
2402 sport->saved_reg[5] = imx_uart_readl(sport, UESC);
2403 sport->saved_reg[6] = imx_uart_readl(sport, UTIM);
2404 sport->saved_reg[7] = imx_uart_readl(sport, UBIR);
2405 sport->saved_reg[8] = imx_uart_readl(sport, UBMR);
2406 sport->saved_reg[9] = imx_uart_readl(sport, IMX21_UTS);
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002407 sport->context_saved = true;
2408}
2409
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002410static void imx_uart_enable_wakeup(struct imx_port *sport, bool on)
Eduardo Valentin189550b2015-08-11 10:21:21 -07002411{
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01002412 u32 ucr3;
Eduardo Valentin189550b2015-08-11 10:21:21 -07002413
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01002414 ucr3 = imx_uart_readl(sport, UCR3);
Martin Kaiser09df0b32018-01-05 17:46:43 +01002415 if (on) {
Uwe Kleine-König27c84422018-03-02 11:07:19 +01002416 imx_uart_writel(sport, USR1_AWAKE, USR1);
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01002417 ucr3 |= UCR3_AWAKEN;
2418 } else {
2419 ucr3 &= ~UCR3_AWAKEN;
Martin Kaiser09df0b32018-01-05 17:46:43 +01002420 }
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01002421 imx_uart_writel(sport, ucr3, UCR3);
Eduardo Valentinbc857342015-08-11 10:21:22 -07002422
Fabio Estevam38b1f0f2018-01-04 15:58:34 -02002423 if (sport->have_rtscts) {
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01002424 u32 ucr1 = imx_uart_readl(sport, UCR1);
Fabio Estevam38b1f0f2018-01-04 15:58:34 -02002425 if (on)
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01002426 ucr1 |= UCR1_RTSDEN;
Fabio Estevam38b1f0f2018-01-04 15:58:34 -02002427 else
Uwe Kleine-König4444dcf2018-03-02 11:07:23 +01002428 ucr1 &= ~UCR1_RTSDEN;
2429 imx_uart_writel(sport, ucr1, UCR1);
Fabio Estevam38b1f0f2018-01-04 15:58:34 -02002430 }
Eduardo Valentin189550b2015-08-11 10:21:21 -07002431}
2432
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002433static int imx_uart_suspend_noirq(struct device *dev)
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002434{
Wolfram Sanga406c4b2018-04-19 16:06:23 +02002435 struct imx_port *sport = dev_get_drvdata(dev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002436
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002437 imx_uart_save_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002438
2439 clk_disable(sport->clk_ipg);
2440
2441 return 0;
2442}
2443
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002444static int imx_uart_resume_noirq(struct device *dev)
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002445{
Wolfram Sanga406c4b2018-04-19 16:06:23 +02002446 struct imx_port *sport = dev_get_drvdata(dev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002447 int ret;
2448
2449 ret = clk_enable(sport->clk_ipg);
2450 if (ret)
2451 return ret;
2452
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002453 imx_uart_restore_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002454
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002455 return 0;
2456}
2457
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002458static int imx_uart_suspend(struct device *dev)
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002459{
Wolfram Sanga406c4b2018-04-19 16:06:23 +02002460 struct imx_port *sport = dev_get_drvdata(dev);
Martin Kaiser09df0b32018-01-05 17:46:43 +01002461 int ret;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002462
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002463 uart_suspend_port(&imx_uart_uart_driver, &sport->port);
Maxim Yu. Osipov81b289c2017-08-14 16:27:49 +02002464 disable_irq(sport->port.irq);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002465
Martin Kaiser09df0b32018-01-05 17:46:43 +01002466 ret = clk_prepare_enable(sport->clk_ipg);
2467 if (ret)
2468 return ret;
2469
2470 /* enable wakeup from i.MX UART */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002471 imx_uart_enable_wakeup(sport, true);
Martin Kaiser09df0b32018-01-05 17:46:43 +01002472
2473 return 0;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002474}
2475
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002476static int imx_uart_resume(struct device *dev)
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002477{
Wolfram Sanga406c4b2018-04-19 16:06:23 +02002478 struct imx_port *sport = dev_get_drvdata(dev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002479
2480 /* disable wakeup from i.MX UART */
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002481 imx_uart_enable_wakeup(sport, false);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002482
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002483 uart_resume_port(&imx_uart_uart_driver, &sport->port);
Maxim Yu. Osipov81b289c2017-08-14 16:27:49 +02002484 enable_irq(sport->port.irq);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002485
Martin Kaiser09df0b32018-01-05 17:46:43 +01002486 clk_disable_unprepare(sport->clk_ipg);
Martin Fuzzey29add682016-01-05 16:53:31 +01002487
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002488 return 0;
2489}
2490
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002491static int imx_uart_freeze(struct device *dev)
Philipp Zabel94be6d72017-11-01 13:51:41 +01002492{
Wolfram Sanga406c4b2018-04-19 16:06:23 +02002493 struct imx_port *sport = dev_get_drvdata(dev);
Philipp Zabel94be6d72017-11-01 13:51:41 +01002494
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002495 uart_suspend_port(&imx_uart_uart_driver, &sport->port);
Philipp Zabel94be6d72017-11-01 13:51:41 +01002496
Martin Kaiser09df0b32018-01-05 17:46:43 +01002497 return clk_prepare_enable(sport->clk_ipg);
Philipp Zabel94be6d72017-11-01 13:51:41 +01002498}
2499
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002500static int imx_uart_thaw(struct device *dev)
Philipp Zabel94be6d72017-11-01 13:51:41 +01002501{
Wolfram Sanga406c4b2018-04-19 16:06:23 +02002502 struct imx_port *sport = dev_get_drvdata(dev);
Philipp Zabel94be6d72017-11-01 13:51:41 +01002503
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002504 uart_resume_port(&imx_uart_uart_driver, &sport->port);
Philipp Zabel94be6d72017-11-01 13:51:41 +01002505
Martin Kaiser09df0b32018-01-05 17:46:43 +01002506 clk_disable_unprepare(sport->clk_ipg);
Philipp Zabel94be6d72017-11-01 13:51:41 +01002507
2508 return 0;
2509}
2510
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002511static const struct dev_pm_ops imx_uart_pm_ops = {
2512 .suspend_noirq = imx_uart_suspend_noirq,
2513 .resume_noirq = imx_uart_resume_noirq,
2514 .freeze_noirq = imx_uart_suspend_noirq,
2515 .restore_noirq = imx_uart_resume_noirq,
2516 .suspend = imx_uart_suspend,
2517 .resume = imx_uart_resume,
2518 .freeze = imx_uart_freeze,
2519 .thaw = imx_uart_thaw,
2520 .restore = imx_uart_thaw,
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002521};
2522
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002523static struct platform_driver imx_uart_platform_driver = {
2524 .probe = imx_uart_probe,
2525 .remove = imx_uart_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002526
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002527 .id_table = imx_uart_devtype,
2528 .driver = {
2529 .name = "imx-uart",
Shawn Guo22698aa2011-06-25 02:04:34 +08002530 .of_match_table = imx_uart_dt_ids,
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002531 .pm = &imx_uart_pm_ops,
Russell King3ae5eae2005-11-09 22:32:44 +00002532 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002533};
2534
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002535static int __init imx_uart_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536{
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002537 int ret = uart_register_driver(&imx_uart_uart_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538
Linus Torvalds1da177e2005-04-16 15:20:36 -07002539 if (ret)
2540 return ret;
2541
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002542 ret = platform_driver_register(&imx_uart_platform_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002543 if (ret != 0)
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002544 uart_unregister_driver(&imx_uart_uart_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01002546 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002547}
2548
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002549static void __exit imx_uart_exit(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550{
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002551 platform_driver_unregister(&imx_uart_platform_driver);
2552 uart_unregister_driver(&imx_uart_uart_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553}
2554
Uwe Kleine-König9d1a50a2018-03-02 11:07:30 +01002555module_init(imx_uart_init);
2556module_exit(imx_uart_exit);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002557
2558MODULE_AUTHOR("Sascha Hauer");
2559MODULE_DESCRIPTION("IMX generic serial port driver");
2560MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07002561MODULE_ALIAS("platform:imx-uart");