Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights |
| 3 | * reserved. |
| 4 | * |
| 5 | * This software is available to you under a choice of one of two |
| 6 | * licenses. You may choose to be licensed under the terms of the GNU |
| 7 | * General Public License (GPL) Version 2, available from the file |
| 8 | * COPYING in the main directory of this source tree, or the NetLogic |
| 9 | * license below: |
| 10 | * |
| 11 | * Redistribution and use in source and binary forms, with or without |
| 12 | * modification, are permitted provided that the following conditions |
| 13 | * are met: |
| 14 | * |
| 15 | * 1. Redistributions of source code must retain the above copyright |
| 16 | * notice, this list of conditions and the following disclaimer. |
| 17 | * 2. Redistributions in binary form must reproduce the above copyright |
| 18 | * notice, this list of conditions and the following disclaimer in |
| 19 | * the documentation and/or other materials provided with the |
| 20 | * distribution. |
| 21 | * |
| 22 | * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR |
| 23 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED |
| 24 | * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 25 | * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE |
| 26 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 27 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 28 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR |
| 29 | * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, |
| 30 | * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE |
| 31 | * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN |
| 32 | * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 33 | */ |
| 34 | |
| 35 | #include <linux/kernel.h> |
| 36 | #include <linux/delay.h> |
| 37 | #include <linux/init.h> |
| 38 | #include <linux/smp.h> |
| 39 | #include <linux/irq.h> |
| 40 | |
| 41 | #include <asm/mmu_context.h> |
| 42 | |
| 43 | #include <asm/netlogic/interrupt.h> |
| 44 | #include <asm/netlogic/mips-extns.h> |
Jayachandran C | 0c96540 | 2011-11-11 17:08:29 +0530 | [diff] [blame] | 45 | #include <asm/netlogic/haldefs.h> |
| 46 | #include <asm/netlogic/common.h> |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 47 | |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 48 | #if defined(CONFIG_CPU_XLP) |
| 49 | #include <asm/netlogic/xlp-hal/iomap.h> |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 50 | #include <asm/netlogic/xlp-hal/xlp.h> |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 51 | #include <asm/netlogic/xlp-hal/pic.h> |
| 52 | #elif defined(CONFIG_CPU_XLR) |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 53 | #include <asm/netlogic/xlr/iomap.h> |
| 54 | #include <asm/netlogic/xlr/pic.h> |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 55 | #include <asm/netlogic/xlr/xlr.h> |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 56 | #else |
| 57 | #error "Unknown CPU" |
| 58 | #endif |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 59 | |
Jayachandran C | 0c96540 | 2011-11-11 17:08:29 +0530 | [diff] [blame] | 60 | void nlm_send_ipi_single(int logical_cpu, unsigned int action) |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 61 | { |
Jayachandran C | 77ae798 | 2012-10-31 12:01:39 +0000 | [diff] [blame] | 62 | int cpu, node; |
| 63 | uint64_t picbase; |
| 64 | |
| 65 | cpu = cpu_logical_map(logical_cpu); |
Jayachandran C | 98d4884 | 2013-12-21 16:52:26 +0530 | [diff] [blame] | 66 | node = nlm_cpuid_to_node(cpu); |
Jayachandran C | 77ae798 | 2012-10-31 12:01:39 +0000 | [diff] [blame] | 67 | picbase = nlm_get_node(node)->picbase; |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 68 | |
| 69 | if (action & SMP_CALL_FUNCTION) |
Jayachandran C | 77ae798 | 2012-10-31 12:01:39 +0000 | [diff] [blame] | 70 | nlm_pic_send_ipi(picbase, cpu, IRQ_IPI_SMP_FUNCTION, 0); |
Jayachandran C | 0c96540 | 2011-11-11 17:08:29 +0530 | [diff] [blame] | 71 | if (action & SMP_RESCHEDULE_YOURSELF) |
Jayachandran C | 77ae798 | 2012-10-31 12:01:39 +0000 | [diff] [blame] | 72 | nlm_pic_send_ipi(picbase, cpu, IRQ_IPI_SMP_RESCHEDULE, 0); |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 73 | } |
| 74 | |
| 75 | void nlm_send_ipi_mask(const struct cpumask *mask, unsigned int action) |
| 76 | { |
| 77 | int cpu; |
| 78 | |
| 79 | for_each_cpu(cpu, mask) { |
Jayachandran C | 0c96540 | 2011-11-11 17:08:29 +0530 | [diff] [blame] | 80 | nlm_send_ipi_single(cpu, action); |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 81 | } |
| 82 | } |
| 83 | |
| 84 | /* IRQ_IPI_SMP_FUNCTION Handler */ |
| 85 | void nlm_smp_function_ipi_handler(unsigned int irq, struct irq_desc *desc) |
| 86 | { |
Jayachandran C | 220d912 | 2013-01-14 15:11:54 +0000 | [diff] [blame] | 87 | clear_c0_eimr(irq); |
| 88 | ack_c0_eirr(irq); |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 89 | smp_call_function_interrupt(); |
Jayachandran C | 220d912 | 2013-01-14 15:11:54 +0000 | [diff] [blame] | 90 | set_c0_eimr(irq); |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 91 | } |
| 92 | |
| 93 | /* IRQ_IPI_SMP_RESCHEDULE handler */ |
| 94 | void nlm_smp_resched_ipi_handler(unsigned int irq, struct irq_desc *desc) |
| 95 | { |
Jayachandran C | 220d912 | 2013-01-14 15:11:54 +0000 | [diff] [blame] | 96 | clear_c0_eimr(irq); |
| 97 | ack_c0_eirr(irq); |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 98 | scheduler_ipi(); |
Jayachandran C | 220d912 | 2013-01-14 15:11:54 +0000 | [diff] [blame] | 99 | set_c0_eimr(irq); |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 100 | } |
| 101 | |
| 102 | /* |
| 103 | * Called before going into mips code, early cpu init |
| 104 | */ |
Jayachandran C | 0c96540 | 2011-11-11 17:08:29 +0530 | [diff] [blame] | 105 | void nlm_early_init_secondary(int cpu) |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 106 | { |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 107 | change_c0_config(CONF_CM_CMASK, 0x3); |
Jayachandran C | 65040e2 | 2011-11-16 00:21:28 +0000 | [diff] [blame] | 108 | #ifdef CONFIG_CPU_XLP |
Jayachandran C | 5b6ff35 | 2013-08-11 14:43:55 +0530 | [diff] [blame] | 109 | xlp_mmu_init(); |
Jayachandran C | 0c96540 | 2011-11-11 17:08:29 +0530 | [diff] [blame] | 110 | #endif |
Jayachandran C | 77ae798 | 2012-10-31 12:01:39 +0000 | [diff] [blame] | 111 | write_c0_ebase(nlm_current_node()->ebase); |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 112 | } |
| 113 | |
| 114 | /* |
| 115 | * Code to run on secondary just after probing the CPU |
| 116 | */ |
Paul Gortmaker | 078a55f | 2013-06-18 13:38:59 +0000 | [diff] [blame] | 117 | static void nlm_init_secondary(void) |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 118 | { |
Jayachandran C | 3854174 | 2012-10-31 12:01:41 +0000 | [diff] [blame] | 119 | int hwtid; |
| 120 | |
| 121 | hwtid = hard_smp_processor_id(); |
| 122 | current_cpu_data.core = hwtid / NLM_THREADS_PER_CORE; |
Ganesan Ramalingam | ed21cfe | 2012-10-31 12:01:42 +0000 | [diff] [blame] | 123 | nlm_percpu_init(hwtid); |
Jayachandran C | 3854174 | 2012-10-31 12:01:41 +0000 | [diff] [blame] | 124 | nlm_smp_irq_init(hwtid); |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 125 | } |
| 126 | |
Hillf Danton | b3ea581 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 127 | void nlm_prepare_cpus(unsigned int max_cpus) |
| 128 | { |
| 129 | /* declare we are SMT capable */ |
| 130 | smp_num_siblings = nlm_threads_per_core; |
| 131 | } |
| 132 | |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 133 | void nlm_smp_finish(void) |
| 134 | { |
Jayachandran C | 39263ee | 2011-06-07 03:14:12 +0530 | [diff] [blame] | 135 | local_irq_enable(); |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 136 | } |
| 137 | |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 138 | /* |
| 139 | * Boot all other cpus in the system, initialize them, and bring them into |
| 140 | * the boot function |
| 141 | */ |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 142 | unsigned long nlm_next_gp; |
| 143 | unsigned long nlm_next_sp; |
Jayachandran C | 62b734d | 2013-03-23 17:27:55 +0000 | [diff] [blame] | 144 | static cpumask_t phys_cpu_present_mask; |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 145 | |
| 146 | void nlm_boot_secondary(int logical_cpu, struct task_struct *idle) |
| 147 | { |
Jayachandran C | 77ae798 | 2012-10-31 12:01:39 +0000 | [diff] [blame] | 148 | int cpu, node; |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 149 | |
Jayachandran C | 77ae798 | 2012-10-31 12:01:39 +0000 | [diff] [blame] | 150 | cpu = cpu_logical_map(logical_cpu); |
Jayachandran C | 98d4884 | 2013-12-21 16:52:26 +0530 | [diff] [blame] | 151 | node = nlm_cpuid_to_node(logical_cpu); |
Jayachandran C | 77ae798 | 2012-10-31 12:01:39 +0000 | [diff] [blame] | 152 | nlm_next_sp = (unsigned long)__KSTK_TOS(idle); |
| 153 | nlm_next_gp = (unsigned long)task_thread_info(idle); |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 154 | |
Jayachandran C | 77ae798 | 2012-10-31 12:01:39 +0000 | [diff] [blame] | 155 | /* barrier for sp/gp store above */ |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 156 | __sync(); |
Jayachandran C | 77ae798 | 2012-10-31 12:01:39 +0000 | [diff] [blame] | 157 | nlm_pic_send_ipi(nlm_get_node(node)->picbase, cpu, 1, 1); /* NMI */ |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 158 | } |
| 159 | |
| 160 | void __init nlm_smp_setup(void) |
| 161 | { |
| 162 | unsigned int boot_cpu; |
Jayachandran C | 98d4884 | 2013-12-21 16:52:26 +0530 | [diff] [blame] | 163 | int num_cpus, i, ncore, node; |
Jayachandran C | 919f9ab | 2013-06-10 06:41:04 +0000 | [diff] [blame] | 164 | volatile u32 *cpu_ready = nlm_get_boot_data(BOOT_CPU_READY); |
Jayachandran C | 62b734d | 2013-03-23 17:27:55 +0000 | [diff] [blame] | 165 | char buf[64]; |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 166 | |
| 167 | boot_cpu = hard_smp_processor_id(); |
Jayachandran C | 62b734d | 2013-03-23 17:27:55 +0000 | [diff] [blame] | 168 | cpumask_clear(&phys_cpu_present_mask); |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 169 | |
Jayachandran C | 62b734d | 2013-03-23 17:27:55 +0000 | [diff] [blame] | 170 | cpumask_set_cpu(boot_cpu, &phys_cpu_present_mask); |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 171 | __cpu_number_map[boot_cpu] = 0; |
| 172 | __cpu_logical_map[0] = boot_cpu; |
Rusty Russell | 0b5f9c0 | 2012-03-29 15:38:30 +1030 | [diff] [blame] | 173 | set_cpu_possible(0, true); |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 174 | |
| 175 | num_cpus = 1; |
| 176 | for (i = 0; i < NR_CPUS; i++) { |
Hillf Danton | b278896 | 2011-09-24 02:29:54 +0200 | [diff] [blame] | 177 | /* |
Jayachandran C | 919f9ab | 2013-06-10 06:41:04 +0000 | [diff] [blame] | 178 | * cpu_ready array is not set for the boot_cpu, |
Jayachandran C | 0c96540 | 2011-11-11 17:08:29 +0530 | [diff] [blame] | 179 | * it is only set for ASPs (see smpboot.S) |
Hillf Danton | b278896 | 2011-09-24 02:29:54 +0200 | [diff] [blame] | 180 | */ |
Jayachandran C | 919f9ab | 2013-06-10 06:41:04 +0000 | [diff] [blame] | 181 | if (cpu_ready[i]) { |
Jayachandran C | 62b734d | 2013-03-23 17:27:55 +0000 | [diff] [blame] | 182 | cpumask_set_cpu(i, &phys_cpu_present_mask); |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 183 | __cpu_number_map[i] = num_cpus; |
| 184 | __cpu_logical_map[num_cpus] = i; |
Rusty Russell | 0b5f9c0 | 2012-03-29 15:38:30 +1030 | [diff] [blame] | 185 | set_cpu_possible(num_cpus, true); |
Jayachandran C | 98d4884 | 2013-12-21 16:52:26 +0530 | [diff] [blame] | 186 | node = nlm_cpuid_to_node(i); |
| 187 | cpumask_set_cpu(num_cpus, &nlm_get_node(node)->cpumask); |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 188 | ++num_cpus; |
| 189 | } |
| 190 | } |
| 191 | |
Jayachandran C | 62b734d | 2013-03-23 17:27:55 +0000 | [diff] [blame] | 192 | cpumask_scnprintf(buf, ARRAY_SIZE(buf), &phys_cpu_present_mask); |
| 193 | pr_info("Physical CPU mask: %s\n", buf); |
| 194 | cpumask_scnprintf(buf, ARRAY_SIZE(buf), cpu_possible_mask); |
| 195 | pr_info("Possible CPU mask: %s\n", buf); |
| 196 | |
Jayachandran C | 2e240dd | 2014-05-09 16:34:54 +0530 | [diff] [blame^] | 197 | /* check with the cores we have woken up */ |
Jayachandran C | 77ae798 | 2012-10-31 12:01:39 +0000 | [diff] [blame] | 198 | for (ncore = 0, i = 0; i < NLM_NR_NODES; i++) |
| 199 | ncore += hweight32(nlm_get_node(i)->coremask); |
| 200 | |
Jayachandran C | 77ae798 | 2012-10-31 12:01:39 +0000 | [diff] [blame] | 201 | pr_info("Detected (%dc%dt) %d Slave CPU(s)\n", ncore, |
| 202 | nlm_threads_per_core, num_cpus); |
Jayachandran C | 62b734d | 2013-03-23 17:27:55 +0000 | [diff] [blame] | 203 | |
| 204 | /* switch NMI handler to boot CPUs */ |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 205 | nlm_set_nmi_handler(nlm_boot_secondary_cpus); |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 206 | } |
| 207 | |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame] | 208 | static int nlm_parse_cpumask(cpumask_t *wakeup_mask) |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 209 | { |
| 210 | uint32_t core0_thr_mask, core_thr_mask; |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame] | 211 | int threadmode, i, j; |
Jayachandran C | 2e240dd | 2014-05-09 16:34:54 +0530 | [diff] [blame^] | 212 | char buf[64]; |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 213 | |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame] | 214 | core0_thr_mask = 0; |
Jayachandran C | 77ae798 | 2012-10-31 12:01:39 +0000 | [diff] [blame] | 215 | for (i = 0; i < NLM_THREADS_PER_CORE; i++) |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame] | 216 | if (cpumask_test_cpu(i, wakeup_mask)) |
| 217 | core0_thr_mask |= (1 << i); |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 218 | switch (core0_thr_mask) { |
| 219 | case 1: |
| 220 | nlm_threads_per_core = 1; |
| 221 | threadmode = 0; |
| 222 | break; |
| 223 | case 3: |
| 224 | nlm_threads_per_core = 2; |
| 225 | threadmode = 2; |
| 226 | break; |
| 227 | case 0xf: |
| 228 | nlm_threads_per_core = 4; |
| 229 | threadmode = 3; |
| 230 | break; |
| 231 | default: |
| 232 | goto unsupp; |
| 233 | } |
| 234 | |
| 235 | /* Verify other cores CPU masks */ |
Jayachandran C | 77ae798 | 2012-10-31 12:01:39 +0000 | [diff] [blame] | 236 | for (i = 0; i < NR_CPUS; i += NLM_THREADS_PER_CORE) { |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame] | 237 | core_thr_mask = 0; |
Jayachandran C | 77ae798 | 2012-10-31 12:01:39 +0000 | [diff] [blame] | 238 | for (j = 0; j < NLM_THREADS_PER_CORE; j++) |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame] | 239 | if (cpumask_test_cpu(i + j, wakeup_mask)) |
| 240 | core_thr_mask |= (1 << j); |
| 241 | if (core_thr_mask != 0 && core_thr_mask != core0_thr_mask) |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 242 | goto unsupp; |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 243 | } |
| 244 | return threadmode; |
| 245 | |
| 246 | unsupp: |
Jayachandran C | 2e240dd | 2014-05-09 16:34:54 +0530 | [diff] [blame^] | 247 | cpumask_scnprintf(buf, ARRAY_SIZE(buf), wakeup_mask); |
| 248 | panic("Unsupported CPU mask %s", buf); |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 249 | return 0; |
| 250 | } |
| 251 | |
Paul Gortmaker | 078a55f | 2013-06-18 13:38:59 +0000 | [diff] [blame] | 252 | int nlm_wakeup_secondary_cpus(void) |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 253 | { |
Jayachandran C | 53c8321 | 2013-06-10 06:41:03 +0000 | [diff] [blame] | 254 | u32 *reset_data; |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 255 | int threadmode; |
| 256 | |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 257 | /* verify the mask and setup core config variables */ |
Jayachandran C | 2a37b1a | 2012-10-31 12:01:37 +0000 | [diff] [blame] | 258 | threadmode = nlm_parse_cpumask(&nlm_cpumask); |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 259 | |
| 260 | /* Setup CPU init parameters */ |
Jayachandran C | 53c8321 | 2013-06-10 06:41:03 +0000 | [diff] [blame] | 261 | reset_data = nlm_get_boot_data(BOOT_THREAD_MODE); |
| 262 | *reset_data = threadmode; |
Jayachandran C | 66d2998 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 263 | |
| 264 | #ifdef CONFIG_CPU_XLP |
| 265 | xlp_wakeup_secondary_cpus(); |
| 266 | #else |
| 267 | xlr_wakeup_secondary_cpus(); |
| 268 | #endif |
| 269 | return 0; |
| 270 | } |
| 271 | |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 272 | struct plat_smp_ops nlm_smp_ops = { |
| 273 | .send_ipi_single = nlm_send_ipi_single, |
| 274 | .send_ipi_mask = nlm_send_ipi_mask, |
| 275 | .init_secondary = nlm_init_secondary, |
| 276 | .smp_finish = nlm_smp_finish, |
Jayachandran C | 5c6425067 | 2011-05-07 01:36:40 +0530 | [diff] [blame] | 277 | .boot_secondary = nlm_boot_secondary, |
| 278 | .smp_setup = nlm_smp_setup, |
| 279 | .prepare_cpus = nlm_prepare_cpus, |
| 280 | }; |