blob: 42193f2066025c67394ae57f995e249fa3f9e6f7 [file] [log] [blame]
Avi Kivity03909182010-04-21 16:08:20 +03001The x86 kvm shadow mmu
2======================
3
4The mmu (in arch/x86/kvm, files mmu.[ch] and paging_tmpl.h) is responsible
5for presenting a standard x86 mmu to the guest, while translating guest
6physical addresses to host physical addresses.
7
8The mmu code attempts to satisfy the following requirements:
9
10- correctness: the guest should not be able to determine that it is running
11 on an emulated mmu except for timing (we attempt to comply
12 with the specification, not emulate the characteristics of
13 a particular implementation such as tlb size)
14- security: the guest must not be able to touch host memory not assigned
15 to it
16- performance: minimize the performance penalty imposed by the mmu
17- scaling: need to scale to large memory and large vcpu guests
18- hardware: support the full range of x86 virtualization hardware
19- integration: Linux memory management code must be in control of guest memory
20 so that swapping, page migration, page merging, transparent
21 hugepages, and similar features work without change
22- dirty tracking: report writes to guest memory to enable live migration
23 and framebuffer-based displays
24- footprint: keep the amount of pinned kernel memory low (most memory
25 should be shrinkable)
Lucas De Marchi25985ed2011-03-30 22:57:33 -030026- reliability: avoid multipage or GFP_ATOMIC allocations
Avi Kivity03909182010-04-21 16:08:20 +030027
28Acronyms
29========
30
31pfn host page frame number
32hpa host physical address
33hva host virtual address
34gfn guest frame number
35gpa guest physical address
36gva guest virtual address
37ngpa nested guest physical address
38ngva nested guest virtual address
39pte page table entry (used also to refer generically to paging structure
40 entries)
41gpte guest pte (referring to gfns)
42spte shadow pte (referring to pfns)
43tdp two dimensional paging (vendor neutral term for NPT and EPT)
44
45Virtual and real hardware supported
46===================================
47
48The mmu supports first-generation mmu hardware, which allows an atomic switch
49of the current paging mode and cr3 during guest entry, as well as
50two-dimensional paging (AMD's NPT and Intel's EPT). The emulated hardware
51it exposes is the traditional 2/3/4 level x86 mmu, with support for global
52pages, pae, pse, pse36, cr0.wp, and 1GB pages. Work is in progress to support
53exposing NPT capable hardware on NPT capable hosts.
54
55Translation
56===========
57
58The primary job of the mmu is to program the processor's mmu to translate
59addresses for the guest. Different translations are required at different
60times:
61
62- when guest paging is disabled, we translate guest physical addresses to
63 host physical addresses (gpa->hpa)
64- when guest paging is enabled, we translate guest virtual addresses, to
65 guest physical addresses, to host physical addresses (gva->gpa->hpa)
66- when the guest launches a guest of its own, we translate nested guest
67 virtual addresses, to nested guest physical addresses, to guest physical
68 addresses, to host physical addresses (ngva->ngpa->gpa->hpa)
69
70The primary challenge is to encode between 1 and 3 translations into hardware
71that support only 1 (traditional) and 2 (tdp) translations. When the
72number of required translations matches the hardware, the mmu operates in
73direct mode; otherwise it operates in shadow mode (see below).
74
75Memory
76======
77
Avi Kivityc4bd09b2010-04-26 11:59:21 +030078Guest memory (gpa) is part of the user address space of the process that is
79using kvm. Userspace defines the translation between guest addresses and user
Jason Wang21bbe182010-06-17 16:49:22 +080080addresses (gpa->hva); note that two gpas may alias to the same hva, but not
Avi Kivity03909182010-04-21 16:08:20 +030081vice versa.
82
Jason Wang21bbe182010-06-17 16:49:22 +080083These hvas may be backed using any method available to the host: anonymous
Avi Kivity03909182010-04-21 16:08:20 +030084memory, file backed memory, and device memory. Memory might be paged by the
85host at any time.
86
87Events
88======
89
90The mmu is driven by events, some from the guest, some from the host.
91
92Guest generated events:
93- writes to control registers (especially cr3)
94- invlpg/invlpga instruction execution
95- access to missing or protected translations
96
97Host generated events:
98- changes in the gpa->hpa translation (either through gpa->hva changes or
99 through hva->hpa changes)
100- memory pressure (the shrinker)
101
102Shadow pages
103============
104
105The principal data structure is the shadow page, 'struct kvm_mmu_page'. A
106shadow page contains 512 sptes, which can be either leaf or nonleaf sptes. A
107shadow page may contain a mix of leaf and nonleaf sptes.
108
109A nonleaf spte allows the hardware mmu to reach the leaf pages and
110is not related to a translation directly. It points to other shadow pages.
111
112A leaf spte corresponds to either one or two translations encoded into
113one paging structure entry. These are always the lowest level of the
Avi Kivityc4bd09b2010-04-26 11:59:21 +0300114translation stack, with optional higher level translations left to NPT/EPT.
Avi Kivity03909182010-04-21 16:08:20 +0300115Leaf ptes point at guest pages.
116
117The following table shows translations encoded by leaf ptes, with higher-level
118translations in parentheses:
119
120 Non-nested guests:
121 nonpaging: gpa->hpa
122 paging: gva->gpa->hpa
123 paging, tdp: (gva->)gpa->hpa
124 Nested guests:
125 non-tdp: ngva->gpa->hpa (*)
126 tdp: (ngva->)ngpa->gpa->hpa
127
128(*) the guest hypervisor will encode the ngva->gpa translation into its page
129 tables if npt is not present
130
131Shadow pages contain the following information:
132 role.level:
133 The level in the shadow paging hierarchy that this shadow page belongs to.
134 1=4k sptes, 2=2M sptes, 3=1G sptes, etc.
135 role.direct:
136 If set, leaf sptes reachable from this page are for a linear range.
137 Examples include real mode translation, large guest pages backed by small
138 host pages, and gpa->hpa translations when NPT or EPT is active.
139 The linear range starts at (gfn << PAGE_SHIFT) and its size is determined
140 by role.level (2MB for first level, 1GB for second level, 0.5TB for third
141 level, 256TB for fourth level)
142 If clear, this page corresponds to a guest page table denoted by the gfn
143 field.
144 role.quadrant:
145 When role.cr4_pae=0, the guest uses 32-bit gptes while the host uses 64-bit
146 sptes. That means a guest page table contains more ptes than the host,
147 so multiple shadow pages are needed to shadow one guest page.
148 For first-level shadow pages, role.quadrant can be 0 or 1 and denotes the
149 first or second 512-gpte block in the guest page table. For second-level
150 page tables, each 32-bit gpte is converted to two 64-bit sptes
151 (since each first-level guest page is shadowed by two first-level
152 shadow pages) so role.quadrant takes values in the range 0..3. Each
153 quadrant maps 1GB virtual address space.
154 role.access:
155 Inherited guest access permissions in the form uwx. Note execute
156 permission is positive, not negative.
157 role.invalid:
158 The page is invalid and should not be used. It is a root page that is
159 currently pinned (by a cpu hardware register pointing to it); once it is
160 unpinned it will be destroyed.
161 role.cr4_pae:
162 Contains the value of cr4.pae for which the page is valid (e.g. whether
163 32-bit or 64-bit gptes are in use).
Gui Jianfeng68597622010-05-11 14:36:58 +0800164 role.nxe:
Avi Kivity03909182010-04-21 16:08:20 +0300165 Contains the value of efer.nxe for which the page is valid.
Avi Kivity3dbe1412010-05-12 11:48:18 +0300166 role.cr0_wp:
167 Contains the value of cr0.wp for which the page is valid.
Avi Kivity411c5882011-06-06 16:11:54 +0300168 role.smep_andnot_wp:
169 Contains the value of cr4.smep && !cr0.wp for which the page is valid
170 (pages for which this is true are different from other pages; see the
171 treatment of cr0.wp=0 below).
Avi Kivity03909182010-04-21 16:08:20 +0300172 gfn:
173 Either the guest page table containing the translations shadowed by this
174 page, or the base page frame for linear translations. See role.direct.
175 spt:
Avi Kivityc4bd09b2010-04-26 11:59:21 +0300176 A pageful of 64-bit sptes containing the translations for this page.
Avi Kivity03909182010-04-21 16:08:20 +0300177 Accessed by both kvm and hardware.
178 The page pointed to by spt will have its page->private pointing back
179 at the shadow page structure.
180 sptes in spt point either at guest pages, or at lower-level shadow pages.
181 Specifically, if sp1 and sp2 are shadow pages, then sp1->spt[n] may point
182 at __pa(sp2->spt). sp2 will point back at sp1 through parent_pte.
183 The spt array forms a DAG structure with the shadow page as a node, and
184 guest pages as leaves.
185 gfns:
186 An array of 512 guest frame numbers, one for each present pte. Used to
Lai Jiangshan2032a932010-05-26 16:49:59 +0800187 perform a reverse map from a pte to a gfn. When role.direct is set, any
188 element of this array can be calculated from the gfn field when used, in
189 this case, the array of gfns is not allocated. See role.direct and gfn.
Avi Kivity03909182010-04-21 16:08:20 +0300190 root_count:
191 A counter keeping track of how many hardware registers (guest cr3 or
192 pdptrs) are now pointing at the page. While this counter is nonzero, the
193 page cannot be destroyed. See role.invalid.
Xiao Guangrong6c806a72013-06-19 17:09:19 +0800194 parent_ptes:
195 The reverse mapping for the pte/ptes pointing at this page's spt. If
196 parent_ptes bit 0 is zero, only one spte points at this pages and
197 parent_ptes points at this single spte, otherwise, there exists multiple
198 sptes pointing at this page and (parent_ptes & ~0x1) points at a data
199 structure with a list of parent_ptes.
Avi Kivity03909182010-04-21 16:08:20 +0300200 unsync:
201 If true, then the translations in this page may not match the guest's
202 translation. This is equivalent to the state of the tlb when a pte is
203 changed but before the tlb entry is flushed. Accordingly, unsync ptes
204 are synchronized when the guest executes invlpg or flushes its tlb by
205 other means. Valid for leaf pages.
206 unsync_children:
207 How many sptes in the page point at pages that are unsync (or have
208 unsynchronized children).
209 unsync_child_bitmap:
210 A bitmap indicating which sptes in spt point (directly or indirectly) at
211 pages that may be unsynchronized. Used to quickly locate all unsychronized
212 pages reachable from a given page.
Xiao Guangrongaccaefe2013-06-19 17:09:20 +0800213 clear_spte_count:
214 Only present on 32-bit hosts, where a 64-bit spte cannot be written
215 atomically. The reader uses this while running out of the MMU lock
216 to detect in-progress updates and retry them until the writer has
217 finished the write.
Xiao Guangrong0cbf8e42013-06-19 17:09:21 +0800218 write_flooding_count:
219 A guest may write to a page table many times, causing a lot of
220 emulations if the page needs to be write-protected (see "Synchronized
221 and unsynchronized pages" below). Leaf pages can be unsynchronized
222 so that they do not trigger frequent emulation, but this is not
223 possible for non-leafs. This field counts the number of emulations
224 since the last time the page table was actually used; if emulation
225 is triggered too frequently on this page, KVM will unmap the page
226 to avoid emulation in the future.
Avi Kivity03909182010-04-21 16:08:20 +0300227
228Reverse map
229===========
230
231The mmu maintains a reverse mapping whereby all ptes mapping a page can be
232reached given its gfn. This is used, for example, when swapping out a page.
233
234Synchronized and unsynchronized pages
235=====================================
236
237The guest uses two events to synchronize its tlb and page tables: tlb flushes
238and page invalidations (invlpg).
239
240A tlb flush means that we need to synchronize all sptes reachable from the
241guest's cr3. This is expensive, so we keep all guest page tables write
242protected, and synchronize sptes to gptes when a gpte is written.
243
244A special case is when a guest page table is reachable from the current
245guest cr3. In this case, the guest is obliged to issue an invlpg instruction
246before using the translation. We take advantage of that by removing write
247protection from the guest page, and allowing the guest to modify it freely.
248We synchronize modified gptes when the guest invokes invlpg. This reduces
249the amount of emulation we have to do when the guest modifies multiple gptes,
250or when the a guest page is no longer used as a page table and is used for
251random guest data.
252
Avi Kivityc4bd09b2010-04-26 11:59:21 +0300253As a side effect we have to resynchronize all reachable unsynchronized shadow
Avi Kivity03909182010-04-21 16:08:20 +0300254pages on a tlb flush.
255
256
257Reaction to events
258==================
259
260- guest page fault (or npt page fault, or ept violation)
261
262This is the most complicated event. The cause of a page fault can be:
263
264 - a true guest fault (the guest translation won't allow the access) (*)
265 - access to a missing translation
266 - access to a protected translation
267 - when logging dirty pages, memory is write protected
268 - synchronized shadow pages are write protected (*)
269 - access to untranslatable memory (mmio)
270
271 (*) not applicable in direct mode
272
273Handling a page fault is performed as follows:
274
Xiao Guangrong67652ed2013-06-19 17:09:22 +0800275 - if the RSV bit of the error code is set, the page fault is caused by guest
276 accessing MMIO and cached MMIO information is available.
277 - walk shadow page table
278 - cache the information to vcpu->arch.mmio_gva, vcpu->arch.access and
279 vcpu->arch.mmio_gfn, and call the emulator
Xiao Guangrong2d49c472013-06-19 17:09:23 +0800280 - If both P bit and R/W bit of error code are set, this could possibly
281 be handled as a "fast page fault" (fixed without taking the MMU lock). See
282 the description in Documentation/virtual/kvm/locking.txt.
Avi Kivity03909182010-04-21 16:08:20 +0300283 - if needed, walk the guest page tables to determine the guest translation
284 (gva->gpa or ngpa->gpa)
285 - if permissions are insufficient, reflect the fault back to the guest
286 - determine the host page
Xiao Guangrong67652ed2013-06-19 17:09:22 +0800287 - if this is an mmio request, there is no host page; cache the info to
288 vcpu->arch.mmio_gva, vcpu->arch.access and vcpu->arch.mmio_gfn
Avi Kivity03909182010-04-21 16:08:20 +0300289 - walk the shadow page table to find the spte for the translation,
290 instantiating missing intermediate page tables as necessary
Xiao Guangrong67652ed2013-06-19 17:09:22 +0800291 - If this is an mmio request, cache the mmio info to the spte and set some
292 reserved bit on the spte (see callers of kvm_mmu_set_mmio_spte_mask)
Avi Kivity03909182010-04-21 16:08:20 +0300293 - try to unsynchronize the page
294 - if successful, we can let the guest continue and modify the gpte
295 - emulate the instruction
296 - if failed, unshadow the page and let the guest continue
297 - update any translations that were modified by the instruction
298
299invlpg handling:
300
301 - walk the shadow page hierarchy and drop affected translations
302 - try to reinstantiate the indicated translation in the hope that the
303 guest will use it in the near future
304
305Guest control register updates:
306
307- mov to cr3
308 - look up new shadow roots
309 - synchronize newly reachable shadow pages
310
311- mov to cr0/cr4/efer
312 - set up mmu context for new paging mode
313 - look up new shadow roots
314 - synchronize newly reachable shadow pages
315
316Host translation updates:
317
318 - mmu notifier called with updated hva
319 - look up affected sptes through reverse map
320 - drop (or update) translations
321
Avi Kivityec87fe22010-05-27 14:46:04 +0300322Emulating cr0.wp
323================
324
325If tdp is not enabled, the host must keep cr0.wp=1 so page write protection
326works for the guest kernel, not guest guest userspace. When the guest
327cr0.wp=1, this does not present a problem. However when the guest cr0.wp=0,
328we cannot map the permissions for gpte.u=1, gpte.w=0 to any spte (the
329semantics require allowing any guest kernel access plus user read access).
330
331We handle this by mapping the permissions to two possible sptes, depending
332on fault type:
333
334- kernel write fault: spte.u=0, spte.w=1 (allows full kernel access,
335 disallows user access)
336- read fault: spte.u=1, spte.w=0 (allows full read access, disallows kernel
337 write access)
338
339(user write faults generate a #PF)
340
Avi Kivity411c5882011-06-06 16:11:54 +0300341In the first case there is an additional complication if CR4.SMEP is
342enabled: since we've turned the page into a kernel page, the kernel may now
343execute it. We handle this by also setting spte.nx. If we get a user
344fetch or read fault, we'll change spte.u=1 and spte.nx=gpte.nx back.
345
346To prevent an spte that was converted into a kernel page with cr0.wp=0
347from being written by the kernel after cr0.wp has changed to 1, we make
348the value of cr0.wp part of the page role. This means that an spte created
349with one value of cr0.wp cannot be used when cr0.wp has a different value -
350it will simply be missed by the shadow page lookup code. A similar issue
351exists when an spte created with cr0.wp=0 and cr4.smep=0 is used after
352changing cr4.smep to 1. To avoid this, the value of !cr0.wp && cr4.smep
353is also made a part of the page role.
354
Avi Kivity316b95212010-05-27 16:44:12 +0300355Large pages
356===========
357
358The mmu supports all combinations of large and small guest and host pages.
359Supported page sizes include 4k, 2M, 4M, and 1G. 4M pages are treated as
360two separate 2M pages, on both guest and host, since the mmu always uses PAE
361paging.
362
363To instantiate a large spte, four constraints must be satisfied:
364
365- the spte must point to a large host page
366- the guest pte must be a large pte of at least equivalent size (if tdp is
Masanari Iida40e47122012-03-04 23:16:11 +0900367 enabled, there is no guest pte and this condition is satisfied)
Avi Kivity316b95212010-05-27 16:44:12 +0300368- if the spte will be writeable, the large page frame may not overlap any
369 write-protected pages
370- the guest page must be wholly contained by a single memory slot
371
372To check the last two conditions, the mmu maintains a ->write_count set of
373arrays for each memory slot and large page size. Every write protected page
374causes its write_count to be incremented, thus preventing instantiation of
375a large spte. The frames at the end of an unaligned memory slot have
Masanari Iida40e47122012-03-04 23:16:11 +0900376artificially inflated ->write_counts so they can never be instantiated.
Avi Kivity316b95212010-05-27 16:44:12 +0300377
Avi Kivity03909182010-04-21 16:08:20 +0300378Further reading
379===============
380
381- NPT presentation from KVM Forum 2008
382 http://www.linux-kvm.org/wiki/images/c/c8/KvmForum2008%24kdf2008_21.pdf
383