blob: 6840322c12a0cbbd84edd7219f19dfb82800e7ca [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossman84c46a52007-12-02 19:58:16 +010010 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
Pierre Ossmand129bce2006-03-24 03:18:17 -080014 */
15
Pierre Ossmand129bce2006-03-24 03:18:17 -080016#include <linux/delay.h>
17#include <linux/highmem.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010018#include <linux/io.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040019#include <linux/module.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080020#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Ralf Baechle11763602007-10-23 20:42:11 +020022#include <linux/scatterlist.h>
Marek Szyprowski9bea3c82010-08-10 18:01:59 -070023#include <linux/regulator/consumer.h>
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030024#include <linux/pm_runtime.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080025
Pierre Ossman2f730fe2008-03-17 10:29:38 +010026#include <linux/leds.h>
27
Aries Lee22113ef2010-12-15 08:14:24 +010028#include <linux/mmc/mmc.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080029#include <linux/mmc/host.h>
Aaron Lu473b0952012-07-03 17:27:49 +080030#include <linux/mmc/card.h>
Guennadi Liakhovetskibec9d4e2012-09-17 16:45:10 +080031#include <linux/mmc/slot-gpio.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080032
Pierre Ossmand129bce2006-03-24 03:18:17 -080033#include "sdhci.h"
34
35#define DRIVER_NAME "sdhci"
Pierre Ossmand129bce2006-03-24 03:18:17 -080036
Pierre Ossmand129bce2006-03-24 03:18:17 -080037#define DBG(f, x...) \
Russell Kingc6563172006-03-29 09:30:20 +010038 pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
Pierre Ossmand129bce2006-03-24 03:18:17 -080039
Pierre Ossmanf9134312008-12-21 17:01:48 +010040#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
41 defined(CONFIG_MMC_SDHCI_MODULE))
42#define SDHCI_USE_LEDS_CLASS
43#endif
44
Arindam Nathb513ea22011-05-05 12:19:04 +053045#define MAX_TUNING_LOOP 40
46
Pierre Ossmandf673b22006-06-30 02:22:31 -070047static unsigned int debug_quirks = 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030048static unsigned int debug_quirks2;
Pierre Ossman67435272006-06-30 02:22:31 -070049
Pierre Ossmand129bce2006-03-24 03:18:17 -080050static void sdhci_finish_data(struct sdhci_host *);
51
Pierre Ossmand129bce2006-03-24 03:18:17 -080052static void sdhci_finish_command(struct sdhci_host *);
Girish K S069c9f12012-01-06 09:56:39 +053053static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +053054static void sdhci_tuning_timer(unsigned long data);
Kevin Liu52983382013-01-31 11:31:37 +080055static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
Pierre Ossmand129bce2006-03-24 03:18:17 -080056
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030057#ifdef CONFIG_PM_RUNTIME
58static int sdhci_runtime_pm_get(struct sdhci_host *host);
59static int sdhci_runtime_pm_put(struct sdhci_host *host);
Adrian Hunterf0710a52013-05-06 12:17:32 +030060static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
61static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030062#else
63static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
64{
65 return 0;
66}
67static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
68{
69 return 0;
70}
Adrian Hunterf0710a52013-05-06 12:17:32 +030071static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
72{
73}
74static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
75{
76}
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030077#endif
78
Pierre Ossmand129bce2006-03-24 03:18:17 -080079static void sdhci_dumpregs(struct sdhci_host *host)
80{
Girish K Sa3c76eb2011-10-11 11:44:09 +053081 pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
Philip Rakity412ab652010-09-22 15:25:13 -070082 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -080083
Girish K Sa3c76eb2011-10-11 11:44:09 +053084 pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030085 sdhci_readl(host, SDHCI_DMA_ADDRESS),
86 sdhci_readw(host, SDHCI_HOST_VERSION));
Girish K Sa3c76eb2011-10-11 11:44:09 +053087 pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030088 sdhci_readw(host, SDHCI_BLOCK_SIZE),
89 sdhci_readw(host, SDHCI_BLOCK_COUNT));
Girish K Sa3c76eb2011-10-11 11:44:09 +053090 pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030091 sdhci_readl(host, SDHCI_ARGUMENT),
92 sdhci_readw(host, SDHCI_TRANSFER_MODE));
Girish K Sa3c76eb2011-10-11 11:44:09 +053093 pr_debug(DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030094 sdhci_readl(host, SDHCI_PRESENT_STATE),
95 sdhci_readb(host, SDHCI_HOST_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +053096 pr_debug(DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030097 sdhci_readb(host, SDHCI_POWER_CONTROL),
98 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +053099 pr_debug(DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300100 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
101 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530102 pr_debug(DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300103 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
104 sdhci_readl(host, SDHCI_INT_STATUS));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530105 pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300106 sdhci_readl(host, SDHCI_INT_ENABLE),
107 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530108 pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300109 sdhci_readw(host, SDHCI_ACMD12_ERR),
110 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530111 pr_debug(DRIVER_NAME ": Caps: 0x%08x | Caps_1: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300112 sdhci_readl(host, SDHCI_CAPABILITIES),
Philip Rakitye8120ad2010-11-30 00:55:23 -0500113 sdhci_readl(host, SDHCI_CAPABILITIES_1));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530114 pr_debug(DRIVER_NAME ": Cmd: 0x%08x | Max curr: 0x%08x\n",
Philip Rakitye8120ad2010-11-30 00:55:23 -0500115 sdhci_readw(host, SDHCI_COMMAND),
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300116 sdhci_readl(host, SDHCI_MAX_CURRENT));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530117 pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
Arindam Nathf2119df2011-05-05 12:18:57 +0530118 sdhci_readw(host, SDHCI_HOST_CONTROL2));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800119
Ben Dooksbe3f4ae2009-06-08 23:33:52 +0100120 if (host->flags & SDHCI_USE_ADMA)
Girish K Sa3c76eb2011-10-11 11:44:09 +0530121 pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
Ben Dooksbe3f4ae2009-06-08 23:33:52 +0100122 readl(host->ioaddr + SDHCI_ADMA_ERROR),
123 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
124
Girish K Sa3c76eb2011-10-11 11:44:09 +0530125 pr_debug(DRIVER_NAME ": ===========================================\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800126}
127
128/*****************************************************************************\
129 * *
130 * Low level functions *
131 * *
132\*****************************************************************************/
133
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300134static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
135{
136 u32 ier;
137
138 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
139 ier &= ~clear;
140 ier |= set;
141 sdhci_writel(host, ier, SDHCI_INT_ENABLE);
142 sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
143}
144
145static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
146{
147 sdhci_clear_set_irqs(host, 0, irqs);
148}
149
150static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
151{
152 sdhci_clear_set_irqs(host, irqs, 0);
153}
154
155static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
156{
Shawn Guod25928d2011-06-21 22:41:48 +0800157 u32 present, irqs;
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300158
Adrian Hunterc79396c2011-12-27 15:48:42 +0200159 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
Daniel Drake87b87a32012-04-10 00:14:20 +0100160 (host->mmc->caps & MMC_CAP_NONREMOVABLE))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300161 return;
162
Shawn Guod25928d2011-06-21 22:41:48 +0800163 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
164 SDHCI_CARD_PRESENT;
165 irqs = present ? SDHCI_INT_CARD_REMOVE : SDHCI_INT_CARD_INSERT;
166
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300167 if (enable)
168 sdhci_unmask_irqs(host, irqs);
169 else
170 sdhci_mask_irqs(host, irqs);
171}
172
173static void sdhci_enable_card_detection(struct sdhci_host *host)
174{
175 sdhci_set_card_detection(host, true);
176}
177
178static void sdhci_disable_card_detection(struct sdhci_host *host)
179{
180 sdhci_set_card_detection(host, false);
181}
182
Pierre Ossmand129bce2006-03-24 03:18:17 -0800183static void sdhci_reset(struct sdhci_host *host, u8 mask)
184{
Pierre Ossmane16514d82006-06-30 02:22:24 -0700185 unsigned long timeout;
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300186 u32 uninitialized_var(ier);
Pierre Ossmane16514d82006-06-30 02:22:24 -0700187
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100188 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300189 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
Pierre Ossman8a4da142006-10-04 02:15:40 -0700190 SDHCI_CARD_PRESENT))
191 return;
192 }
193
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300194 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
195 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
196
Philip Rakity393c1a32011-01-21 11:26:40 -0800197 if (host->ops->platform_reset_enter)
198 host->ops->platform_reset_enter(host, mask);
199
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300200 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800201
Adrian Hunterf0710a52013-05-06 12:17:32 +0300202 if (mask & SDHCI_RESET_ALL) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800203 host->clock = 0;
Adrian Hunterf0710a52013-05-06 12:17:32 +0300204 /* Reset-all turns off SD Bus Power */
205 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
206 sdhci_runtime_pm_bus_off(host);
207 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800208
Pierre Ossmane16514d82006-06-30 02:22:24 -0700209 /* Wait max 100 ms */
210 timeout = 100;
211
212 /* hw clears the bit when it's done */
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300213 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
Pierre Ossmane16514d82006-06-30 02:22:24 -0700214 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +0530215 pr_err("%s: Reset 0x%x never completed.\n",
Pierre Ossmane16514d82006-06-30 02:22:24 -0700216 mmc_hostname(host->mmc), (int)mask);
217 sdhci_dumpregs(host);
218 return;
219 }
220 timeout--;
221 mdelay(1);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800222 }
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300223
Philip Rakity393c1a32011-01-21 11:26:40 -0800224 if (host->ops->platform_reset_exit)
225 host->ops->platform_reset_exit(host, mask);
226
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300227 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
228 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
Shaohui Xie3abc1e802011-12-29 16:33:00 +0800229
230 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
231 if ((host->ops->enable_dma) && (mask & SDHCI_RESET_ALL))
232 host->ops->enable_dma(host);
233 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800234}
235
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800236static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
237
238static void sdhci_init(struct sdhci_host *host, int soft)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800239{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800240 if (soft)
241 sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
242 else
243 sdhci_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800244
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300245 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
246 SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
Pierre Ossman3192a282006-06-30 02:22:26 -0700247 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
248 SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300249 SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800250
251 if (soft) {
252 /* force clock reconfiguration */
253 host->clock = 0;
254 sdhci_set_ios(host->mmc, &host->mmc->ios);
255 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300256}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800257
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300258static void sdhci_reinit(struct sdhci_host *host)
259{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800260 sdhci_init(host, 0);
Aaron Lub67c6b42012-06-29 16:17:31 +0800261 /*
262 * Retuning stuffs are affected by different cards inserted and only
263 * applicable to UHS-I cards. So reset these fields to their initial
264 * value when card is removed.
265 */
Aaron Lu973905f2012-07-04 13:29:09 +0800266 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
267 host->flags &= ~SDHCI_USING_RETUNING_TIMER;
268
Aaron Lub67c6b42012-06-29 16:17:31 +0800269 del_timer_sync(&host->tuning_timer);
270 host->flags &= ~SDHCI_NEEDS_RETUNING;
271 host->mmc->max_blk_count =
272 (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
273 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300274 sdhci_enable_card_detection(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800275}
276
277static void sdhci_activate_led(struct sdhci_host *host)
278{
279 u8 ctrl;
280
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300281 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800282 ctrl |= SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300283 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800284}
285
286static void sdhci_deactivate_led(struct sdhci_host *host)
287{
288 u8 ctrl;
289
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300290 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800291 ctrl &= ~SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300292 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800293}
294
Pierre Ossmanf9134312008-12-21 17:01:48 +0100295#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100296static void sdhci_led_control(struct led_classdev *led,
297 enum led_brightness brightness)
298{
299 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
300 unsigned long flags;
301
302 spin_lock_irqsave(&host->lock, flags);
303
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300304 if (host->runtime_suspended)
305 goto out;
306
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100307 if (brightness == LED_OFF)
308 sdhci_deactivate_led(host);
309 else
310 sdhci_activate_led(host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300311out:
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100312 spin_unlock_irqrestore(&host->lock, flags);
313}
314#endif
315
Pierre Ossmand129bce2006-03-24 03:18:17 -0800316/*****************************************************************************\
317 * *
318 * Core functions *
319 * *
320\*****************************************************************************/
321
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100322static void sdhci_read_block_pio(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800323{
Pierre Ossman76591502008-07-21 00:32:11 +0200324 unsigned long flags;
325 size_t blksize, len, chunk;
Steven Noonan7244b852008-10-01 01:50:25 -0700326 u32 uninitialized_var(scratch);
Pierre Ossman76591502008-07-21 00:32:11 +0200327 u8 *buf;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800328
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100329 DBG("PIO reading\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800330
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100331 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200332 chunk = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800333
Pierre Ossman76591502008-07-21 00:32:11 +0200334 local_irq_save(flags);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800335
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100336 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200337 if (!sg_miter_next(&host->sg_miter))
338 BUG();
Pierre Ossmand129bce2006-03-24 03:18:17 -0800339
Pierre Ossman76591502008-07-21 00:32:11 +0200340 len = min(host->sg_miter.length, blksize);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800341
Pierre Ossman76591502008-07-21 00:32:11 +0200342 blksize -= len;
343 host->sg_miter.consumed = len;
Alex Dubov14d836e2007-04-13 19:04:38 +0200344
Pierre Ossman76591502008-07-21 00:32:11 +0200345 buf = host->sg_miter.addr;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800346
Pierre Ossman76591502008-07-21 00:32:11 +0200347 while (len) {
348 if (chunk == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300349 scratch = sdhci_readl(host, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200350 chunk = 4;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800351 }
Pierre Ossman76591502008-07-21 00:32:11 +0200352
353 *buf = scratch & 0xFF;
354
355 buf++;
356 scratch >>= 8;
357 chunk--;
358 len--;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800359 }
360 }
Pierre Ossman76591502008-07-21 00:32:11 +0200361
362 sg_miter_stop(&host->sg_miter);
363
364 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100365}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800366
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100367static void sdhci_write_block_pio(struct sdhci_host *host)
368{
Pierre Ossman76591502008-07-21 00:32:11 +0200369 unsigned long flags;
370 size_t blksize, len, chunk;
371 u32 scratch;
372 u8 *buf;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100373
374 DBG("PIO writing\n");
375
376 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200377 chunk = 0;
378 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100379
Pierre Ossman76591502008-07-21 00:32:11 +0200380 local_irq_save(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100381
382 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200383 if (!sg_miter_next(&host->sg_miter))
384 BUG();
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100385
Pierre Ossman76591502008-07-21 00:32:11 +0200386 len = min(host->sg_miter.length, blksize);
Alex Dubov14d836e2007-04-13 19:04:38 +0200387
Pierre Ossman76591502008-07-21 00:32:11 +0200388 blksize -= len;
389 host->sg_miter.consumed = len;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100390
Pierre Ossman76591502008-07-21 00:32:11 +0200391 buf = host->sg_miter.addr;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100392
Pierre Ossman76591502008-07-21 00:32:11 +0200393 while (len) {
394 scratch |= (u32)*buf << (chunk * 8);
395
396 buf++;
397 chunk++;
398 len--;
399
400 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300401 sdhci_writel(host, scratch, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200402 chunk = 0;
403 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100404 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100405 }
406 }
Pierre Ossman76591502008-07-21 00:32:11 +0200407
408 sg_miter_stop(&host->sg_miter);
409
410 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100411}
412
413static void sdhci_transfer_pio(struct sdhci_host *host)
414{
415 u32 mask;
416
417 BUG_ON(!host->data);
418
Pierre Ossman76591502008-07-21 00:32:11 +0200419 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100420 return;
421
422 if (host->data->flags & MMC_DATA_READ)
423 mask = SDHCI_DATA_AVAILABLE;
424 else
425 mask = SDHCI_SPACE_AVAILABLE;
426
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200427 /*
428 * Some controllers (JMicron JMB38x) mess up the buffer bits
429 * for transfers < 4 bytes. As long as it is just one block,
430 * we can ignore the bits.
431 */
432 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
433 (host->data->blocks == 1))
434 mask = ~0;
435
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300436 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Anton Vorontsov3e3bf202009-03-17 00:14:00 +0300437 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
438 udelay(100);
439
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100440 if (host->data->flags & MMC_DATA_READ)
441 sdhci_read_block_pio(host);
442 else
443 sdhci_write_block_pio(host);
444
Pierre Ossman76591502008-07-21 00:32:11 +0200445 host->blocks--;
446 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100447 break;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100448 }
449
450 DBG("PIO transfer complete.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800451}
452
Pierre Ossman2134a922008-06-28 18:28:51 +0200453static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
454{
455 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800456 return kmap_atomic(sg_page(sg)) + sg->offset;
Pierre Ossman2134a922008-06-28 18:28:51 +0200457}
458
459static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
460{
Cong Wang482fce92011-11-27 13:27:00 +0800461 kunmap_atomic(buffer);
Pierre Ossman2134a922008-06-28 18:28:51 +0200462 local_irq_restore(*flags);
463}
464
Ben Dooks118cd172010-03-05 13:43:26 -0800465static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
466{
Ben Dooks9e506f32010-03-05 13:43:29 -0800467 __le32 *dataddr = (__le32 __force *)(desc + 4);
468 __le16 *cmdlen = (__le16 __force *)desc;
Ben Dooks118cd172010-03-05 13:43:26 -0800469
Ben Dooks9e506f32010-03-05 13:43:29 -0800470 /* SDHCI specification says ADMA descriptors should be 4 byte
471 * aligned, so using 16 or 32bit operations should be safe. */
Ben Dooks118cd172010-03-05 13:43:26 -0800472
Ben Dooks9e506f32010-03-05 13:43:29 -0800473 cmdlen[0] = cpu_to_le16(cmd);
474 cmdlen[1] = cpu_to_le16(len);
475
476 dataddr[0] = cpu_to_le32(addr);
Ben Dooks118cd172010-03-05 13:43:26 -0800477}
478
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200479static int sdhci_adma_table_pre(struct sdhci_host *host,
Pierre Ossman2134a922008-06-28 18:28:51 +0200480 struct mmc_data *data)
481{
482 int direction;
483
484 u8 *desc;
485 u8 *align;
486 dma_addr_t addr;
487 dma_addr_t align_addr;
488 int len, offset;
489
490 struct scatterlist *sg;
491 int i;
492 char *buffer;
493 unsigned long flags;
494
495 /*
496 * The spec does not specify endianness of descriptor table.
497 * We currently guess that it is LE.
498 */
499
500 if (data->flags & MMC_DATA_READ)
501 direction = DMA_FROM_DEVICE;
502 else
503 direction = DMA_TO_DEVICE;
504
505 /*
506 * The ADMA descriptor table is mapped further down as we
507 * need to fill it with data first.
508 */
509
510 host->align_addr = dma_map_single(mmc_dev(host->mmc),
511 host->align_buffer, 128 * 4, direction);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700512 if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200513 goto fail;
Pierre Ossman2134a922008-06-28 18:28:51 +0200514 BUG_ON(host->align_addr & 0x3);
515
516 host->sg_count = dma_map_sg(mmc_dev(host->mmc),
517 data->sg, data->sg_len, direction);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200518 if (host->sg_count == 0)
519 goto unmap_align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200520
521 desc = host->adma_desc;
522 align = host->align_buffer;
523
524 align_addr = host->align_addr;
525
526 for_each_sg(data->sg, sg, host->sg_count, i) {
527 addr = sg_dma_address(sg);
528 len = sg_dma_len(sg);
529
530 /*
531 * The SDHCI specification states that ADMA
532 * addresses must be 32-bit aligned. If they
533 * aren't, then we use a bounce buffer for
534 * the (up to three) bytes that screw up the
535 * alignment.
536 */
537 offset = (4 - (addr & 0x3)) & 0x3;
538 if (offset) {
539 if (data->flags & MMC_DATA_WRITE) {
540 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200541 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200542 memcpy(align, buffer, offset);
543 sdhci_kunmap_atomic(buffer, &flags);
544 }
545
Ben Dooks118cd172010-03-05 13:43:26 -0800546 /* tran, valid */
547 sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200548
549 BUG_ON(offset > 65536);
550
Pierre Ossman2134a922008-06-28 18:28:51 +0200551 align += 4;
552 align_addr += 4;
553
554 desc += 8;
555
556 addr += offset;
557 len -= offset;
558 }
559
Pierre Ossman2134a922008-06-28 18:28:51 +0200560 BUG_ON(len > 65536);
561
Ben Dooks118cd172010-03-05 13:43:26 -0800562 /* tran, valid */
563 sdhci_set_adma_desc(desc, addr, len, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200564 desc += 8;
565
566 /*
567 * If this triggers then we have a calculation bug
568 * somewhere. :/
569 */
570 WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
571 }
572
Thomas Abraham70764a92010-05-26 14:42:04 -0700573 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
574 /*
575 * Mark the last descriptor as the terminating descriptor
576 */
577 if (desc != host->adma_desc) {
578 desc -= 8;
579 desc[0] |= 0x2; /* end */
580 }
581 } else {
582 /*
583 * Add a terminating entry.
584 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200585
Thomas Abraham70764a92010-05-26 14:42:04 -0700586 /* nop, end, valid */
587 sdhci_set_adma_desc(desc, 0, 0, 0x3);
588 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200589
590 /*
591 * Resync align buffer as we might have changed it.
592 */
593 if (data->flags & MMC_DATA_WRITE) {
594 dma_sync_single_for_device(mmc_dev(host->mmc),
595 host->align_addr, 128 * 4, direction);
596 }
597
598 host->adma_addr = dma_map_single(mmc_dev(host->mmc),
599 host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
Pierre Ossman980167b2008-07-29 00:53:20 +0200600 if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200601 goto unmap_entries;
Pierre Ossman2134a922008-06-28 18:28:51 +0200602 BUG_ON(host->adma_addr & 0x3);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200603
604 return 0;
605
606unmap_entries:
607 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
608 data->sg_len, direction);
609unmap_align:
610 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
611 128 * 4, direction);
612fail:
613 return -EINVAL;
Pierre Ossman2134a922008-06-28 18:28:51 +0200614}
615
616static void sdhci_adma_table_post(struct sdhci_host *host,
617 struct mmc_data *data)
618{
619 int direction;
620
621 struct scatterlist *sg;
622 int i, size;
623 u8 *align;
624 char *buffer;
625 unsigned long flags;
626
627 if (data->flags & MMC_DATA_READ)
628 direction = DMA_FROM_DEVICE;
629 else
630 direction = DMA_TO_DEVICE;
631
632 dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
633 (128 * 2 + 1) * 4, DMA_TO_DEVICE);
634
635 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
636 128 * 4, direction);
637
638 if (data->flags & MMC_DATA_READ) {
639 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
640 data->sg_len, direction);
641
642 align = host->align_buffer;
643
644 for_each_sg(data->sg, sg, host->sg_count, i) {
645 if (sg_dma_address(sg) & 0x3) {
646 size = 4 - (sg_dma_address(sg) & 0x3);
647
648 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200649 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200650 memcpy(buffer, align, size);
651 sdhci_kunmap_atomic(buffer, &flags);
652
653 align += 4;
654 }
655 }
656 }
657
658 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
659 data->sg_len, direction);
660}
661
Andrei Warkentina3c77782011-04-11 16:13:42 -0500662static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800663{
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700664 u8 count;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500665 struct mmc_data *data = cmd->data;
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700666 unsigned target_timeout, current_timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800667
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200668 /*
669 * If the host controller provides us with an incorrect timeout
670 * value, just skip the check and use 0xE. The hardware may take
671 * longer to time out, but that's much better than having a too-short
672 * timeout value.
673 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +0200674 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200675 return 0xE;
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200676
Andrei Warkentina3c77782011-04-11 16:13:42 -0500677 /* Unspecified timeout, assume max */
678 if (!data && !cmd->cmd_timeout_ms)
679 return 0xE;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800680
Andrei Warkentina3c77782011-04-11 16:13:42 -0500681 /* timeout in us */
682 if (!data)
683 target_timeout = cmd->cmd_timeout_ms * 1000;
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300684 else {
685 target_timeout = data->timeout_ns / 1000;
686 if (host->clock)
687 target_timeout += data->timeout_clks / host->clock;
688 }
Anton Vorontsov81b39802009-09-22 16:45:13 -0700689
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700690 /*
691 * Figure out needed cycles.
692 * We do this in steps in order to fit inside a 32 bit int.
693 * The first step is the minimum timeout, which will have a
694 * minimum resolution of 6 bits:
695 * (1) 2^13*1000 > 2^22,
696 * (2) host->timeout_clk < 2^16
697 * =>
698 * (1) / (2) > 2^6
699 */
700 count = 0;
701 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
702 while (current_timeout < target_timeout) {
703 count++;
704 current_timeout <<= 1;
705 if (count >= 0xF)
706 break;
707 }
708
709 if (count >= 0xF) {
Chris Ball09eeff52012-06-01 10:39:45 -0400710 DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
711 mmc_hostname(host->mmc), count, cmd->opcode);
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700712 count = 0xE;
713 }
714
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200715 return count;
716}
717
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300718static void sdhci_set_transfer_irqs(struct sdhci_host *host)
719{
720 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
721 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
722
723 if (host->flags & SDHCI_REQ_USE_DMA)
724 sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
725 else
726 sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
727}
728
Andrei Warkentina3c77782011-04-11 16:13:42 -0500729static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200730{
731 u8 count;
Pierre Ossman2134a922008-06-28 18:28:51 +0200732 u8 ctrl;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500733 struct mmc_data *data = cmd->data;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200734 int ret;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200735
736 WARN_ON(host->data);
737
Andrei Warkentina3c77782011-04-11 16:13:42 -0500738 if (data || (cmd->flags & MMC_RSP_BUSY)) {
739 count = sdhci_calc_timeout(host, cmd);
740 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
741 }
742
743 if (!data)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200744 return;
745
746 /* Sanity checks */
747 BUG_ON(data->blksz * data->blocks > 524288);
748 BUG_ON(data->blksz > host->mmc->max_blk_size);
749 BUG_ON(data->blocks > 65535);
750
751 host->data = data;
752 host->data_early = 0;
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400753 host->data->bytes_xfered = 0;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200754
Richard Röjforsa13abc72009-09-22 16:45:30 -0700755 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100756 host->flags |= SDHCI_REQ_USE_DMA;
757
Pierre Ossman2134a922008-06-28 18:28:51 +0200758 /*
759 * FIXME: This doesn't account for merging when mapping the
760 * scatterlist.
761 */
762 if (host->flags & SDHCI_REQ_USE_DMA) {
763 int broken, i;
764 struct scatterlist *sg;
765
766 broken = 0;
767 if (host->flags & SDHCI_USE_ADMA) {
768 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
769 broken = 1;
770 } else {
771 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
772 broken = 1;
773 }
774
775 if (unlikely(broken)) {
776 for_each_sg(data->sg, sg, data->sg_len, i) {
777 if (sg->length & 0x3) {
778 DBG("Reverting to PIO because of "
779 "transfer size (%d)\n",
780 sg->length);
781 host->flags &= ~SDHCI_REQ_USE_DMA;
782 break;
783 }
784 }
785 }
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100786 }
787
788 /*
789 * The assumption here being that alignment is the same after
790 * translation to device address space.
791 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200792 if (host->flags & SDHCI_REQ_USE_DMA) {
793 int broken, i;
794 struct scatterlist *sg;
795
796 broken = 0;
797 if (host->flags & SDHCI_USE_ADMA) {
798 /*
799 * As we use 3 byte chunks to work around
800 * alignment problems, we need to check this
801 * quirk.
802 */
803 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
804 broken = 1;
805 } else {
806 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
807 broken = 1;
808 }
809
810 if (unlikely(broken)) {
811 for_each_sg(data->sg, sg, data->sg_len, i) {
812 if (sg->offset & 0x3) {
813 DBG("Reverting to PIO because of "
814 "bad alignment\n");
815 host->flags &= ~SDHCI_REQ_USE_DMA;
816 break;
817 }
818 }
819 }
820 }
821
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200822 if (host->flags & SDHCI_REQ_USE_DMA) {
823 if (host->flags & SDHCI_USE_ADMA) {
824 ret = sdhci_adma_table_pre(host, data);
825 if (ret) {
826 /*
827 * This only happens when someone fed
828 * us an invalid request.
829 */
830 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200831 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200832 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300833 sdhci_writel(host, host->adma_addr,
834 SDHCI_ADMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200835 }
836 } else {
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300837 int sg_cnt;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200838
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300839 sg_cnt = dma_map_sg(mmc_dev(host->mmc),
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200840 data->sg, data->sg_len,
841 (data->flags & MMC_DATA_READ) ?
842 DMA_FROM_DEVICE :
843 DMA_TO_DEVICE);
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300844 if (sg_cnt == 0) {
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200845 /*
846 * This only happens when someone fed
847 * us an invalid request.
848 */
849 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200850 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200851 } else {
Pierre Ossman719a61b2008-07-22 13:23:23 +0200852 WARN_ON(sg_cnt != 1);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300853 sdhci_writel(host, sg_dma_address(data->sg),
854 SDHCI_DMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200855 }
856 }
857 }
858
Pierre Ossman2134a922008-06-28 18:28:51 +0200859 /*
860 * Always adjust the DMA selection as some controllers
861 * (e.g. JMicron) can't do PIO properly when the selection
862 * is ADMA.
863 */
864 if (host->version >= SDHCI_SPEC_200) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300865 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossman2134a922008-06-28 18:28:51 +0200866 ctrl &= ~SDHCI_CTRL_DMA_MASK;
867 if ((host->flags & SDHCI_REQ_USE_DMA) &&
868 (host->flags & SDHCI_USE_ADMA))
869 ctrl |= SDHCI_CTRL_ADMA32;
870 else
871 ctrl |= SDHCI_CTRL_SDMA;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300872 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100873 }
874
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200875 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
Sebastian Andrzej Siewiorda60a912009-06-18 09:33:32 +0200876 int flags;
877
878 flags = SG_MITER_ATOMIC;
879 if (host->data->flags & MMC_DATA_READ)
880 flags |= SG_MITER_TO_SG;
881 else
882 flags |= SG_MITER_FROM_SG;
883 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Pierre Ossman76591502008-07-21 00:32:11 +0200884 host->blocks = data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800885 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700886
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300887 sdhci_set_transfer_irqs(host);
888
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400889 /* Set the DMA boundary value and block size */
890 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
891 data->blksz), SDHCI_BLOCK_SIZE);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300892 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700893}
894
895static void sdhci_set_transfer_mode(struct sdhci_host *host,
Andrei Warkentine89d4562011-05-23 15:06:37 -0500896 struct mmc_command *cmd)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700897{
898 u16 mode;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500899 struct mmc_data *data = cmd->data;
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700900
Dong Aisheng2b558c12013-10-30 22:09:48 +0800901 if (data == NULL) {
902 /* clear Auto CMD settings for no data CMDs */
903 mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
904 sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
905 SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700906 return;
Dong Aisheng2b558c12013-10-30 22:09:48 +0800907 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700908
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200909 WARN_ON(!host->data);
910
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700911 mode = SDHCI_TRNS_BLK_CNT_EN;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500912 if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
913 mode |= SDHCI_TRNS_MULTI;
914 /*
915 * If we are sending CMD23, CMD12 never gets sent
916 * on successful completion (so no Auto-CMD12).
917 */
918 if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
919 mode |= SDHCI_TRNS_AUTO_CMD12;
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500920 else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
921 mode |= SDHCI_TRNS_AUTO_CMD23;
922 sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
923 }
Jerry Huangc4512f72010-08-10 18:01:59 -0700924 }
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500925
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700926 if (data->flags & MMC_DATA_READ)
927 mode |= SDHCI_TRNS_READ;
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100928 if (host->flags & SDHCI_REQ_USE_DMA)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700929 mode |= SDHCI_TRNS_DMA;
930
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300931 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800932}
933
934static void sdhci_finish_data(struct sdhci_host *host)
935{
936 struct mmc_data *data;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800937
938 BUG_ON(!host->data);
939
940 data = host->data;
941 host->data = NULL;
942
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100943 if (host->flags & SDHCI_REQ_USE_DMA) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200944 if (host->flags & SDHCI_USE_ADMA)
945 sdhci_adma_table_post(host, data);
946 else {
947 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
948 data->sg_len, (data->flags & MMC_DATA_READ) ?
949 DMA_FROM_DEVICE : DMA_TO_DEVICE);
950 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800951 }
952
953 /*
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200954 * The specification states that the block count register must
955 * be updated, but it does not specify at what point in the
956 * data flow. That makes the register entirely useless to read
957 * back so we have to assume that nothing made it to the card
958 * in the event of an error.
Pierre Ossmand129bce2006-03-24 03:18:17 -0800959 */
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200960 if (data->error)
961 data->bytes_xfered = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800962 else
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200963 data->bytes_xfered = data->blksz * data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800964
Andrei Warkentine89d4562011-05-23 15:06:37 -0500965 /*
966 * Need to send CMD12 if -
967 * a) open-ended multiblock transfer (no CMD23)
968 * b) error in multiblock transfer
969 */
970 if (data->stop &&
971 (data->error ||
972 !host->mrq->sbc)) {
973
Pierre Ossmand129bce2006-03-24 03:18:17 -0800974 /*
975 * The controller needs a reset of internal state machines
976 * upon error conditions.
977 */
Pierre Ossman17b04292007-07-22 22:18:46 +0200978 if (data->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800979 sdhci_reset(host, SDHCI_RESET_CMD);
980 sdhci_reset(host, SDHCI_RESET_DATA);
981 }
982
983 sdhci_send_command(host, data->stop);
984 } else
985 tasklet_schedule(&host->finish_tasklet);
986}
987
Dong Aishengc0e551292013-09-13 19:11:31 +0800988void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800989{
990 int flags;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700991 u32 mask;
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700992 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800993
994 WARN_ON(host->cmd);
995
Pierre Ossmand129bce2006-03-24 03:18:17 -0800996 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700997 timeout = 10;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700998
999 mask = SDHCI_CMD_INHIBIT;
1000 if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
1001 mask |= SDHCI_DATA_INHIBIT;
1002
1003 /* We shouldn't wait for data inihibit for stop commands, even
1004 though they might use busy signaling */
1005 if (host->mrq->data && (cmd == host->mrq->data->stop))
1006 mask &= ~SDHCI_DATA_INHIBIT;
1007
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001008 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001009 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301010 pr_err("%s: Controller never released "
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001011 "inhibit bit(s).\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001012 sdhci_dumpregs(host);
Pierre Ossman17b04292007-07-22 22:18:46 +02001013 cmd->error = -EIO;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001014 tasklet_schedule(&host->finish_tasklet);
1015 return;
1016 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001017 timeout--;
1018 mdelay(1);
1019 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001020
1021 mod_timer(&host->timer, jiffies + 10 * HZ);
1022
1023 host->cmd = cmd;
1024
Andrei Warkentina3c77782011-04-11 16:13:42 -05001025 sdhci_prepare_data(host, cmd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001026
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001027 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001028
Andrei Warkentine89d4562011-05-23 15:06:37 -05001029 sdhci_set_transfer_mode(host, cmd);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -07001030
Pierre Ossmand129bce2006-03-24 03:18:17 -08001031 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301032 pr_err("%s: Unsupported response type!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08001033 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +02001034 cmd->error = -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001035 tasklet_schedule(&host->finish_tasklet);
1036 return;
1037 }
1038
1039 if (!(cmd->flags & MMC_RSP_PRESENT))
1040 flags = SDHCI_CMD_RESP_NONE;
1041 else if (cmd->flags & MMC_RSP_136)
1042 flags = SDHCI_CMD_RESP_LONG;
1043 else if (cmd->flags & MMC_RSP_BUSY)
1044 flags = SDHCI_CMD_RESP_SHORT_BUSY;
1045 else
1046 flags = SDHCI_CMD_RESP_SHORT;
1047
1048 if (cmd->flags & MMC_RSP_CRC)
1049 flags |= SDHCI_CMD_CRC;
1050 if (cmd->flags & MMC_RSP_OPCODE)
1051 flags |= SDHCI_CMD_INDEX;
Arindam Nathb513ea22011-05-05 12:19:04 +05301052
1053 /* CMD19 is special in that the Data Present Select should be set */
Girish K S069c9f12012-01-06 09:56:39 +05301054 if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
1055 cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001056 flags |= SDHCI_CMD_DATA;
1057
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001058 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001059}
Dong Aishengc0e551292013-09-13 19:11:31 +08001060EXPORT_SYMBOL_GPL(sdhci_send_command);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001061
1062static void sdhci_finish_command(struct sdhci_host *host)
1063{
1064 int i;
1065
1066 BUG_ON(host->cmd == NULL);
1067
1068 if (host->cmd->flags & MMC_RSP_PRESENT) {
1069 if (host->cmd->flags & MMC_RSP_136) {
1070 /* CRC is stripped so we need to do some shifting. */
1071 for (i = 0;i < 4;i++) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001072 host->cmd->resp[i] = sdhci_readl(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001073 SDHCI_RESPONSE + (3-i)*4) << 8;
1074 if (i != 3)
1075 host->cmd->resp[i] |=
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001076 sdhci_readb(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001077 SDHCI_RESPONSE + (3-i)*4-1);
1078 }
1079 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001080 host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001081 }
1082 }
1083
Pierre Ossman17b04292007-07-22 22:18:46 +02001084 host->cmd->error = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001085
Andrei Warkentine89d4562011-05-23 15:06:37 -05001086 /* Finished CMD23, now send actual command. */
1087 if (host->cmd == host->mrq->sbc) {
1088 host->cmd = NULL;
1089 sdhci_send_command(host, host->mrq->cmd);
1090 } else {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02001091
Andrei Warkentine89d4562011-05-23 15:06:37 -05001092 /* Processed actual command. */
1093 if (host->data && host->data_early)
1094 sdhci_finish_data(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001095
Andrei Warkentine89d4562011-05-23 15:06:37 -05001096 if (!host->cmd->data)
1097 tasklet_schedule(&host->finish_tasklet);
1098
1099 host->cmd = NULL;
1100 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001101}
1102
Kevin Liu52983382013-01-31 11:31:37 +08001103static u16 sdhci_get_preset_value(struct sdhci_host *host)
1104{
1105 u16 ctrl, preset = 0;
1106
1107 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1108
1109 switch (ctrl & SDHCI_CTRL_UHS_MASK) {
1110 case SDHCI_CTRL_UHS_SDR12:
1111 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1112 break;
1113 case SDHCI_CTRL_UHS_SDR25:
1114 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1115 break;
1116 case SDHCI_CTRL_UHS_SDR50:
1117 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1118 break;
1119 case SDHCI_CTRL_UHS_SDR104:
1120 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1121 break;
1122 case SDHCI_CTRL_UHS_DDR50:
1123 preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1124 break;
1125 default:
1126 pr_warn("%s: Invalid UHS-I mode selected\n",
1127 mmc_hostname(host->mmc));
1128 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1129 break;
1130 }
1131 return preset;
1132}
1133
Pierre Ossmand129bce2006-03-24 03:18:17 -08001134static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1135{
Arindam Nathc3ed3872011-05-05 12:19:06 +05301136 int div = 0; /* Initialized for compiler warning */
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001137 int real_div = div, clk_mul = 1;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301138 u16 clk = 0;
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001139 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001140
Todd Poynor30832ab2011-12-27 15:48:46 +02001141 if (clock && clock == host->clock)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001142 return;
1143
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001144 host->mmc->actual_clock = 0;
1145
Anton Vorontsov81146342009-03-17 00:13:59 +03001146 if (host->ops->set_clock) {
1147 host->ops->set_clock(host, clock);
1148 if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
1149 return;
1150 }
1151
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001152 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001153
1154 if (clock == 0)
1155 goto out;
1156
Zhangfei Gao85105c52010-08-06 07:10:01 +08001157 if (host->version >= SDHCI_SPEC_300) {
Kevin Liu52983382013-01-31 11:31:37 +08001158 if (sdhci_readw(host, SDHCI_HOST_CONTROL2) &
1159 SDHCI_CTRL_PRESET_VAL_ENABLE) {
1160 u16 pre_val;
1161
1162 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1163 pre_val = sdhci_get_preset_value(host);
1164 div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
1165 >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
1166 if (host->clk_mul &&
1167 (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
1168 clk = SDHCI_PROG_CLOCK_MODE;
1169 real_div = div + 1;
1170 clk_mul = host->clk_mul;
1171 } else {
1172 real_div = max_t(int, 1, div << 1);
1173 }
1174 goto clock_set;
1175 }
1176
Arindam Nathc3ed3872011-05-05 12:19:06 +05301177 /*
1178 * Check if the Host Controller supports Programmable Clock
1179 * Mode.
1180 */
1181 if (host->clk_mul) {
Kevin Liu52983382013-01-31 11:31:37 +08001182 for (div = 1; div <= 1024; div++) {
1183 if ((host->max_clk * host->clk_mul / div)
1184 <= clock)
1185 break;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001186 }
Kevin Liu52983382013-01-31 11:31:37 +08001187 /*
1188 * Set Programmable Clock Mode in the Clock
1189 * Control register.
1190 */
1191 clk = SDHCI_PROG_CLOCK_MODE;
1192 real_div = div;
1193 clk_mul = host->clk_mul;
1194 div--;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301195 } else {
1196 /* Version 3.00 divisors must be a multiple of 2. */
1197 if (host->max_clk <= clock)
1198 div = 1;
1199 else {
1200 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1201 div += 2) {
1202 if ((host->max_clk / div) <= clock)
1203 break;
1204 }
1205 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001206 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301207 div >>= 1;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001208 }
1209 } else {
1210 /* Version 2.00 divisors must be a power of 2. */
Zhangfei Gao03975262010-09-20 15:15:18 -04001211 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Zhangfei Gao85105c52010-08-06 07:10:01 +08001212 if ((host->max_clk / div) <= clock)
1213 break;
1214 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001215 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301216 div >>= 1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001217 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001218
Kevin Liu52983382013-01-31 11:31:37 +08001219clock_set:
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001220 if (real_div)
1221 host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1222
Arindam Nathc3ed3872011-05-05 12:19:06 +05301223 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001224 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1225 << SDHCI_DIVIDER_HI_SHIFT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001226 clk |= SDHCI_CLOCK_INT_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001227 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001228
Chris Ball27f6cb12009-09-22 16:45:31 -07001229 /* Wait max 20 ms */
1230 timeout = 20;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001231 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001232 & SDHCI_CLOCK_INT_STABLE)) {
1233 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301234 pr_err("%s: Internal clock never "
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001235 "stabilised.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001236 sdhci_dumpregs(host);
1237 return;
1238 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001239 timeout--;
1240 mdelay(1);
1241 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001242
1243 clk |= SDHCI_CLOCK_CARD_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001244 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001245
1246out:
1247 host->clock = clock;
1248}
1249
Andy Shevchenko8213af32013-01-07 16:31:08 +02001250static inline void sdhci_update_clock(struct sdhci_host *host)
1251{
1252 unsigned int clock;
1253
1254 clock = host->clock;
1255 host->clock = 0;
1256 sdhci_set_clock(host, clock);
1257}
1258
Adrian Hunterceb61432011-12-27 15:48:41 +02001259static int sdhci_set_power(struct sdhci_host *host, unsigned short power)
Pierre Ossman146ad662006-06-30 02:22:23 -07001260{
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001261 u8 pwr = 0;
Pierre Ossman146ad662006-06-30 02:22:23 -07001262
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001263 if (power != (unsigned short)-1) {
Pierre Ossmanae628902009-05-03 20:45:03 +02001264 switch (1 << power) {
1265 case MMC_VDD_165_195:
1266 pwr = SDHCI_POWER_180;
1267 break;
1268 case MMC_VDD_29_30:
1269 case MMC_VDD_30_31:
1270 pwr = SDHCI_POWER_300;
1271 break;
1272 case MMC_VDD_32_33:
1273 case MMC_VDD_33_34:
1274 pwr = SDHCI_POWER_330;
1275 break;
1276 default:
1277 BUG();
1278 }
1279 }
1280
1281 if (host->pwr == pwr)
Adrian Hunterceb61432011-12-27 15:48:41 +02001282 return -1;
Pierre Ossman146ad662006-06-30 02:22:23 -07001283
Pierre Ossmanae628902009-05-03 20:45:03 +02001284 host->pwr = pwr;
1285
1286 if (pwr == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001287 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Adrian Hunterf0710a52013-05-06 12:17:32 +03001288 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1289 sdhci_runtime_pm_bus_off(host);
Adrian Hunterceb61432011-12-27 15:48:41 +02001290 return 0;
Darren Salt9e9dc5f2007-01-27 15:32:31 +01001291 }
1292
1293 /*
1294 * Spec says that we should clear the power reg before setting
1295 * a new value. Some controllers don't seem to like this though.
1296 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001297 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001298 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -07001299
Andres Salomone08c1692008-07-04 10:00:03 -07001300 /*
Andres Salomonc71f6512008-07-07 17:25:56 -04001301 * At least the Marvell CaFe chip gets confused if we set the voltage
Andres Salomone08c1692008-07-04 10:00:03 -07001302 * and set turn on power at the same time, so set the voltage first.
1303 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +02001304 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
Pierre Ossmanae628902009-05-03 20:45:03 +02001305 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1306
1307 pwr |= SDHCI_POWER_ON;
Andres Salomone08c1692008-07-04 10:00:03 -07001308
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001309 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
Harald Welte557b0692009-06-18 16:53:38 +02001310
Adrian Hunterf0710a52013-05-06 12:17:32 +03001311 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1312 sdhci_runtime_pm_bus_on(host);
1313
Harald Welte557b0692009-06-18 16:53:38 +02001314 /*
1315 * Some controllers need an extra 10ms delay of 10ms before they
1316 * can apply clock after applying power
1317 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +02001318 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
Harald Welte557b0692009-06-18 16:53:38 +02001319 mdelay(10);
Adrian Hunterceb61432011-12-27 15:48:41 +02001320
1321 return power;
Pierre Ossman146ad662006-06-30 02:22:23 -07001322}
1323
Pierre Ossmand129bce2006-03-24 03:18:17 -08001324/*****************************************************************************\
1325 * *
1326 * MMC callbacks *
1327 * *
1328\*****************************************************************************/
1329
1330static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1331{
1332 struct sdhci_host *host;
Shawn Guo505a8682012-12-11 15:23:42 +08001333 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001334 unsigned long flags;
Aaron Lu473b0952012-07-03 17:27:49 +08001335 u32 tuning_opcode;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001336
1337 host = mmc_priv(mmc);
1338
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001339 sdhci_runtime_pm_get(host);
1340
Pierre Ossmand129bce2006-03-24 03:18:17 -08001341 spin_lock_irqsave(&host->lock, flags);
1342
1343 WARN_ON(host->mrq != NULL);
1344
Pierre Ossmanf9134312008-12-21 17:01:48 +01001345#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08001346 sdhci_activate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001347#endif
Andrei Warkentine89d4562011-05-23 15:06:37 -05001348
1349 /*
1350 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
1351 * requests if Auto-CMD12 is enabled.
1352 */
1353 if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
Jerry Huangc4512f72010-08-10 18:01:59 -07001354 if (mrq->stop) {
1355 mrq->data->stop = NULL;
1356 mrq->stop = NULL;
1357 }
1358 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001359
1360 host->mrq = mrq;
1361
Shawn Guo505a8682012-12-11 15:23:42 +08001362 /*
1363 * Firstly check card presence from cd-gpio. The return could
1364 * be one of the following possibilities:
1365 * negative: cd-gpio is not available
1366 * zero: cd-gpio is used, and card is removed
1367 * one: cd-gpio is used, and card is present
1368 */
1369 present = mmc_gpio_get_cd(host->mmc);
1370 if (present < 0) {
1371 /* If polling, assume that the card is always present. */
1372 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1373 present = 1;
1374 else
1375 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
1376 SDHCI_CARD_PRESENT;
Guennadi Liakhovetskibec9d4e2012-09-17 16:45:10 +08001377 }
1378
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001379 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001380 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001381 tasklet_schedule(&host->finish_tasklet);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301382 } else {
1383 u32 present_state;
1384
1385 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1386 /*
1387 * Check if the re-tuning timer has already expired and there
1388 * is no on-going data transfer. If so, we need to execute
1389 * tuning procedure before sending command.
1390 */
1391 if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1392 !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ))) {
Chris Ball14efd952012-11-05 14:29:49 -05001393 if (mmc->card) {
1394 /* eMMC uses cmd21 but sd and sdio use cmd19 */
1395 tuning_opcode =
1396 mmc->card->type == MMC_TYPE_MMC ?
1397 MMC_SEND_TUNING_BLOCK_HS200 :
1398 MMC_SEND_TUNING_BLOCK;
1399 spin_unlock_irqrestore(&host->lock, flags);
1400 sdhci_execute_tuning(mmc, tuning_opcode);
1401 spin_lock_irqsave(&host->lock, flags);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301402
Chris Ball14efd952012-11-05 14:29:49 -05001403 /* Restore original mmc_request structure */
1404 host->mrq = mrq;
1405 }
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301406 }
1407
Andrei Warkentin8edf63712011-05-23 15:06:39 -05001408 if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
Andrei Warkentine89d4562011-05-23 15:06:37 -05001409 sdhci_send_command(host, mrq->sbc);
1410 else
1411 sdhci_send_command(host, mrq->cmd);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301412 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001413
Pierre Ossman5f25a662006-10-04 02:15:39 -07001414 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001415 spin_unlock_irqrestore(&host->lock, flags);
1416}
1417
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001418static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001419{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001420 unsigned long flags;
Adrian Hunterceb61432011-12-27 15:48:41 +02001421 int vdd_bit = -1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001422 u8 ctrl;
1423
Pierre Ossmand129bce2006-03-24 03:18:17 -08001424 spin_lock_irqsave(&host->lock, flags);
1425
Adrian Hunterceb61432011-12-27 15:48:41 +02001426 if (host->flags & SDHCI_DEVICE_DEAD) {
1427 spin_unlock_irqrestore(&host->lock, flags);
1428 if (host->vmmc && ios->power_mode == MMC_POWER_OFF)
1429 mmc_regulator_set_ocr(host->mmc, host->vmmc, 0);
1430 return;
1431 }
Pierre Ossman1e728592008-04-16 19:13:13 +02001432
Pierre Ossmand129bce2006-03-24 03:18:17 -08001433 /*
1434 * Reset the chip on each power off.
1435 * Should clear out any weird states.
1436 */
1437 if (ios->power_mode == MMC_POWER_OFF) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001438 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001439 sdhci_reinit(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001440 }
1441
Kevin Liu52983382013-01-31 11:31:37 +08001442 if (host->version >= SDHCI_SPEC_300 &&
Dong Aisheng372c4632013-10-18 19:48:50 +08001443 (ios->power_mode == MMC_POWER_UP) &&
1444 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
Kevin Liu52983382013-01-31 11:31:37 +08001445 sdhci_enable_preset_value(host, false);
1446
Pierre Ossmand129bce2006-03-24 03:18:17 -08001447 sdhci_set_clock(host, ios->clock);
1448
1449 if (ios->power_mode == MMC_POWER_OFF)
Adrian Hunterceb61432011-12-27 15:48:41 +02001450 vdd_bit = sdhci_set_power(host, -1);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001451 else
Adrian Hunterceb61432011-12-27 15:48:41 +02001452 vdd_bit = sdhci_set_power(host, ios->vdd);
1453
1454 if (host->vmmc && vdd_bit != -1) {
1455 spin_unlock_irqrestore(&host->lock, flags);
1456 mmc_regulator_set_ocr(host->mmc, host->vmmc, vdd_bit);
1457 spin_lock_irqsave(&host->lock, flags);
1458 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001459
Philip Rakity643a81f2010-09-23 08:24:32 -07001460 if (host->ops->platform_send_init_74_clocks)
1461 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1462
Philip Rakity15ec4462010-11-19 16:48:39 -05001463 /*
1464 * If your platform has 8-bit width support but is not a v3 controller,
1465 * or if it requires special setup code, you should implement that in
Sascha Hauer7bc088d2013-01-21 19:02:27 +08001466 * platform_bus_width().
Philip Rakity15ec4462010-11-19 16:48:39 -05001467 */
Sascha Hauer7bc088d2013-01-21 19:02:27 +08001468 if (host->ops->platform_bus_width) {
1469 host->ops->platform_bus_width(host, ios->bus_width);
1470 } else {
Philip Rakity15ec4462010-11-19 16:48:39 -05001471 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1472 if (ios->bus_width == MMC_BUS_WIDTH_8) {
1473 ctrl &= ~SDHCI_CTRL_4BITBUS;
1474 if (host->version >= SDHCI_SPEC_300)
1475 ctrl |= SDHCI_CTRL_8BITBUS;
1476 } else {
1477 if (host->version >= SDHCI_SPEC_300)
1478 ctrl &= ~SDHCI_CTRL_8BITBUS;
1479 if (ios->bus_width == MMC_BUS_WIDTH_4)
1480 ctrl |= SDHCI_CTRL_4BITBUS;
1481 else
1482 ctrl &= ~SDHCI_CTRL_4BITBUS;
1483 }
1484 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1485 }
1486
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001487 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001488
Philip Rakity3ab9c8d2010-10-06 11:57:23 -07001489 if ((ios->timing == MMC_TIMING_SD_HS ||
1490 ios->timing == MMC_TIMING_MMC_HS)
1491 && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001492 ctrl |= SDHCI_CTRL_HISPD;
1493 else
1494 ctrl &= ~SDHCI_CTRL_HISPD;
1495
Arindam Nathd6d50a12011-05-05 12:18:59 +05301496 if (host->version >= SDHCI_SPEC_300) {
Arindam Nath49c468f2011-05-05 12:19:01 +05301497 u16 clk, ctrl_2;
Arindam Nath49c468f2011-05-05 12:19:01 +05301498
1499 /* In case of UHS-I modes, set High Speed Enable */
Girish K S069c9f12012-01-06 09:56:39 +05301500 if ((ios->timing == MMC_TIMING_MMC_HS200) ||
1501 (ios->timing == MMC_TIMING_UHS_SDR50) ||
Arindam Nath49c468f2011-05-05 12:19:01 +05301502 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1503 (ios->timing == MMC_TIMING_UHS_DDR50) ||
Alexander Elbsdd8df172012-01-03 23:26:53 -05001504 (ios->timing == MMC_TIMING_UHS_SDR25))
Arindam Nath49c468f2011-05-05 12:19:01 +05301505 ctrl |= SDHCI_CTRL_HISPD;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301506
1507 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1508 if (!(ctrl_2 & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
Arindam Nath758535c2011-05-05 12:19:00 +05301509 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301510 /*
1511 * We only need to set Driver Strength if the
1512 * preset value enable is not set.
1513 */
1514 ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1515 if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1516 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1517 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1518 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1519
1520 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
Arindam Nath758535c2011-05-05 12:19:00 +05301521 } else {
1522 /*
1523 * According to SDHC Spec v3.00, if the Preset Value
1524 * Enable in the Host Control 2 register is set, we
1525 * need to reset SD Clock Enable before changing High
1526 * Speed Enable to avoid generating clock gliches.
1527 */
Arindam Nath758535c2011-05-05 12:19:00 +05301528
1529 /* Reset SD Clock Enable */
1530 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1531 clk &= ~SDHCI_CLOCK_CARD_EN;
1532 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1533
1534 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1535
1536 /* Re-enable SD Clock */
Andy Shevchenko8213af32013-01-07 16:31:08 +02001537 sdhci_update_clock(host);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301538 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301539
Arindam Nath49c468f2011-05-05 12:19:01 +05301540
1541 /* Reset SD Clock Enable */
1542 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1543 clk &= ~SDHCI_CLOCK_CARD_EN;
1544 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1545
Philip Rakity6322cdd2011-05-13 11:17:15 +05301546 if (host->ops->set_uhs_signaling)
1547 host->ops->set_uhs_signaling(host, ios->timing);
1548 else {
1549 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1550 /* Select Bus Speed Mode for host */
1551 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
Giuseppe CAVALLARO59911562013-06-13 16:41:28 +02001552 if ((ios->timing == MMC_TIMING_MMC_HS200) ||
1553 (ios->timing == MMC_TIMING_UHS_SDR104))
1554 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
Girish K S069c9f12012-01-06 09:56:39 +05301555 else if (ios->timing == MMC_TIMING_UHS_SDR12)
Philip Rakity6322cdd2011-05-13 11:17:15 +05301556 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1557 else if (ios->timing == MMC_TIMING_UHS_SDR25)
1558 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1559 else if (ios->timing == MMC_TIMING_UHS_SDR50)
1560 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
Philip Rakity6322cdd2011-05-13 11:17:15 +05301561 else if (ios->timing == MMC_TIMING_UHS_DDR50)
1562 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1563 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1564 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301565
Kevin Liu52983382013-01-31 11:31:37 +08001566 if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
1567 ((ios->timing == MMC_TIMING_UHS_SDR12) ||
1568 (ios->timing == MMC_TIMING_UHS_SDR25) ||
1569 (ios->timing == MMC_TIMING_UHS_SDR50) ||
1570 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1571 (ios->timing == MMC_TIMING_UHS_DDR50))) {
1572 u16 preset;
1573
1574 sdhci_enable_preset_value(host, true);
1575 preset = sdhci_get_preset_value(host);
1576 ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
1577 >> SDHCI_PRESET_DRV_SHIFT;
1578 }
1579
Arindam Nath49c468f2011-05-05 12:19:01 +05301580 /* Re-enable SD Clock */
Andy Shevchenko8213af32013-01-07 16:31:08 +02001581 sdhci_update_clock(host);
Arindam Nath758535c2011-05-05 12:19:00 +05301582 } else
1583 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301584
Leandro Dorileob8352262007-07-25 23:47:04 +02001585 /*
1586 * Some (ENE) controllers go apeshit on some ios operation,
1587 * signalling timeout and CRC errors even on CMD0. Resetting
1588 * it on each ios seems to solve the problem.
1589 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001590 if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
Leandro Dorileob8352262007-07-25 23:47:04 +02001591 sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1592
Pierre Ossman5f25a662006-10-04 02:15:39 -07001593 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001594 spin_unlock_irqrestore(&host->lock, flags);
1595}
1596
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001597static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1598{
1599 struct sdhci_host *host = mmc_priv(mmc);
1600
1601 sdhci_runtime_pm_get(host);
1602 sdhci_do_set_ios(host, ios);
1603 sdhci_runtime_pm_put(host);
1604}
1605
Kevin Liu94144a42013-02-28 17:35:53 +08001606static int sdhci_do_get_cd(struct sdhci_host *host)
1607{
1608 int gpio_cd = mmc_gpio_get_cd(host->mmc);
1609
1610 if (host->flags & SDHCI_DEVICE_DEAD)
1611 return 0;
1612
1613 /* If polling/nonremovable, assume that the card is always present. */
1614 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
1615 (host->mmc->caps & MMC_CAP_NONREMOVABLE))
1616 return 1;
1617
1618 /* Try slot gpio detect */
1619 if (!IS_ERR_VALUE(gpio_cd))
1620 return !!gpio_cd;
1621
1622 /* Host native card detect */
1623 return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
1624}
1625
1626static int sdhci_get_cd(struct mmc_host *mmc)
1627{
1628 struct sdhci_host *host = mmc_priv(mmc);
1629 int ret;
1630
1631 sdhci_runtime_pm_get(host);
1632 ret = sdhci_do_get_cd(host);
1633 sdhci_runtime_pm_put(host);
1634 return ret;
1635}
1636
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001637static int sdhci_check_ro(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001638{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001639 unsigned long flags;
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001640 int is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001641
Pierre Ossmand129bce2006-03-24 03:18:17 -08001642 spin_lock_irqsave(&host->lock, flags);
1643
Pierre Ossman1e728592008-04-16 19:13:13 +02001644 if (host->flags & SDHCI_DEVICE_DEAD)
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001645 is_readonly = 0;
1646 else if (host->ops->get_ro)
1647 is_readonly = host->ops->get_ro(host);
Pierre Ossman1e728592008-04-16 19:13:13 +02001648 else
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001649 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
1650 & SDHCI_WRITE_PROTECT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001651
1652 spin_unlock_irqrestore(&host->lock, flags);
1653
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001654 /* This quirk needs to be replaced by a callback-function later */
1655 return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
1656 !is_readonly : is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001657}
1658
Takashi Iwai82b0e232011-04-21 20:26:38 +02001659#define SAMPLE_COUNT 5
1660
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001661static int sdhci_do_get_ro(struct sdhci_host *host)
Takashi Iwai82b0e232011-04-21 20:26:38 +02001662{
Takashi Iwai82b0e232011-04-21 20:26:38 +02001663 int i, ro_count;
1664
Takashi Iwai82b0e232011-04-21 20:26:38 +02001665 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001666 return sdhci_check_ro(host);
Takashi Iwai82b0e232011-04-21 20:26:38 +02001667
1668 ro_count = 0;
1669 for (i = 0; i < SAMPLE_COUNT; i++) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001670 if (sdhci_check_ro(host)) {
Takashi Iwai82b0e232011-04-21 20:26:38 +02001671 if (++ro_count > SAMPLE_COUNT / 2)
1672 return 1;
1673 }
1674 msleep(30);
1675 }
1676 return 0;
1677}
1678
Adrian Hunter20758b62011-08-29 16:42:12 +03001679static void sdhci_hw_reset(struct mmc_host *mmc)
1680{
1681 struct sdhci_host *host = mmc_priv(mmc);
1682
1683 if (host->ops && host->ops->hw_reset)
1684 host->ops->hw_reset(host);
1685}
1686
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001687static int sdhci_get_ro(struct mmc_host *mmc)
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001688{
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001689 struct sdhci_host *host = mmc_priv(mmc);
1690 int ret;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001691
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001692 sdhci_runtime_pm_get(host);
1693 ret = sdhci_do_get_ro(host);
1694 sdhci_runtime_pm_put(host);
1695 return ret;
1696}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001697
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001698static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
1699{
Pierre Ossman1e728592008-04-16 19:13:13 +02001700 if (host->flags & SDHCI_DEVICE_DEAD)
1701 goto out;
1702
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001703 if (enable)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001704 host->flags |= SDHCI_SDIO_IRQ_ENABLED;
1705 else
1706 host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
1707
1708 /* SDIO IRQ will be enabled as appropriate in runtime resume */
1709 if (host->runtime_suspended)
1710 goto out;
1711
1712 if (enable)
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001713 sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
1714 else
1715 sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
Pierre Ossman1e728592008-04-16 19:13:13 +02001716out:
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001717 mmiowb();
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001718}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001719
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001720static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1721{
1722 struct sdhci_host *host = mmc_priv(mmc);
1723 unsigned long flags;
1724
1725 spin_lock_irqsave(&host->lock, flags);
1726 sdhci_enable_sdio_irq_nolock(host, enable);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001727 spin_unlock_irqrestore(&host->lock, flags);
1728}
1729
Philip Rakity6231f3d2012-07-23 15:56:23 -07001730static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
Fabio Estevam21f59982013-02-14 10:35:03 -02001731 struct mmc_ios *ios)
Philip Rakity6231f3d2012-07-23 15:56:23 -07001732{
1733 u16 ctrl;
Kevin Liu20b92a32012-12-17 19:29:26 +08001734 int ret;
Philip Rakity6231f3d2012-07-23 15:56:23 -07001735
1736 /*
1737 * Signal Voltage Switching is only applicable for Host Controllers
1738 * v3.00 and above.
1739 */
1740 if (host->version < SDHCI_SPEC_300)
1741 return 0;
1742
Philip Rakity6231f3d2012-07-23 15:56:23 -07001743 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Kevin Liu20b92a32012-12-17 19:29:26 +08001744
Fabio Estevam21f59982013-02-14 10:35:03 -02001745 switch (ios->signal_voltage) {
Kevin Liu20b92a32012-12-17 19:29:26 +08001746 case MMC_SIGNAL_VOLTAGE_330:
1747 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
1748 ctrl &= ~SDHCI_CTRL_VDD_180;
1749 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1750
1751 if (host->vqmmc) {
1752 ret = regulator_set_voltage(host->vqmmc, 2700000, 3600000);
1753 if (ret) {
1754 pr_warning("%s: Switching to 3.3V signalling voltage "
1755 " failed\n", mmc_hostname(host->mmc));
1756 return -EIO;
1757 }
1758 }
1759 /* Wait for 5ms */
1760 usleep_range(5000, 5500);
1761
1762 /* 3.3V regulator output should be stable within 5 ms */
1763 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1764 if (!(ctrl & SDHCI_CTRL_VDD_180))
1765 return 0;
1766
1767 pr_warning("%s: 3.3V regulator output did not became stable\n",
1768 mmc_hostname(host->mmc));
1769
1770 return -EAGAIN;
1771 case MMC_SIGNAL_VOLTAGE_180:
1772 if (host->vqmmc) {
1773 ret = regulator_set_voltage(host->vqmmc,
1774 1700000, 1950000);
1775 if (ret) {
1776 pr_warning("%s: Switching to 1.8V signalling voltage "
1777 " failed\n", mmc_hostname(host->mmc));
1778 return -EIO;
1779 }
1780 }
1781
1782 /*
1783 * Enable 1.8V Signal Enable in the Host Control2
1784 * register
1785 */
1786 ctrl |= SDHCI_CTRL_VDD_180;
1787 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1788
1789 /* Wait for 5ms */
1790 usleep_range(5000, 5500);
1791
1792 /* 1.8V regulator output should be stable within 5 ms */
1793 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1794 if (ctrl & SDHCI_CTRL_VDD_180)
1795 return 0;
1796
1797 pr_warning("%s: 1.8V regulator output did not became stable\n",
1798 mmc_hostname(host->mmc));
1799
1800 return -EAGAIN;
1801 case MMC_SIGNAL_VOLTAGE_120:
1802 if (host->vqmmc) {
1803 ret = regulator_set_voltage(host->vqmmc, 1100000, 1300000);
1804 if (ret) {
1805 pr_warning("%s: Switching to 1.2V signalling voltage "
1806 " failed\n", mmc_hostname(host->mmc));
1807 return -EIO;
1808 }
1809 }
1810 return 0;
1811 default:
Arindam Nathf2119df2011-05-05 12:18:57 +05301812 /* No signal voltage switch required */
1813 return 0;
Kevin Liu20b92a32012-12-17 19:29:26 +08001814 }
Arindam Nathf2119df2011-05-05 12:18:57 +05301815}
1816
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001817static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
Fabio Estevam21f59982013-02-14 10:35:03 -02001818 struct mmc_ios *ios)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001819{
1820 struct sdhci_host *host = mmc_priv(mmc);
1821 int err;
1822
1823 if (host->version < SDHCI_SPEC_300)
1824 return 0;
1825 sdhci_runtime_pm_get(host);
Fabio Estevam21f59982013-02-14 10:35:03 -02001826 err = sdhci_do_start_signal_voltage_switch(host, ios);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001827 sdhci_runtime_pm_put(host);
1828 return err;
1829}
1830
Kevin Liu20b92a32012-12-17 19:29:26 +08001831static int sdhci_card_busy(struct mmc_host *mmc)
1832{
1833 struct sdhci_host *host = mmc_priv(mmc);
1834 u32 present_state;
1835
1836 sdhci_runtime_pm_get(host);
1837 /* Check whether DAT[3:0] is 0000 */
1838 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1839 sdhci_runtime_pm_put(host);
1840
1841 return !(present_state & SDHCI_DATA_LVL_MASK);
1842}
1843
Girish K S069c9f12012-01-06 09:56:39 +05301844static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
Arindam Nathb513ea22011-05-05 12:19:04 +05301845{
1846 struct sdhci_host *host;
1847 u16 ctrl;
1848 u32 ier;
1849 int tuning_loop_counter = MAX_TUNING_LOOP;
1850 unsigned long timeout;
1851 int err = 0;
Girish K S069c9f12012-01-06 09:56:39 +05301852 bool requires_tuning_nonuhs = false;
Arindam Nathb513ea22011-05-05 12:19:04 +05301853
1854 host = mmc_priv(mmc);
1855
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001856 sdhci_runtime_pm_get(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05301857 disable_irq(host->irq);
1858 spin_lock(&host->lock);
1859
1860 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1861
1862 /*
Girish K S069c9f12012-01-06 09:56:39 +05301863 * The Host Controller needs tuning only in case of SDR104 mode
1864 * and for SDR50 mode when Use Tuning for SDR50 is set in the
Arindam Nathb513ea22011-05-05 12:19:04 +05301865 * Capabilities register.
Girish K S069c9f12012-01-06 09:56:39 +05301866 * If the Host Controller supports the HS200 mode then the
1867 * tuning function has to be executed.
Arindam Nathb513ea22011-05-05 12:19:04 +05301868 */
Girish K S069c9f12012-01-06 09:56:39 +05301869 if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR50) &&
1870 (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02001871 host->flags & SDHCI_SDR104_NEEDS_TUNING))
Girish K S069c9f12012-01-06 09:56:39 +05301872 requires_tuning_nonuhs = true;
1873
Arindam Nathb513ea22011-05-05 12:19:04 +05301874 if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR104) ||
Girish K S069c9f12012-01-06 09:56:39 +05301875 requires_tuning_nonuhs)
Arindam Nathb513ea22011-05-05 12:19:04 +05301876 ctrl |= SDHCI_CTRL_EXEC_TUNING;
1877 else {
1878 spin_unlock(&host->lock);
1879 enable_irq(host->irq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001880 sdhci_runtime_pm_put(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05301881 return 0;
1882 }
1883
Dong Aisheng45251812013-09-13 19:11:30 +08001884 if (host->ops->platform_execute_tuning) {
1885 spin_unlock(&host->lock);
1886 enable_irq(host->irq);
1887 err = host->ops->platform_execute_tuning(host, opcode);
1888 sdhci_runtime_pm_put(host);
1889 return err;
1890 }
1891
Arindam Nathb513ea22011-05-05 12:19:04 +05301892 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1893
1894 /*
1895 * As per the Host Controller spec v3.00, tuning command
1896 * generates Buffer Read Ready interrupt, so enable that.
1897 *
1898 * Note: The spec clearly says that when tuning sequence
1899 * is being performed, the controller does not generate
1900 * interrupts other than Buffer Read Ready interrupt. But
1901 * to make sure we don't hit a controller bug, we _only_
1902 * enable Buffer Read Ready interrupt here.
1903 */
1904 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
1905 sdhci_clear_set_irqs(host, ier, SDHCI_INT_DATA_AVAIL);
1906
1907 /*
1908 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
1909 * of loops reaches 40 times or a timeout of 150ms occurs.
1910 */
1911 timeout = 150;
1912 do {
1913 struct mmc_command cmd = {0};
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001914 struct mmc_request mrq = {NULL};
Arindam Nathb513ea22011-05-05 12:19:04 +05301915
1916 if (!tuning_loop_counter && !timeout)
1917 break;
1918
Girish K S069c9f12012-01-06 09:56:39 +05301919 cmd.opcode = opcode;
Arindam Nathb513ea22011-05-05 12:19:04 +05301920 cmd.arg = 0;
1921 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
1922 cmd.retries = 0;
1923 cmd.data = NULL;
1924 cmd.error = 0;
1925
1926 mrq.cmd = &cmd;
1927 host->mrq = &mrq;
1928
1929 /*
1930 * In response to CMD19, the card sends 64 bytes of tuning
1931 * block to the Host Controller. So we set the block size
1932 * to 64 here.
1933 */
Girish K S069c9f12012-01-06 09:56:39 +05301934 if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
1935 if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
1936 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
1937 SDHCI_BLOCK_SIZE);
1938 else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
1939 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1940 SDHCI_BLOCK_SIZE);
1941 } else {
1942 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1943 SDHCI_BLOCK_SIZE);
1944 }
Arindam Nathb513ea22011-05-05 12:19:04 +05301945
1946 /*
1947 * The tuning block is sent by the card to the host controller.
1948 * So we set the TRNS_READ bit in the Transfer Mode register.
1949 * This also takes care of setting DMA Enable and Multi Block
1950 * Select in the same register to 0.
1951 */
1952 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
1953
1954 sdhci_send_command(host, &cmd);
1955
1956 host->cmd = NULL;
1957 host->mrq = NULL;
1958
1959 spin_unlock(&host->lock);
1960 enable_irq(host->irq);
1961
1962 /* Wait for Buffer Read Ready interrupt */
1963 wait_event_interruptible_timeout(host->buf_ready_int,
1964 (host->tuning_done == 1),
1965 msecs_to_jiffies(50));
1966 disable_irq(host->irq);
1967 spin_lock(&host->lock);
1968
1969 if (!host->tuning_done) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301970 pr_info(DRIVER_NAME ": Timeout waiting for "
Arindam Nathb513ea22011-05-05 12:19:04 +05301971 "Buffer Read Ready interrupt during tuning "
1972 "procedure, falling back to fixed sampling "
1973 "clock\n");
1974 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1975 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1976 ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
1977 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1978
1979 err = -EIO;
1980 goto out;
1981 }
1982
1983 host->tuning_done = 0;
1984
1985 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1986 tuning_loop_counter--;
1987 timeout--;
1988 mdelay(1);
1989 } while (ctrl & SDHCI_CTRL_EXEC_TUNING);
1990
1991 /*
1992 * The Host Driver has exhausted the maximum number of loops allowed,
1993 * so use fixed sampling frequency.
1994 */
1995 if (!tuning_loop_counter || !timeout) {
1996 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1997 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Dong Aisheng114f2bf2013-10-18 19:48:45 +08001998 err = -EIO;
Arindam Nathb513ea22011-05-05 12:19:04 +05301999 } else {
2000 if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302001 pr_info(DRIVER_NAME ": Tuning procedure"
Arindam Nathb513ea22011-05-05 12:19:04 +05302002 " failed, falling back to fixed sampling"
2003 " clock\n");
2004 err = -EIO;
2005 }
2006 }
2007
2008out:
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302009 /*
2010 * If this is the very first time we are here, we start the retuning
2011 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
2012 * flag won't be set, we check this condition before actually starting
2013 * the timer.
2014 */
2015 if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
2016 (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
Aaron Lu973905f2012-07-04 13:29:09 +08002017 host->flags |= SDHCI_USING_RETUNING_TIMER;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302018 mod_timer(&host->tuning_timer, jiffies +
2019 host->tuning_count * HZ);
2020 /* Tuning mode 1 limits the maximum data length to 4MB */
2021 mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
2022 } else {
2023 host->flags &= ~SDHCI_NEEDS_RETUNING;
2024 /* Reload the new initial value for timer */
2025 if (host->tuning_mode == SDHCI_TUNING_MODE_1)
2026 mod_timer(&host->tuning_timer, jiffies +
2027 host->tuning_count * HZ);
2028 }
2029
2030 /*
2031 * In case tuning fails, host controllers which support re-tuning can
2032 * try tuning again at a later time, when the re-tuning timer expires.
2033 * So for these controllers, we return 0. Since there might be other
2034 * controllers who do not have this capability, we return error for
Aaron Lu973905f2012-07-04 13:29:09 +08002035 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
2036 * a retuning timer to do the retuning for the card.
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302037 */
Aaron Lu973905f2012-07-04 13:29:09 +08002038 if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302039 err = 0;
2040
Arindam Nathb513ea22011-05-05 12:19:04 +05302041 sdhci_clear_set_irqs(host, SDHCI_INT_DATA_AVAIL, ier);
2042 spin_unlock(&host->lock);
2043 enable_irq(host->irq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002044 sdhci_runtime_pm_put(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05302045
2046 return err;
2047}
2048
Kevin Liu52983382013-01-31 11:31:37 +08002049
2050static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302051{
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302052 u16 ctrl;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302053
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302054 /* Host Controller v3.00 defines preset value registers */
2055 if (host->version < SDHCI_SPEC_300)
2056 return;
2057
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302058 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2059
2060 /*
2061 * We only enable or disable Preset Value if they are not already
2062 * enabled or disabled respectively. Otherwise, we bail out.
2063 */
2064 if (enable && !(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
2065 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2066 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002067 host->flags |= SDHCI_PV_ENABLED;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302068 } else if (!enable && (ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
2069 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2070 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002071 host->flags &= ~SDHCI_PV_ENABLED;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302072 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002073}
2074
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002075static void sdhci_card_event(struct mmc_host *mmc)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002076{
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002077 struct sdhci_host *host = mmc_priv(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002078 unsigned long flags;
2079
Christian Daudt722e1282013-06-20 14:26:36 -07002080 /* First check if client has provided their own card event */
2081 if (host->ops->card_event)
2082 host->ops->card_event(host);
2083
Pierre Ossmand129bce2006-03-24 03:18:17 -08002084 spin_lock_irqsave(&host->lock, flags);
2085
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002086 /* Check host->mrq first in case we are runtime suspended */
Shawn Guo9668d762013-06-09 19:49:24 +08002087 if (host->mrq && !sdhci_do_get_cd(host)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302088 pr_err("%s: Card removed during transfer!\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002089 mmc_hostname(host->mmc));
Girish K Sa3c76eb2011-10-11 11:44:09 +05302090 pr_err("%s: Resetting controller.\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002091 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002092
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002093 sdhci_reset(host, SDHCI_RESET_CMD);
2094 sdhci_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002095
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002096 host->mrq->cmd->error = -ENOMEDIUM;
2097 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002098 }
2099
2100 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002101}
2102
2103static const struct mmc_host_ops sdhci_ops = {
2104 .request = sdhci_request,
2105 .set_ios = sdhci_set_ios,
Kevin Liu94144a42013-02-28 17:35:53 +08002106 .get_cd = sdhci_get_cd,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002107 .get_ro = sdhci_get_ro,
2108 .hw_reset = sdhci_hw_reset,
2109 .enable_sdio_irq = sdhci_enable_sdio_irq,
2110 .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
2111 .execute_tuning = sdhci_execute_tuning,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002112 .card_event = sdhci_card_event,
Kevin Liu20b92a32012-12-17 19:29:26 +08002113 .card_busy = sdhci_card_busy,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002114};
2115
2116/*****************************************************************************\
2117 * *
2118 * Tasklets *
2119 * *
2120\*****************************************************************************/
2121
2122static void sdhci_tasklet_card(unsigned long param)
2123{
2124 struct sdhci_host *host = (struct sdhci_host*)param;
2125
2126 sdhci_card_event(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002127
Pierre Ossman04cf5852008-08-18 22:18:14 +02002128 mmc_detect_change(host->mmc, msecs_to_jiffies(200));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002129}
2130
2131static void sdhci_tasklet_finish(unsigned long param)
2132{
2133 struct sdhci_host *host;
2134 unsigned long flags;
2135 struct mmc_request *mrq;
2136
2137 host = (struct sdhci_host*)param;
2138
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002139 spin_lock_irqsave(&host->lock, flags);
2140
Chris Ball0c9c99a2011-04-27 17:35:31 -04002141 /*
2142 * If this tasklet gets rescheduled while running, it will
2143 * be run again afterwards but without any active request.
2144 */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002145 if (!host->mrq) {
2146 spin_unlock_irqrestore(&host->lock, flags);
Chris Ball0c9c99a2011-04-27 17:35:31 -04002147 return;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002148 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002149
2150 del_timer(&host->timer);
2151
2152 mrq = host->mrq;
2153
Pierre Ossmand129bce2006-03-24 03:18:17 -08002154 /*
2155 * The controller needs a reset of internal state machines
2156 * upon error conditions.
2157 */
Pierre Ossman1e728592008-04-16 19:13:13 +02002158 if (!(host->flags & SDHCI_DEVICE_DEAD) &&
Ben Dooksb7b4d342011-04-27 14:24:19 +01002159 ((mrq->cmd && mrq->cmd->error) ||
Pierre Ossman1e728592008-04-16 19:13:13 +02002160 (mrq->data && (mrq->data->error ||
2161 (mrq->data->stop && mrq->data->stop->error))) ||
2162 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
Pierre Ossman645289d2006-06-30 02:22:33 -07002163
2164 /* Some controllers need this kick or reset won't work here */
Andy Shevchenko8213af32013-01-07 16:31:08 +02002165 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
Pierre Ossman645289d2006-06-30 02:22:33 -07002166 /* This is to force an update */
Andy Shevchenko8213af32013-01-07 16:31:08 +02002167 sdhci_update_clock(host);
Pierre Ossman645289d2006-06-30 02:22:33 -07002168
2169 /* Spec says we should do both at the same time, but Ricoh
2170 controllers do not like that. */
Pierre Ossmand129bce2006-03-24 03:18:17 -08002171 sdhci_reset(host, SDHCI_RESET_CMD);
2172 sdhci_reset(host, SDHCI_RESET_DATA);
2173 }
2174
2175 host->mrq = NULL;
2176 host->cmd = NULL;
2177 host->data = NULL;
2178
Pierre Ossmanf9134312008-12-21 17:01:48 +01002179#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08002180 sdhci_deactivate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002181#endif
Pierre Ossmand129bce2006-03-24 03:18:17 -08002182
Pierre Ossman5f25a662006-10-04 02:15:39 -07002183 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002184 spin_unlock_irqrestore(&host->lock, flags);
2185
2186 mmc_request_done(host->mmc, mrq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002187 sdhci_runtime_pm_put(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002188}
2189
2190static void sdhci_timeout_timer(unsigned long data)
2191{
2192 struct sdhci_host *host;
2193 unsigned long flags;
2194
2195 host = (struct sdhci_host*)data;
2196
2197 spin_lock_irqsave(&host->lock, flags);
2198
2199 if (host->mrq) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302200 pr_err("%s: Timeout waiting for hardware "
Pierre Ossmanacf1da42007-02-09 08:29:19 +01002201 "interrupt.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002202 sdhci_dumpregs(host);
2203
2204 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +02002205 host->data->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002206 sdhci_finish_data(host);
2207 } else {
2208 if (host->cmd)
Pierre Ossman17b04292007-07-22 22:18:46 +02002209 host->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002210 else
Pierre Ossman17b04292007-07-22 22:18:46 +02002211 host->mrq->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002212
2213 tasklet_schedule(&host->finish_tasklet);
2214 }
2215 }
2216
Pierre Ossman5f25a662006-10-04 02:15:39 -07002217 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002218 spin_unlock_irqrestore(&host->lock, flags);
2219}
2220
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302221static void sdhci_tuning_timer(unsigned long data)
2222{
2223 struct sdhci_host *host;
2224 unsigned long flags;
2225
2226 host = (struct sdhci_host *)data;
2227
2228 spin_lock_irqsave(&host->lock, flags);
2229
2230 host->flags |= SDHCI_NEEDS_RETUNING;
2231
2232 spin_unlock_irqrestore(&host->lock, flags);
2233}
2234
Pierre Ossmand129bce2006-03-24 03:18:17 -08002235/*****************************************************************************\
2236 * *
2237 * Interrupt handling *
2238 * *
2239\*****************************************************************************/
2240
2241static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
2242{
2243 BUG_ON(intmask == 0);
2244
2245 if (!host->cmd) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302246 pr_err("%s: Got command interrupt 0x%08x even "
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02002247 "though no command operation was in progress.\n",
2248 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002249 sdhci_dumpregs(host);
2250 return;
2251 }
2252
Pierre Ossman43b58b32007-07-25 23:15:27 +02002253 if (intmask & SDHCI_INT_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002254 host->cmd->error = -ETIMEDOUT;
2255 else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
2256 SDHCI_INT_INDEX))
2257 host->cmd->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002258
Pierre Ossmane8095172008-07-25 01:09:08 +02002259 if (host->cmd->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002260 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmane8095172008-07-25 01:09:08 +02002261 return;
2262 }
2263
2264 /*
2265 * The host can send and interrupt when the busy state has
2266 * ended, allowing us to wait without wasting CPU cycles.
2267 * Unfortunately this is overloaded on the "data complete"
2268 * interrupt, so we need to take some care when handling
2269 * it.
2270 *
2271 * Note: The 1.0 specification is a bit ambiguous about this
2272 * feature so there might be some problems with older
2273 * controllers.
2274 */
2275 if (host->cmd->flags & MMC_RSP_BUSY) {
2276 if (host->cmd->data)
2277 DBG("Cannot wait for busy signal when also "
2278 "doing a data transfer");
Ben Dooksf9454052009-02-20 20:33:08 +03002279 else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
Pierre Ossmane8095172008-07-25 01:09:08 +02002280 return;
Ben Dooksf9454052009-02-20 20:33:08 +03002281
2282 /* The controller does not support the end-of-busy IRQ,
2283 * fall through and take the SDHCI_INT_RESPONSE */
Pierre Ossmane8095172008-07-25 01:09:08 +02002284 }
2285
2286 if (intmask & SDHCI_INT_RESPONSE)
Pierre Ossman43b58b32007-07-25 23:15:27 +02002287 sdhci_finish_command(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002288}
2289
George G. Davis0957c332010-02-18 12:32:12 -05002290#ifdef CONFIG_MMC_DEBUG
Ben Dooks6882a8c2009-06-14 13:52:38 +01002291static void sdhci_show_adma_error(struct sdhci_host *host)
2292{
2293 const char *name = mmc_hostname(host->mmc);
2294 u8 *desc = host->adma_desc;
2295 __le32 *dma;
2296 __le16 *len;
2297 u8 attr;
2298
2299 sdhci_dumpregs(host);
2300
2301 while (true) {
2302 dma = (__le32 *)(desc + 4);
2303 len = (__le16 *)(desc + 2);
2304 attr = *desc;
2305
2306 DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
2307 name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);
2308
2309 desc += 8;
2310
2311 if (attr & 2)
2312 break;
2313 }
2314}
2315#else
2316static void sdhci_show_adma_error(struct sdhci_host *host) { }
2317#endif
2318
Pierre Ossmand129bce2006-03-24 03:18:17 -08002319static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2320{
Girish K S069c9f12012-01-06 09:56:39 +05302321 u32 command;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002322 BUG_ON(intmask == 0);
2323
Arindam Nathb513ea22011-05-05 12:19:04 +05302324 /* CMD19 generates _only_ Buffer Read Ready interrupt */
2325 if (intmask & SDHCI_INT_DATA_AVAIL) {
Girish K S069c9f12012-01-06 09:56:39 +05302326 command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
2327 if (command == MMC_SEND_TUNING_BLOCK ||
2328 command == MMC_SEND_TUNING_BLOCK_HS200) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302329 host->tuning_done = 1;
2330 wake_up(&host->buf_ready_int);
2331 return;
2332 }
2333 }
2334
Pierre Ossmand129bce2006-03-24 03:18:17 -08002335 if (!host->data) {
2336 /*
Pierre Ossmane8095172008-07-25 01:09:08 +02002337 * The "data complete" interrupt is also used to
2338 * indicate that a busy state has ended. See comment
2339 * above in sdhci_cmd_irq().
Pierre Ossmand129bce2006-03-24 03:18:17 -08002340 */
Pierre Ossmane8095172008-07-25 01:09:08 +02002341 if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2342 if (intmask & SDHCI_INT_DATA_END) {
2343 sdhci_finish_command(host);
2344 return;
2345 }
2346 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002347
Girish K Sa3c76eb2011-10-11 11:44:09 +05302348 pr_err("%s: Got data interrupt 0x%08x even "
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02002349 "though no data operation was in progress.\n",
2350 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002351 sdhci_dumpregs(host);
2352
2353 return;
2354 }
2355
2356 if (intmask & SDHCI_INT_DATA_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002357 host->data->error = -ETIMEDOUT;
Aries Lee22113ef2010-12-15 08:14:24 +01002358 else if (intmask & SDHCI_INT_DATA_END_BIT)
2359 host->data->error = -EILSEQ;
2360 else if ((intmask & SDHCI_INT_DATA_CRC) &&
2361 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2362 != MMC_BUS_TEST_R)
Pierre Ossman17b04292007-07-22 22:18:46 +02002363 host->data->error = -EILSEQ;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002364 else if (intmask & SDHCI_INT_ADMA_ERROR) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302365 pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
Ben Dooks6882a8c2009-06-14 13:52:38 +01002366 sdhci_show_adma_error(host);
Pierre Ossman2134a922008-06-28 18:28:51 +02002367 host->data->error = -EIO;
Haijun Zhanga4071fb2012-12-04 10:41:28 +08002368 if (host->ops->adma_workaround)
2369 host->ops->adma_workaround(host, intmask);
Ben Dooks6882a8c2009-06-14 13:52:38 +01002370 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002371
Pierre Ossman17b04292007-07-22 22:18:46 +02002372 if (host->data->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002373 sdhci_finish_data(host);
2374 else {
Pierre Ossmana406f5a2006-07-02 16:50:59 +01002375 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
Pierre Ossmand129bce2006-03-24 03:18:17 -08002376 sdhci_transfer_pio(host);
2377
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002378 /*
2379 * We currently don't do anything fancy with DMA
2380 * boundaries, but as we can't disable the feature
2381 * we need to at least restart the transfer.
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002382 *
2383 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2384 * should return a valid address to continue from, but as
2385 * some controllers are faulty, don't trust them.
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002386 */
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002387 if (intmask & SDHCI_INT_DMA_END) {
2388 u32 dmastart, dmanow;
2389 dmastart = sg_dma_address(host->data->sg);
2390 dmanow = dmastart + host->data->bytes_xfered;
2391 /*
2392 * Force update to the next DMA block boundary.
2393 */
2394 dmanow = (dmanow &
2395 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2396 SDHCI_DEFAULT_BOUNDARY_SIZE;
2397 host->data->bytes_xfered = dmanow - dmastart;
2398 DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
2399 " next 0x%08x\n",
2400 mmc_hostname(host->mmc), dmastart,
2401 host->data->bytes_xfered, dmanow);
2402 sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
2403 }
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002404
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002405 if (intmask & SDHCI_INT_DATA_END) {
2406 if (host->cmd) {
2407 /*
2408 * Data managed to finish before the
2409 * command completed. Make sure we do
2410 * things in the proper order.
2411 */
2412 host->data_early = 1;
2413 } else {
2414 sdhci_finish_data(host);
2415 }
2416 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002417 }
2418}
2419
David Howells7d12e782006-10-05 14:55:46 +01002420static irqreturn_t sdhci_irq(int irq, void *dev_id)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002421{
2422 irqreturn_t result;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002423 struct sdhci_host *host = dev_id;
Alexander Stein6379b232012-03-14 09:52:10 +01002424 u32 intmask, unexpected = 0;
2425 int cardint = 0, max_loops = 16;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002426
2427 spin_lock(&host->lock);
2428
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002429 if (host->runtime_suspended) {
2430 spin_unlock(&host->lock);
Girish K Sa3c76eb2011-10-11 11:44:09 +05302431 pr_warning("%s: got irq while runtime suspended\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002432 mmc_hostname(host->mmc));
2433 return IRQ_HANDLED;
2434 }
2435
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002436 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002437
Mark Lord62df67a52007-03-06 13:30:13 +01002438 if (!intmask || intmask == 0xffffffff) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002439 result = IRQ_NONE;
2440 goto out;
2441 }
2442
Alexander Stein6379b232012-03-14 09:52:10 +01002443again:
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002444 DBG("*** %s got interrupt: 0x%08x\n",
2445 mmc_hostname(host->mmc), intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002446
Pierre Ossman3192a282006-06-30 02:22:26 -07002447 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
Shawn Guod25928d2011-06-21 22:41:48 +08002448 u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
2449 SDHCI_CARD_PRESENT;
2450
2451 /*
2452 * There is a observation on i.mx esdhc. INSERT bit will be
2453 * immediately set again when it gets cleared, if a card is
2454 * inserted. We have to mask the irq to prevent interrupt
2455 * storm which will freeze the system. And the REMOVE gets
2456 * the same situation.
2457 *
2458 * More testing are needed here to ensure it works for other
2459 * platforms though.
2460 */
2461 sdhci_mask_irqs(host, present ? SDHCI_INT_CARD_INSERT :
2462 SDHCI_INT_CARD_REMOVE);
2463 sdhci_unmask_irqs(host, present ? SDHCI_INT_CARD_REMOVE :
2464 SDHCI_INT_CARD_INSERT);
2465
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002466 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
Shawn Guod25928d2011-06-21 22:41:48 +08002467 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2468 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002469 tasklet_schedule(&host->card_tasklet);
Pierre Ossman3192a282006-06-30 02:22:26 -07002470 }
2471
Pierre Ossmand129bce2006-03-24 03:18:17 -08002472 if (intmask & SDHCI_INT_CMD_MASK) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002473 sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
2474 SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002475 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002476 }
2477
2478 if (intmask & SDHCI_INT_DATA_MASK) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002479 sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
2480 SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002481 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002482 }
2483
2484 intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
2485
Pierre Ossman964f9ce2007-07-20 18:20:36 +02002486 intmask &= ~SDHCI_INT_ERROR;
2487
Pierre Ossmand129bce2006-03-24 03:18:17 -08002488 if (intmask & SDHCI_INT_BUS_POWER) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302489 pr_err("%s: Card is consuming too much power!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08002490 mmc_hostname(host->mmc));
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002491 sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002492 }
2493
Rolf Eike Beer9d26a5d2007-06-26 13:31:16 +02002494 intmask &= ~SDHCI_INT_BUS_POWER;
Pierre Ossman3192a282006-06-30 02:22:26 -07002495
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002496 if (intmask & SDHCI_INT_CARD_INT)
2497 cardint = 1;
2498
2499 intmask &= ~SDHCI_INT_CARD_INT;
2500
Pierre Ossman3192a282006-06-30 02:22:26 -07002501 if (intmask) {
Alexander Stein6379b232012-03-14 09:52:10 +01002502 unexpected |= intmask;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002503 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002504 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002505
2506 result = IRQ_HANDLED;
2507
Alexander Stein6379b232012-03-14 09:52:10 +01002508 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Alexey Neyman0a8fd092013-11-05 19:40:36 -08002509
2510 /*
2511 * If we know we'll call the driver to signal SDIO IRQ, disregard
2512 * further indications of Card Interrupt in the status to avoid a
2513 * needless loop.
2514 */
2515 if (cardint)
2516 intmask &= ~SDHCI_INT_CARD_INT;
Alexander Stein6379b232012-03-14 09:52:10 +01002517 if (intmask && --max_loops)
2518 goto again;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002519out:
2520 spin_unlock(&host->lock);
2521
Alexander Stein6379b232012-03-14 09:52:10 +01002522 if (unexpected) {
2523 pr_err("%s: Unexpected interrupt 0x%08x.\n",
2524 mmc_hostname(host->mmc), unexpected);
2525 sdhci_dumpregs(host);
2526 }
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002527 /*
2528 * We have to delay this as it calls back into the driver.
2529 */
2530 if (cardint)
2531 mmc_signal_sdio_irq(host->mmc);
2532
Pierre Ossmand129bce2006-03-24 03:18:17 -08002533 return result;
2534}
2535
2536/*****************************************************************************\
2537 * *
2538 * Suspend/resume *
2539 * *
2540\*****************************************************************************/
2541
2542#ifdef CONFIG_PM
Kevin Liuad080d72013-01-05 17:21:33 +08002543void sdhci_enable_irq_wakeups(struct sdhci_host *host)
2544{
2545 u8 val;
2546 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2547 | SDHCI_WAKE_ON_INT;
2548
2549 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2550 val |= mask ;
2551 /* Avoid fake wake up */
2552 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
2553 val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2554 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2555}
2556EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
2557
2558void sdhci_disable_irq_wakeups(struct sdhci_host *host)
2559{
2560 u8 val;
2561 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2562 | SDHCI_WAKE_ON_INT;
2563
2564 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2565 val &= ~mask;
2566 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2567}
2568EXPORT_SYMBOL_GPL(sdhci_disable_irq_wakeups);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002569
Manuel Lauss29495aa2011-11-03 11:09:45 +01002570int sdhci_suspend_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002571{
Chris Balla1b13b42012-02-06 00:43:59 -05002572 if (host->ops->platform_suspend)
2573 host->ops->platform_suspend(host);
2574
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002575 sdhci_disable_card_detection(host);
2576
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302577 /* Disable tuning since we are suspending */
Aaron Lu973905f2012-07-04 13:29:09 +08002578 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
Aaron Luc6ced0d2011-12-28 11:11:12 +08002579 del_timer_sync(&host->tuning_timer);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302580 host->flags &= ~SDHCI_NEEDS_RETUNING;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302581 }
2582
Kevin Liuad080d72013-01-05 17:21:33 +08002583 if (!device_may_wakeup(mmc_dev(host->mmc))) {
2584 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
2585 free_irq(host->irq, host);
2586 } else {
2587 sdhci_enable_irq_wakeups(host);
2588 enable_irq_wake(host->irq);
2589 }
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002590 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002591}
2592
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002593EXPORT_SYMBOL_GPL(sdhci_suspend_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002594
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002595int sdhci_resume_host(struct sdhci_host *host)
2596{
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002597 int ret = 0;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002598
Richard Röjforsa13abc72009-09-22 16:45:30 -07002599 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002600 if (host->ops->enable_dma)
2601 host->ops->enable_dma(host);
2602 }
2603
Kevin Liuad080d72013-01-05 17:21:33 +08002604 if (!device_may_wakeup(mmc_dev(host->mmc))) {
2605 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
2606 mmc_hostname(host->mmc), host);
2607 if (ret)
2608 return ret;
2609 } else {
2610 sdhci_disable_irq_wakeups(host);
2611 disable_irq_wake(host->irq);
2612 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002613
Adrian Hunter6308d292012-02-07 14:48:54 +02002614 if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
2615 (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
2616 /* Card keeps power but host controller does not */
2617 sdhci_init(host, 0);
2618 host->pwr = 0;
2619 host->clock = 0;
2620 sdhci_do_set_ios(host, &host->mmc->ios);
2621 } else {
2622 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
2623 mmiowb();
2624 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002625
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002626 sdhci_enable_card_detection(host);
2627
Chris Balla1b13b42012-02-06 00:43:59 -05002628 if (host->ops->platform_resume)
2629 host->ops->platform_resume(host);
2630
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302631 /* Set the re-tuning expiration flag */
Aaron Lu973905f2012-07-04 13:29:09 +08002632 if (host->flags & SDHCI_USING_RETUNING_TIMER)
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302633 host->flags |= SDHCI_NEEDS_RETUNING;
2634
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002635 return ret;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002636}
2637
2638EXPORT_SYMBOL_GPL(sdhci_resume_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002639#endif /* CONFIG_PM */
2640
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002641#ifdef CONFIG_PM_RUNTIME
2642
2643static int sdhci_runtime_pm_get(struct sdhci_host *host)
2644{
2645 return pm_runtime_get_sync(host->mmc->parent);
2646}
2647
2648static int sdhci_runtime_pm_put(struct sdhci_host *host)
2649{
2650 pm_runtime_mark_last_busy(host->mmc->parent);
2651 return pm_runtime_put_autosuspend(host->mmc->parent);
2652}
2653
Adrian Hunterf0710a52013-05-06 12:17:32 +03002654static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
2655{
2656 if (host->runtime_suspended || host->bus_on)
2657 return;
2658 host->bus_on = true;
2659 pm_runtime_get_noresume(host->mmc->parent);
2660}
2661
2662static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
2663{
2664 if (host->runtime_suspended || !host->bus_on)
2665 return;
2666 host->bus_on = false;
2667 pm_runtime_put_noidle(host->mmc->parent);
2668}
2669
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002670int sdhci_runtime_suspend_host(struct sdhci_host *host)
2671{
2672 unsigned long flags;
2673 int ret = 0;
2674
2675 /* Disable tuning since we are suspending */
Aaron Lu973905f2012-07-04 13:29:09 +08002676 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002677 del_timer_sync(&host->tuning_timer);
2678 host->flags &= ~SDHCI_NEEDS_RETUNING;
2679 }
2680
2681 spin_lock_irqsave(&host->lock, flags);
2682 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
2683 spin_unlock_irqrestore(&host->lock, flags);
2684
2685 synchronize_irq(host->irq);
2686
2687 spin_lock_irqsave(&host->lock, flags);
2688 host->runtime_suspended = true;
2689 spin_unlock_irqrestore(&host->lock, flags);
2690
2691 return ret;
2692}
2693EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
2694
2695int sdhci_runtime_resume_host(struct sdhci_host *host)
2696{
2697 unsigned long flags;
2698 int ret = 0, host_flags = host->flags;
2699
2700 if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2701 if (host->ops->enable_dma)
2702 host->ops->enable_dma(host);
2703 }
2704
2705 sdhci_init(host, 0);
2706
2707 /* Force clock and power re-program */
2708 host->pwr = 0;
2709 host->clock = 0;
2710 sdhci_do_set_ios(host, &host->mmc->ios);
2711
2712 sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
Kevin Liu52983382013-01-31 11:31:37 +08002713 if ((host_flags & SDHCI_PV_ENABLED) &&
2714 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
2715 spin_lock_irqsave(&host->lock, flags);
2716 sdhci_enable_preset_value(host, true);
2717 spin_unlock_irqrestore(&host->lock, flags);
2718 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002719
2720 /* Set the re-tuning expiration flag */
Aaron Lu973905f2012-07-04 13:29:09 +08002721 if (host->flags & SDHCI_USING_RETUNING_TIMER)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002722 host->flags |= SDHCI_NEEDS_RETUNING;
2723
2724 spin_lock_irqsave(&host->lock, flags);
2725
2726 host->runtime_suspended = false;
2727
2728 /* Enable SDIO IRQ */
2729 if ((host->flags & SDHCI_SDIO_IRQ_ENABLED))
2730 sdhci_enable_sdio_irq_nolock(host, true);
2731
2732 /* Enable Card Detection */
2733 sdhci_enable_card_detection(host);
2734
2735 spin_unlock_irqrestore(&host->lock, flags);
2736
2737 return ret;
2738}
2739EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
2740
2741#endif
2742
Pierre Ossmand129bce2006-03-24 03:18:17 -08002743/*****************************************************************************\
2744 * *
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002745 * Device allocation/registration *
Pierre Ossmand129bce2006-03-24 03:18:17 -08002746 * *
2747\*****************************************************************************/
2748
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002749struct sdhci_host *sdhci_alloc_host(struct device *dev,
2750 size_t priv_size)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002751{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002752 struct mmc_host *mmc;
2753 struct sdhci_host *host;
2754
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002755 WARN_ON(dev == NULL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002756
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002757 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002758 if (!mmc)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002759 return ERR_PTR(-ENOMEM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002760
2761 host = mmc_priv(mmc);
2762 host->mmc = mmc;
2763
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002764 return host;
2765}
Pierre Ossman8a4da142006-10-04 02:15:40 -07002766
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002767EXPORT_SYMBOL_GPL(sdhci_alloc_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002768
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002769int sdhci_add_host(struct sdhci_host *host)
2770{
2771 struct mmc_host *mmc;
Philip Rakitybd6a8c32012-06-27 21:49:27 -07002772 u32 caps[2] = {0, 0};
Arindam Nathf2119df2011-05-05 12:18:57 +05302773 u32 max_current_caps;
2774 unsigned int ocr_avail;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002775 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002776
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002777 WARN_ON(host == NULL);
2778 if (host == NULL)
2779 return -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002780
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002781 mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002782
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002783 if (debug_quirks)
2784 host->quirks = debug_quirks;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002785 if (debug_quirks2)
2786 host->quirks2 = debug_quirks2;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002787
Pierre Ossmand96649e2006-06-30 02:22:30 -07002788 sdhci_reset(host, SDHCI_RESET_ALL);
2789
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002790 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Pierre Ossman2134a922008-06-28 18:28:51 +02002791 host->version = (host->version & SDHCI_SPEC_VER_MASK)
2792 >> SDHCI_SPEC_VER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08002793 if (host->version > SDHCI_SPEC_300) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302794 pr_err("%s: Unknown controller version (%d). "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002795 "You may experience problems.\n", mmc_hostname(mmc),
Pierre Ossman2134a922008-06-28 18:28:51 +02002796 host->version);
Pierre Ossman4a965502006-06-30 02:22:29 -07002797 }
2798
Arindam Nathf2119df2011-05-05 12:18:57 +05302799 caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
Maxim Levitskyccc92c22010-08-10 18:01:42 -07002800 sdhci_readl(host, SDHCI_CAPABILITIES);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002801
Philip Rakitybd6a8c32012-06-27 21:49:27 -07002802 if (host->version >= SDHCI_SPEC_300)
2803 caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
2804 host->caps1 :
2805 sdhci_readl(host, SDHCI_CAPABILITIES_1);
Arindam Nathf2119df2011-05-05 12:18:57 +05302806
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002807 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
Richard Röjforsa13abc72009-09-22 16:45:30 -07002808 host->flags |= SDHCI_USE_SDMA;
Arindam Nathf2119df2011-05-05 12:18:57 +05302809 else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002810 DBG("Controller doesn't have SDMA capability\n");
Pierre Ossman67435272006-06-30 02:22:31 -07002811 else
Richard Röjforsa13abc72009-09-22 16:45:30 -07002812 host->flags |= SDHCI_USE_SDMA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002813
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002814 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
Richard Röjforsa13abc72009-09-22 16:45:30 -07002815 (host->flags & SDHCI_USE_SDMA)) {
Rolf Eike Beercee687c2007-11-02 15:22:30 +01002816 DBG("Disabling DMA as it is marked broken\n");
Richard Röjforsa13abc72009-09-22 16:45:30 -07002817 host->flags &= ~SDHCI_USE_SDMA;
Feng Tang7c168e32007-09-30 12:44:18 +02002818 }
2819
Arindam Nathf2119df2011-05-05 12:18:57 +05302820 if ((host->version >= SDHCI_SPEC_200) &&
2821 (caps[0] & SDHCI_CAN_DO_ADMA2))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002822 host->flags |= SDHCI_USE_ADMA;
Pierre Ossman2134a922008-06-28 18:28:51 +02002823
2824 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
2825 (host->flags & SDHCI_USE_ADMA)) {
2826 DBG("Disabling ADMA as it is marked broken\n");
2827 host->flags &= ~SDHCI_USE_ADMA;
2828 }
2829
Richard Röjforsa13abc72009-09-22 16:45:30 -07002830 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002831 if (host->ops->enable_dma) {
2832 if (host->ops->enable_dma(host)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302833 pr_warning("%s: No suitable DMA "
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002834 "available. Falling back to PIO.\n",
2835 mmc_hostname(mmc));
Richard Röjforsa13abc72009-09-22 16:45:30 -07002836 host->flags &=
2837 ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002838 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002839 }
2840 }
2841
Pierre Ossman2134a922008-06-28 18:28:51 +02002842 if (host->flags & SDHCI_USE_ADMA) {
2843 /*
2844 * We need to allocate descriptors for all sg entries
2845 * (128) and potentially one alignment transfer for
2846 * each of those entries.
2847 */
2848 host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
2849 host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
2850 if (!host->adma_desc || !host->align_buffer) {
2851 kfree(host->adma_desc);
2852 kfree(host->align_buffer);
Girish K Sa3c76eb2011-10-11 11:44:09 +05302853 pr_warning("%s: Unable to allocate ADMA "
Pierre Ossman2134a922008-06-28 18:28:51 +02002854 "buffers. Falling back to standard DMA.\n",
2855 mmc_hostname(mmc));
2856 host->flags &= ~SDHCI_USE_ADMA;
2857 }
2858 }
2859
Pierre Ossman76591502008-07-21 00:32:11 +02002860 /*
2861 * If we use DMA, then it's up to the caller to set the DMA
2862 * mask, but PIO does not need the hw shim so we set a new
2863 * mask here in that case.
2864 */
Richard Röjforsa13abc72009-09-22 16:45:30 -07002865 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
Pierre Ossman76591502008-07-21 00:32:11 +02002866 host->dma_mask = DMA_BIT_MASK(64);
2867 mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
2868 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002869
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002870 if (host->version >= SDHCI_SPEC_300)
Arindam Nathf2119df2011-05-05 12:18:57 +05302871 host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002872 >> SDHCI_CLOCK_BASE_SHIFT;
2873 else
Arindam Nathf2119df2011-05-05 12:18:57 +05302874 host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002875 >> SDHCI_CLOCK_BASE_SHIFT;
2876
Pierre Ossmand129bce2006-03-24 03:18:17 -08002877 host->max_clk *= 1000000;
Anton Vorontsovf27f47e2010-05-26 14:41:53 -07002878 if (host->max_clk == 0 || host->quirks &
2879 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
Ben Dooks4240ff02009-03-17 00:13:57 +03002880 if (!host->ops->get_max_clock) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302881 pr_err("%s: Hardware doesn't specify base clock "
Ben Dooks4240ff02009-03-17 00:13:57 +03002882 "frequency.\n", mmc_hostname(mmc));
2883 return -ENODEV;
2884 }
2885 host->max_clk = host->ops->get_max_clock(host);
2886 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002887
2888 /*
Arindam Nathc3ed3872011-05-05 12:19:06 +05302889 * In case of Host Controller v3.00, find out whether clock
2890 * multiplier is supported.
2891 */
2892 host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
2893 SDHCI_CLOCK_MUL_SHIFT;
2894
2895 /*
2896 * In case the value in Clock Multiplier is 0, then programmable
2897 * clock mode is not supported, otherwise the actual clock
2898 * multiplier is one more than the value of Clock Multiplier
2899 * in the Capabilities Register.
2900 */
2901 if (host->clk_mul)
2902 host->clk_mul += 1;
2903
2904 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08002905 * Set host parameters.
2906 */
2907 mmc->ops = &sdhci_ops;
Arindam Nathc3ed3872011-05-05 12:19:06 +05302908 mmc->f_max = host->max_clk;
Marek Szyprowskice5f0362010-08-10 18:01:56 -07002909 if (host->ops->get_min_clock)
Anton Vorontsova9e58f22009-07-29 15:04:16 -07002910 mmc->f_min = host->ops->get_min_clock(host);
Arindam Nathc3ed3872011-05-05 12:19:06 +05302911 else if (host->version >= SDHCI_SPEC_300) {
2912 if (host->clk_mul) {
2913 mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
2914 mmc->f_max = host->max_clk * host->clk_mul;
2915 } else
2916 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
2917 } else
Zhangfei Gao03975262010-09-20 15:15:18 -04002918 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
Philip Rakity15ec4462010-11-19 16:48:39 -05002919
Andy Shevchenko272308c2011-08-03 18:36:00 +03002920 host->timeout_clk =
2921 (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
2922 if (host->timeout_clk == 0) {
2923 if (host->ops->get_timeout_clock) {
2924 host->timeout_clk = host->ops->get_timeout_clock(host);
2925 } else if (!(host->quirks &
2926 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302927 pr_err("%s: Hardware doesn't specify timeout clock "
Andy Shevchenko272308c2011-08-03 18:36:00 +03002928 "frequency.\n", mmc_hostname(mmc));
2929 return -ENODEV;
2930 }
2931 }
2932 if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
2933 host->timeout_clk *= 1000;
2934
2935 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
Andy Shevchenko65be3fe2011-08-03 18:36:01 +03002936 host->timeout_clk = mmc->f_max / 1000;
Andy Shevchenko272308c2011-08-03 18:36:00 +03002937
Andy Shevchenko65be3fe2011-08-03 18:36:01 +03002938 mmc->max_discard_to = (1 << 27) / host->timeout_clk;
Adrian Hunter58d12462011-06-28 17:16:03 +03002939
Andrei Warkentine89d4562011-05-23 15:06:37 -05002940 mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
2941
2942 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
2943 host->flags |= SDHCI_AUTO_CMD12;
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04002944
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002945 /* Auto-CMD23 stuff only works in ADMA or PIO. */
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04002946 if ((host->version >= SDHCI_SPEC_300) &&
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002947 ((host->flags & SDHCI_USE_ADMA) ||
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04002948 !(host->flags & SDHCI_USE_SDMA))) {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002949 host->flags |= SDHCI_AUTO_CMD23;
2950 DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
2951 } else {
2952 DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
2953 }
2954
Philip Rakity15ec4462010-11-19 16:48:39 -05002955 /*
2956 * A controller may support 8-bit width, but the board itself
2957 * might not have the pins brought out. Boards that support
2958 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
2959 * their platform code before calling sdhci_add_host(), and we
2960 * won't assume 8-bit width for hosts without that CAP.
2961 */
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04002962 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
Philip Rakity15ec4462010-11-19 16:48:39 -05002963 mmc->caps |= MMC_CAP_4_BIT_DATA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002964
Jerry Huang63ef5d82012-10-25 13:47:19 +08002965 if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
2966 mmc->caps &= ~MMC_CAP_CMD23;
2967
Arindam Nathf2119df2011-05-05 12:18:57 +05302968 if (caps[0] & SDHCI_CAN_DO_HISPD)
Zhangfei Gaoa29e7e12010-08-16 21:15:32 -04002969 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Pierre Ossmancd9277c2007-02-18 12:07:47 +01002970
Jaehoon Chung176d1ed2010-09-27 09:42:20 +01002971 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
Daniel Drakeeb6d5ae2012-07-05 22:06:13 +01002972 !(host->mmc->caps & MMC_CAP_NONREMOVABLE))
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03002973 mmc->caps |= MMC_CAP_NEEDS_POLL;
2974
Philip Rakity6231f3d2012-07-23 15:56:23 -07002975 /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
Mark Brown462849a2013-07-29 21:52:55 +01002976 host->vqmmc = regulator_get_optional(mmc_dev(mmc), "vqmmc");
Kevin Liu657d5982012-10-17 19:04:44 +08002977 if (IS_ERR_OR_NULL(host->vqmmc)) {
2978 if (PTR_ERR(host->vqmmc) < 0) {
2979 pr_info("%s: no vqmmc regulator found\n",
2980 mmc_hostname(mmc));
2981 host->vqmmc = NULL;
2982 }
Kevin Liu8363c372012-11-17 17:55:51 -05002983 } else {
Chris Balla3361ab2013-03-11 17:51:53 -04002984 ret = regulator_enable(host->vqmmc);
Kevin Liucec2e212012-11-20 08:24:32 -05002985 if (!regulator_is_supported_voltage(host->vqmmc, 1700000,
2986 1950000))
Kevin Liu8363c372012-11-17 17:55:51 -05002987 caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
2988 SDHCI_SUPPORT_SDR50 |
2989 SDHCI_SUPPORT_DDR50);
Chris Balla3361ab2013-03-11 17:51:53 -04002990 if (ret) {
2991 pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
2992 mmc_hostname(mmc), ret);
2993 host->vqmmc = NULL;
2994 }
Kevin Liu8363c372012-11-17 17:55:51 -05002995 }
Philip Rakity6231f3d2012-07-23 15:56:23 -07002996
Daniel Drake6a661802012-11-25 13:01:19 -05002997 if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
2998 caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
2999 SDHCI_SUPPORT_DDR50);
3000
Al Cooper4188bba2012-03-16 15:54:17 -04003001 /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3002 if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3003 SDHCI_SUPPORT_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303004 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
3005
3006 /* SDR104 supports also implies SDR50 support */
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003007 if (caps[1] & SDHCI_SUPPORT_SDR104) {
Arindam Nathf2119df2011-05-05 12:18:57 +05303008 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003009 /* SD3.0: SDR104 is supported so (for eMMC) the caps2
3010 * field can be promoted to support HS200.
3011 */
3012 mmc->caps2 |= MMC_CAP2_HS200;
3013 } else if (caps[1] & SDHCI_SUPPORT_SDR50)
Arindam Nathf2119df2011-05-05 12:18:57 +05303014 mmc->caps |= MMC_CAP_UHS_SDR50;
3015
3016 if (caps[1] & SDHCI_SUPPORT_DDR50)
3017 mmc->caps |= MMC_CAP_UHS_DDR50;
3018
Girish K S069c9f12012-01-06 09:56:39 +05303019 /* Does the host need tuning for SDR50? */
Arindam Nathb513ea22011-05-05 12:19:04 +05303020 if (caps[1] & SDHCI_USE_SDR50_TUNING)
3021 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
3022
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003023 /* Does the host need tuning for SDR104 / HS200? */
Girish K S069c9f12012-01-06 09:56:39 +05303024 if (mmc->caps2 & MMC_CAP2_HS200)
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003025 host->flags |= SDHCI_SDR104_NEEDS_TUNING;
Girish K S069c9f12012-01-06 09:56:39 +05303026
Arindam Nathd6d50a12011-05-05 12:18:59 +05303027 /* Driver Type(s) (A, C, D) supported by the host */
3028 if (caps[1] & SDHCI_DRIVER_TYPE_A)
3029 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3030 if (caps[1] & SDHCI_DRIVER_TYPE_C)
3031 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3032 if (caps[1] & SDHCI_DRIVER_TYPE_D)
3033 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
3034
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303035 /* Initial value for re-tuning timer count */
3036 host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
3037 SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3038
3039 /*
3040 * In case Re-tuning Timer is not disabled, the actual value of
3041 * re-tuning timer will be 2 ^ (n - 1).
3042 */
3043 if (host->tuning_count)
3044 host->tuning_count = 1 << (host->tuning_count - 1);
3045
3046 /* Re-tuning mode supported by the Host Controller */
3047 host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
3048 SDHCI_RETUNING_MODE_SHIFT;
3049
Takashi Iwai8f230f42010-12-08 10:04:30 +01003050 ocr_avail = 0;
Philip Rakitybad37e12012-05-27 18:36:44 -07003051
Mark Brown462849a2013-07-29 21:52:55 +01003052 host->vmmc = regulator_get_optional(mmc_dev(mmc), "vmmc");
Kevin Liu657d5982012-10-17 19:04:44 +08003053 if (IS_ERR_OR_NULL(host->vmmc)) {
3054 if (PTR_ERR(host->vmmc) < 0) {
3055 pr_info("%s: no vmmc regulator found\n",
3056 mmc_hostname(mmc));
3057 host->vmmc = NULL;
3058 }
Kevin Liu8363c372012-11-17 17:55:51 -05003059 }
Philip Rakitybad37e12012-05-27 18:36:44 -07003060
Philip Rakity68737042012-06-08 12:26:13 -07003061#ifdef CONFIG_REGULATOR
Marek Szyprowskia4f8f252013-02-12 09:01:36 +01003062 /*
3063 * Voltage range check makes sense only if regulator reports
3064 * any voltage value.
3065 */
3066 if (host->vmmc && regulator_get_voltage(host->vmmc) > 0) {
Kevin Liucec2e212012-11-20 08:24:32 -05003067 ret = regulator_is_supported_voltage(host->vmmc, 2700000,
3068 3600000);
Philip Rakity68737042012-06-08 12:26:13 -07003069 if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_330)))
3070 caps[0] &= ~SDHCI_CAN_VDD_330;
Philip Rakity68737042012-06-08 12:26:13 -07003071 if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_300)))
3072 caps[0] &= ~SDHCI_CAN_VDD_300;
Kevin Liucec2e212012-11-20 08:24:32 -05003073 ret = regulator_is_supported_voltage(host->vmmc, 1700000,
3074 1950000);
Philip Rakity68737042012-06-08 12:26:13 -07003075 if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_180)))
3076 caps[0] &= ~SDHCI_CAN_VDD_180;
3077 }
3078#endif /* CONFIG_REGULATOR */
3079
Arindam Nathf2119df2011-05-05 12:18:57 +05303080 /*
3081 * According to SD Host Controller spec v3.00, if the Host System
3082 * can afford more than 150mA, Host Driver should set XPC to 1. Also
3083 * the value is meaningful only if Voltage Support in the Capabilities
3084 * register is set. The actual current value is 4 times the register
3085 * value.
3086 */
3087 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
Philip Rakitybad37e12012-05-27 18:36:44 -07003088 if (!max_current_caps && host->vmmc) {
3089 u32 curr = regulator_get_current_limit(host->vmmc);
3090 if (curr > 0) {
3091
3092 /* convert to SDHCI_MAX_CURRENT format */
3093 curr = curr/1000; /* convert to mA */
3094 curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
3095
3096 curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
3097 max_current_caps =
3098 (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
3099 (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
3100 (curr << SDHCI_MAX_CURRENT_180_SHIFT);
3101 }
3102 }
Arindam Nathf2119df2011-05-05 12:18:57 +05303103
3104 if (caps[0] & SDHCI_CAN_VDD_330) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003105 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
Arindam Nathf2119df2011-05-05 12:18:57 +05303106
Aaron Lu55c46652012-07-04 13:31:48 +08003107 mmc->max_current_330 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303108 SDHCI_MAX_CURRENT_330_MASK) >>
3109 SDHCI_MAX_CURRENT_330_SHIFT) *
3110 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303111 }
3112 if (caps[0] & SDHCI_CAN_VDD_300) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003113 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
Arindam Nathf2119df2011-05-05 12:18:57 +05303114
Aaron Lu55c46652012-07-04 13:31:48 +08003115 mmc->max_current_300 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303116 SDHCI_MAX_CURRENT_300_MASK) >>
3117 SDHCI_MAX_CURRENT_300_SHIFT) *
3118 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303119 }
3120 if (caps[0] & SDHCI_CAN_VDD_180) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003121 ocr_avail |= MMC_VDD_165_195;
3122
Aaron Lu55c46652012-07-04 13:31:48 +08003123 mmc->max_current_180 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303124 SDHCI_MAX_CURRENT_180_MASK) >>
3125 SDHCI_MAX_CURRENT_180_SHIFT) *
3126 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303127 }
3128
Haijun Zhangc0b887b2013-08-26 09:19:23 +08003129 if (host->ocr_mask)
3130 ocr_avail = host->ocr_mask;
3131
Takashi Iwai8f230f42010-12-08 10:04:30 +01003132 mmc->ocr_avail = ocr_avail;
3133 mmc->ocr_avail_sdio = ocr_avail;
3134 if (host->ocr_avail_sdio)
3135 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
3136 mmc->ocr_avail_sd = ocr_avail;
3137 if (host->ocr_avail_sd)
3138 mmc->ocr_avail_sd &= host->ocr_avail_sd;
3139 else /* normal SD controllers don't support 1.8V */
3140 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
3141 mmc->ocr_avail_mmc = ocr_avail;
3142 if (host->ocr_avail_mmc)
3143 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
Pierre Ossman146ad662006-06-30 02:22:23 -07003144
3145 if (mmc->ocr_avail == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303146 pr_err("%s: Hardware doesn't report any "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01003147 "support voltages.\n", mmc_hostname(mmc));
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003148 return -ENODEV;
Pierre Ossman146ad662006-06-30 02:22:23 -07003149 }
3150
Pierre Ossmand129bce2006-03-24 03:18:17 -08003151 spin_lock_init(&host->lock);
3152
3153 /*
Pierre Ossman2134a922008-06-28 18:28:51 +02003154 * Maximum number of segments. Depends on if the hardware
3155 * can do scatter/gather or not.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003156 */
Pierre Ossman2134a922008-06-28 18:28:51 +02003157 if (host->flags & SDHCI_USE_ADMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04003158 mmc->max_segs = 128;
Richard Röjforsa13abc72009-09-22 16:45:30 -07003159 else if (host->flags & SDHCI_USE_SDMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04003160 mmc->max_segs = 1;
Pierre Ossman2134a922008-06-28 18:28:51 +02003161 else /* PIO */
Martin K. Petersena36274e2010-09-10 01:33:59 -04003162 mmc->max_segs = 128;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003163
3164 /*
Pierre Ossmanbab76962006-07-02 16:51:35 +01003165 * Maximum number of sectors in one transfer. Limited by DMA boundary
Pierre Ossman55db8902006-11-21 17:55:45 +01003166 * size (512KiB).
Pierre Ossmand129bce2006-03-24 03:18:17 -08003167 */
Pierre Ossman55db8902006-11-21 17:55:45 +01003168 mmc->max_req_size = 524288;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003169
3170 /*
3171 * Maximum segment size. Could be one segment with the maximum number
Pierre Ossman2134a922008-06-28 18:28:51 +02003172 * of bytes. When doing hardware scatter/gather, each entry cannot
3173 * be larger than 64 KiB though.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003174 */
Olof Johansson30652aa2011-01-01 18:37:32 -06003175 if (host->flags & SDHCI_USE_ADMA) {
3176 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
3177 mmc->max_seg_size = 65535;
3178 else
3179 mmc->max_seg_size = 65536;
3180 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +02003181 mmc->max_seg_size = mmc->max_req_size;
Olof Johansson30652aa2011-01-01 18:37:32 -06003182 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003183
3184 /*
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003185 * Maximum block size. This varies from controller to controller and
3186 * is specified in the capabilities register.
3187 */
Anton Vorontsov0633f652009-03-17 00:14:03 +03003188 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
3189 mmc->max_blk_size = 2;
3190 } else {
Arindam Nathf2119df2011-05-05 12:18:57 +05303191 mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
Anton Vorontsov0633f652009-03-17 00:14:03 +03003192 SDHCI_MAX_BLOCK_SHIFT;
3193 if (mmc->max_blk_size >= 3) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303194 pr_warning("%s: Invalid maximum block size, "
Anton Vorontsov0633f652009-03-17 00:14:03 +03003195 "assuming 512 bytes\n", mmc_hostname(mmc));
3196 mmc->max_blk_size = 0;
3197 }
3198 }
3199
3200 mmc->max_blk_size = 512 << mmc->max_blk_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003201
3202 /*
Pierre Ossman55db8902006-11-21 17:55:45 +01003203 * Maximum block count.
3204 */
Ben Dooks1388eef2009-06-14 12:40:53 +01003205 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
Pierre Ossman55db8902006-11-21 17:55:45 +01003206
3207 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003208 * Init tasklets.
3209 */
3210 tasklet_init(&host->card_tasklet,
3211 sdhci_tasklet_card, (unsigned long)host);
3212 tasklet_init(&host->finish_tasklet,
3213 sdhci_tasklet_finish, (unsigned long)host);
3214
Al Viroe4cad1b2006-10-10 22:47:07 +01003215 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003216
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303217 if (host->version >= SDHCI_SPEC_300) {
Arindam Nathb513ea22011-05-05 12:19:04 +05303218 init_waitqueue_head(&host->buf_ready_int);
3219
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303220 /* Initialize re-tuning timer */
3221 init_timer(&host->tuning_timer);
3222 host->tuning_timer.data = (unsigned long)host;
3223 host->tuning_timer.function = sdhci_tuning_timer;
3224 }
3225
Shawn Guo2af502c2013-07-05 14:38:55 +08003226 sdhci_init(host, 0);
3227
Thomas Gleixnerdace1452006-07-01 19:29:38 -07003228 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
Pierre Ossmanb69c9052008-03-08 23:44:25 +01003229 mmc_hostname(mmc), host);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003230 if (ret) {
3231 pr_err("%s: Failed to request IRQ %d: %d\n",
3232 mmc_hostname(mmc), host->irq, ret);
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003233 goto untasklet;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003234 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003235
Pierre Ossmand129bce2006-03-24 03:18:17 -08003236#ifdef CONFIG_MMC_DEBUG
3237 sdhci_dumpregs(host);
3238#endif
3239
Pierre Ossmanf9134312008-12-21 17:01:48 +01003240#ifdef SDHCI_USE_LEDS_CLASS
Helmut Schaa5dbace02009-02-14 16:22:39 +01003241 snprintf(host->led_name, sizeof(host->led_name),
3242 "%s::", mmc_hostname(mmc));
3243 host->led.name = host->led_name;
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003244 host->led.brightness = LED_OFF;
3245 host->led.default_trigger = mmc_hostname(mmc);
3246 host->led.brightness_set = sdhci_led_control;
3247
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003248 ret = led_classdev_register(mmc_dev(mmc), &host->led);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003249 if (ret) {
3250 pr_err("%s: Failed to register LED device: %d\n",
3251 mmc_hostname(mmc), ret);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003252 goto reset;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003253 }
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003254#endif
3255
Pierre Ossman5f25a662006-10-04 02:15:39 -07003256 mmiowb();
3257
Pierre Ossmand129bce2006-03-24 03:18:17 -08003258 mmc_add_host(mmc);
3259
Girish K Sa3c76eb2011-10-11 11:44:09 +05303260 pr_info("%s: SDHCI controller on %s [%s] using %s\n",
Kay Sieversd1b26862008-11-08 21:37:46 +01003261 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
Richard Röjforsa13abc72009-09-22 16:45:30 -07003262 (host->flags & SDHCI_USE_ADMA) ? "ADMA" :
3263 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003264
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003265 sdhci_enable_card_detection(host);
3266
Pierre Ossmand129bce2006-03-24 03:18:17 -08003267 return 0;
3268
Pierre Ossmanf9134312008-12-21 17:01:48 +01003269#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003270reset:
3271 sdhci_reset(host, SDHCI_RESET_ALL);
Kevin Liub0a8dec2013-01-05 17:18:28 +08003272 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003273 free_irq(host->irq, host);
3274#endif
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003275untasklet:
Pierre Ossmand129bce2006-03-24 03:18:17 -08003276 tasklet_kill(&host->card_tasklet);
3277 tasklet_kill(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003278
3279 return ret;
3280}
3281
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003282EXPORT_SYMBOL_GPL(sdhci_add_host);
3283
Pierre Ossman1e728592008-04-16 19:13:13 +02003284void sdhci_remove_host(struct sdhci_host *host, int dead)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003285{
Pierre Ossman1e728592008-04-16 19:13:13 +02003286 unsigned long flags;
3287
3288 if (dead) {
3289 spin_lock_irqsave(&host->lock, flags);
3290
3291 host->flags |= SDHCI_DEVICE_DEAD;
3292
3293 if (host->mrq) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303294 pr_err("%s: Controller removed during "
Pierre Ossman1e728592008-04-16 19:13:13 +02003295 " transfer!\n", mmc_hostname(host->mmc));
3296
3297 host->mrq->cmd->error = -ENOMEDIUM;
3298 tasklet_schedule(&host->finish_tasklet);
3299 }
3300
3301 spin_unlock_irqrestore(&host->lock, flags);
3302 }
3303
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003304 sdhci_disable_card_detection(host);
3305
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003306 mmc_remove_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003307
Pierre Ossmanf9134312008-12-21 17:01:48 +01003308#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003309 led_classdev_unregister(&host->led);
3310#endif
3311
Pierre Ossman1e728592008-04-16 19:13:13 +02003312 if (!dead)
3313 sdhci_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003314
Kevin Liub0a8dec2013-01-05 17:18:28 +08003315 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003316 free_irq(host->irq, host);
3317
3318 del_timer_sync(&host->timer);
3319
3320 tasklet_kill(&host->card_tasklet);
3321 tasklet_kill(&host->finish_tasklet);
Pierre Ossman2134a922008-06-28 18:28:51 +02003322
Philip Rakity77dcb3f2012-07-23 17:25:18 -07003323 if (host->vmmc) {
3324 regulator_disable(host->vmmc);
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07003325 regulator_put(host->vmmc);
Philip Rakity77dcb3f2012-07-23 17:25:18 -07003326 }
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07003327
Philip Rakity6231f3d2012-07-23 15:56:23 -07003328 if (host->vqmmc) {
3329 regulator_disable(host->vqmmc);
3330 regulator_put(host->vqmmc);
3331 }
3332
Pierre Ossman2134a922008-06-28 18:28:51 +02003333 kfree(host->adma_desc);
3334 kfree(host->align_buffer);
3335
3336 host->adma_desc = NULL;
3337 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003338}
3339
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003340EXPORT_SYMBOL_GPL(sdhci_remove_host);
3341
3342void sdhci_free_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003343{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003344 mmc_free_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003345}
3346
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003347EXPORT_SYMBOL_GPL(sdhci_free_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003348
3349/*****************************************************************************\
3350 * *
3351 * Driver init/exit *
3352 * *
3353\*****************************************************************************/
3354
3355static int __init sdhci_drv_init(void)
3356{
Girish K Sa3c76eb2011-10-11 11:44:09 +05303357 pr_info(DRIVER_NAME
Pierre Ossman52fbf9c2007-02-09 08:23:41 +01003358 ": Secure Digital Host Controller Interface driver\n");
Girish K Sa3c76eb2011-10-11 11:44:09 +05303359 pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003360
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003361 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003362}
3363
3364static void __exit sdhci_drv_exit(void)
3365{
Pierre Ossmand129bce2006-03-24 03:18:17 -08003366}
3367
3368module_init(sdhci_drv_init);
3369module_exit(sdhci_drv_exit);
3370
Pierre Ossmandf673b22006-06-30 02:22:31 -07003371module_param(debug_quirks, uint, 0444);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003372module_param(debug_quirks2, uint, 0444);
Pierre Ossman67435272006-06-30 02:22:31 -07003373
Pierre Ossman32710e82009-04-08 20:14:54 +02003374MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003375MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003376MODULE_LICENSE("GPL");
Pierre Ossman67435272006-06-30 02:22:31 -07003377
Pierre Ossmandf673b22006-06-30 02:22:31 -07003378MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003379MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");