blob: 5e084d6509c63d67aa17e170502aeec895442fee [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030034#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030035#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040036
Avi Kivity6aa8b732006-12-10 02:21:36 -080037#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080038#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020039#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020040#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080041#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080042#include <asm/i387.h>
43#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080045#include <asm/kexec.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080046
Marcelo Tosatti229456f2009-06-17 09:22:14 -030047#include "trace.h"
48
Avi Kivity4ecac3f2008-05-13 13:23:38 +030049#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040050#define __ex_clear(x, reg) \
51 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030052
Avi Kivity6aa8b732006-12-10 02:21:36 -080053MODULE_AUTHOR("Qumranet");
54MODULE_LICENSE("GPL");
55
Josh Triplette9bda3b2012-03-20 23:33:51 -070056static const struct x86_cpu_id vmx_cpu_id[] = {
57 X86_FEATURE_MATCH(X86_FEATURE_VMX),
58 {}
59};
60MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
61
Rusty Russell476bc002012-01-13 09:32:18 +103062static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020063module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080064
Rusty Russell476bc002012-01-13 09:32:18 +103065static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020066module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020067
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070072module_param_named(unrestricted_guest,
73 enable_unrestricted_guest, bool, S_IRUGO);
74
Xudong Hao83c3a332012-05-28 19:33:35 +080075static bool __read_mostly enable_ept_ad_bits = 1;
76module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
77
Avi Kivitya27685c2012-06-12 20:30:18 +030078static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020079module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030080
Rusty Russell476bc002012-01-13 09:32:18 +103081static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080082module_param(vmm_exclusive, bool, S_IRUGO);
83
Rusty Russell476bc002012-01-13 09:32:18 +103084static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030085module_param(fasteoi, bool, S_IRUGO);
86
Yang Zhang5a717852013-04-11 19:25:16 +080087static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080088module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080089
Abel Gordonabc4fc52013-04-18 14:35:25 +030090static bool __read_mostly enable_shadow_vmcs = 1;
91module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030092/*
93 * If nested=1, nested virtualization is supported, i.e., guests may use
94 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
95 * use VMX instructions.
96 */
Rusty Russell476bc002012-01-13 09:32:18 +103097static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +030098module_param(nested, bool, S_IRUGO);
99
Gleb Natapov50378782013-02-04 16:00:28 +0200100#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
101#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200102#define KVM_VM_CR0_ALWAYS_ON \
103 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200104#define KVM_CR4_GUEST_OWNED_BITS \
105 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
106 | X86_CR4_OSXMMEXCPT)
107
Avi Kivitycdc0e242009-12-06 17:21:14 +0200108#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
109#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
110
Avi Kivity78ac8b42010-04-08 18:19:35 +0300111#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
112
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800113/*
114 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
115 * ple_gap: upper bound on the amount of time between two successive
116 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500117 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800118 * ple_window: upper bound on the amount of time a guest is allowed to execute
119 * in a PAUSE loop. Tests indicate that most spinlocks are held for
120 * less than 2^12 cycles
121 * Time is measured based on a counter that runs at the same rate as the TSC,
122 * refer SDM volume 3b section 21.6.13 & 22.1.3.
123 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500124#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800125#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
126static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
127module_param(ple_gap, int, S_IRUGO);
128
129static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
130module_param(ple_window, int, S_IRUGO);
131
Avi Kivity83287ea422012-09-16 15:10:57 +0300132extern const ulong vmx_return;
133
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200134#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300135#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300136
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400137struct vmcs {
138 u32 revision_id;
139 u32 abort;
140 char data[0];
141};
142
Nadav Har'Eld462b812011-05-24 15:26:10 +0300143/*
144 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
145 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
146 * loaded on this CPU (so we can clear them if the CPU goes down).
147 */
148struct loaded_vmcs {
149 struct vmcs *vmcs;
150 int cpu;
151 int launched;
152 struct list_head loaded_vmcss_on_cpu_link;
153};
154
Avi Kivity26bb0982009-09-07 11:14:12 +0300155struct shared_msr_entry {
156 unsigned index;
157 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200158 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300159};
160
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300161/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300162 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
163 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
164 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
165 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
166 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
167 * More than one of these structures may exist, if L1 runs multiple L2 guests.
168 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
169 * underlying hardware which will be used to run L2.
170 * This structure is packed to ensure that its layout is identical across
171 * machines (necessary for live migration).
172 * If there are changes in this struct, VMCS12_REVISION must be changed.
173 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300174typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300175struct __packed vmcs12 {
176 /* According to the Intel spec, a VMCS region must start with the
177 * following two fields. Then follow implementation-specific data.
178 */
179 u32 revision_id;
180 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300181
Nadav Har'El27d6c862011-05-25 23:06:59 +0300182 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
183 u32 padding[7]; /* room for future expansion */
184
Nadav Har'El22bd0352011-05-25 23:05:57 +0300185 u64 io_bitmap_a;
186 u64 io_bitmap_b;
187 u64 msr_bitmap;
188 u64 vm_exit_msr_store_addr;
189 u64 vm_exit_msr_load_addr;
190 u64 vm_entry_msr_load_addr;
191 u64 tsc_offset;
192 u64 virtual_apic_page_addr;
193 u64 apic_access_addr;
194 u64 ept_pointer;
195 u64 guest_physical_address;
196 u64 vmcs_link_pointer;
197 u64 guest_ia32_debugctl;
198 u64 guest_ia32_pat;
199 u64 guest_ia32_efer;
200 u64 guest_ia32_perf_global_ctrl;
201 u64 guest_pdptr0;
202 u64 guest_pdptr1;
203 u64 guest_pdptr2;
204 u64 guest_pdptr3;
205 u64 host_ia32_pat;
206 u64 host_ia32_efer;
207 u64 host_ia32_perf_global_ctrl;
208 u64 padding64[8]; /* room for future expansion */
209 /*
210 * To allow migration of L1 (complete with its L2 guests) between
211 * machines of different natural widths (32 or 64 bit), we cannot have
212 * unsigned long fields with no explict size. We use u64 (aliased
213 * natural_width) instead. Luckily, x86 is little-endian.
214 */
215 natural_width cr0_guest_host_mask;
216 natural_width cr4_guest_host_mask;
217 natural_width cr0_read_shadow;
218 natural_width cr4_read_shadow;
219 natural_width cr3_target_value0;
220 natural_width cr3_target_value1;
221 natural_width cr3_target_value2;
222 natural_width cr3_target_value3;
223 natural_width exit_qualification;
224 natural_width guest_linear_address;
225 natural_width guest_cr0;
226 natural_width guest_cr3;
227 natural_width guest_cr4;
228 natural_width guest_es_base;
229 natural_width guest_cs_base;
230 natural_width guest_ss_base;
231 natural_width guest_ds_base;
232 natural_width guest_fs_base;
233 natural_width guest_gs_base;
234 natural_width guest_ldtr_base;
235 natural_width guest_tr_base;
236 natural_width guest_gdtr_base;
237 natural_width guest_idtr_base;
238 natural_width guest_dr7;
239 natural_width guest_rsp;
240 natural_width guest_rip;
241 natural_width guest_rflags;
242 natural_width guest_pending_dbg_exceptions;
243 natural_width guest_sysenter_esp;
244 natural_width guest_sysenter_eip;
245 natural_width host_cr0;
246 natural_width host_cr3;
247 natural_width host_cr4;
248 natural_width host_fs_base;
249 natural_width host_gs_base;
250 natural_width host_tr_base;
251 natural_width host_gdtr_base;
252 natural_width host_idtr_base;
253 natural_width host_ia32_sysenter_esp;
254 natural_width host_ia32_sysenter_eip;
255 natural_width host_rsp;
256 natural_width host_rip;
257 natural_width paddingl[8]; /* room for future expansion */
258 u32 pin_based_vm_exec_control;
259 u32 cpu_based_vm_exec_control;
260 u32 exception_bitmap;
261 u32 page_fault_error_code_mask;
262 u32 page_fault_error_code_match;
263 u32 cr3_target_count;
264 u32 vm_exit_controls;
265 u32 vm_exit_msr_store_count;
266 u32 vm_exit_msr_load_count;
267 u32 vm_entry_controls;
268 u32 vm_entry_msr_load_count;
269 u32 vm_entry_intr_info_field;
270 u32 vm_entry_exception_error_code;
271 u32 vm_entry_instruction_len;
272 u32 tpr_threshold;
273 u32 secondary_vm_exec_control;
274 u32 vm_instruction_error;
275 u32 vm_exit_reason;
276 u32 vm_exit_intr_info;
277 u32 vm_exit_intr_error_code;
278 u32 idt_vectoring_info_field;
279 u32 idt_vectoring_error_code;
280 u32 vm_exit_instruction_len;
281 u32 vmx_instruction_info;
282 u32 guest_es_limit;
283 u32 guest_cs_limit;
284 u32 guest_ss_limit;
285 u32 guest_ds_limit;
286 u32 guest_fs_limit;
287 u32 guest_gs_limit;
288 u32 guest_ldtr_limit;
289 u32 guest_tr_limit;
290 u32 guest_gdtr_limit;
291 u32 guest_idtr_limit;
292 u32 guest_es_ar_bytes;
293 u32 guest_cs_ar_bytes;
294 u32 guest_ss_ar_bytes;
295 u32 guest_ds_ar_bytes;
296 u32 guest_fs_ar_bytes;
297 u32 guest_gs_ar_bytes;
298 u32 guest_ldtr_ar_bytes;
299 u32 guest_tr_ar_bytes;
300 u32 guest_interruptibility_info;
301 u32 guest_activity_state;
302 u32 guest_sysenter_cs;
303 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100304 u32 vmx_preemption_timer_value;
305 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300306 u16 virtual_processor_id;
307 u16 guest_es_selector;
308 u16 guest_cs_selector;
309 u16 guest_ss_selector;
310 u16 guest_ds_selector;
311 u16 guest_fs_selector;
312 u16 guest_gs_selector;
313 u16 guest_ldtr_selector;
314 u16 guest_tr_selector;
315 u16 host_es_selector;
316 u16 host_cs_selector;
317 u16 host_ss_selector;
318 u16 host_ds_selector;
319 u16 host_fs_selector;
320 u16 host_gs_selector;
321 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300322};
323
324/*
325 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
326 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
327 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
328 */
329#define VMCS12_REVISION 0x11e57ed0
330
331/*
332 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
333 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
334 * current implementation, 4K are reserved to avoid future complications.
335 */
336#define VMCS12_SIZE 0x1000
337
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300338/* Used to remember the last vmcs02 used for some recently used vmcs12s */
339struct vmcs02_list {
340 struct list_head list;
341 gpa_t vmptr;
342 struct loaded_vmcs vmcs02;
343};
344
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300345/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300346 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
347 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
348 */
349struct nested_vmx {
350 /* Has the level1 guest done vmxon? */
351 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300352
353 /* The guest-physical address of the current VMCS L1 keeps for L2 */
354 gpa_t current_vmptr;
355 /* The host-usable pointer to the above */
356 struct page *current_vmcs12_page;
357 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300358 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300359 /*
360 * Indicates if the shadow vmcs must be updated with the
361 * data hold by vmcs12
362 */
363 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300364
365 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
366 struct list_head vmcs02_pool;
367 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300368 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300369 /* L2 must run next, and mustn't decide to exit to L1. */
370 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300371 /*
372 * Guest pages referred to in vmcs02 with host-physical pointers, so
373 * we must keep them pinned while L2 runs.
374 */
375 struct page *apic_access_page;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800376 u64 msr_ia32_feature_control;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300377};
378
Yang Zhang01e439b2013-04-11 19:25:12 +0800379#define POSTED_INTR_ON 0
380/* Posted-Interrupt Descriptor */
381struct pi_desc {
382 u32 pir[8]; /* Posted interrupt requested */
383 u32 control; /* bit 0 of control is outstanding notification bit */
384 u32 rsvd[7];
385} __aligned(64);
386
Yang Zhanga20ed542013-04-11 19:25:15 +0800387static bool pi_test_and_set_on(struct pi_desc *pi_desc)
388{
389 return test_and_set_bit(POSTED_INTR_ON,
390 (unsigned long *)&pi_desc->control);
391}
392
393static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
394{
395 return test_and_clear_bit(POSTED_INTR_ON,
396 (unsigned long *)&pi_desc->control);
397}
398
399static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
400{
401 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
402}
403
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400404struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000405 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300406 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300407 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200408 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200409 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300410 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200411 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200412 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300413 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400414 int nmsrs;
415 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800416 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400417#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300418 u64 msr_host_kernel_gs_base;
419 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400420#endif
Nadav Har'Eld462b812011-05-24 15:26:10 +0300421 /*
422 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
423 * non-nested (L1) guest, it always points to vmcs01. For a nested
424 * guest (L2), it points to a different VMCS.
425 */
426 struct loaded_vmcs vmcs01;
427 struct loaded_vmcs *loaded_vmcs;
428 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300429 struct msr_autoload {
430 unsigned nr;
431 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
432 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
433 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400434 struct {
435 int loaded;
436 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300437#ifdef CONFIG_X86_64
438 u16 ds_sel, es_sel;
439#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200440 int gs_ldt_reload_needed;
441 int fs_reload_needed;
Mike Dayd77c26f2007-10-08 09:02:08 -0400442 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200443 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300444 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300445 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300446 struct kvm_segment segs[8];
447 } rmode;
448 struct {
449 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300450 struct kvm_save_segment {
451 u16 selector;
452 unsigned long base;
453 u32 limit;
454 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300455 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300456 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800457 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300458 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200459
460 /* Support for vnmi-less CPUs */
461 int soft_vnmi_blocked;
462 ktime_t entry_time;
463 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800464 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800465
466 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300467
Yang Zhang01e439b2013-04-11 19:25:12 +0800468 /* Posted interrupt descriptor */
469 struct pi_desc pi_desc;
470
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300471 /* Support for a guest hypervisor (nested VMX) */
472 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400473};
474
Avi Kivity2fb92db2011-04-27 19:42:18 +0300475enum segment_cache_field {
476 SEG_FIELD_SEL = 0,
477 SEG_FIELD_BASE = 1,
478 SEG_FIELD_LIMIT = 2,
479 SEG_FIELD_AR = 3,
480
481 SEG_FIELD_NR = 4
482};
483
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400484static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
485{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000486 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400487}
488
Nadav Har'El22bd0352011-05-25 23:05:57 +0300489#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
490#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
491#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
492 [number##_HIGH] = VMCS12_OFFSET(name)+4
493
Abel Gordon4607c2d2013-04-18 14:35:55 +0300494
495static const unsigned long shadow_read_only_fields[] = {
496 /*
497 * We do NOT shadow fields that are modified when L0
498 * traps and emulates any vmx instruction (e.g. VMPTRLD,
499 * VMXON...) executed by L1.
500 * For example, VM_INSTRUCTION_ERROR is read
501 * by L1 if a vmx instruction fails (part of the error path).
502 * Note the code assumes this logic. If for some reason
503 * we start shadowing these fields then we need to
504 * force a shadow sync when L0 emulates vmx instructions
505 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
506 * by nested_vmx_failValid)
507 */
508 VM_EXIT_REASON,
509 VM_EXIT_INTR_INFO,
510 VM_EXIT_INSTRUCTION_LEN,
511 IDT_VECTORING_INFO_FIELD,
512 IDT_VECTORING_ERROR_CODE,
513 VM_EXIT_INTR_ERROR_CODE,
514 EXIT_QUALIFICATION,
515 GUEST_LINEAR_ADDRESS,
516 GUEST_PHYSICAL_ADDRESS
517};
518static const int max_shadow_read_only_fields =
519 ARRAY_SIZE(shadow_read_only_fields);
520
521static const unsigned long shadow_read_write_fields[] = {
522 GUEST_RIP,
523 GUEST_RSP,
524 GUEST_CR0,
525 GUEST_CR3,
526 GUEST_CR4,
527 GUEST_INTERRUPTIBILITY_INFO,
528 GUEST_RFLAGS,
529 GUEST_CS_SELECTOR,
530 GUEST_CS_AR_BYTES,
531 GUEST_CS_LIMIT,
532 GUEST_CS_BASE,
533 GUEST_ES_BASE,
534 CR0_GUEST_HOST_MASK,
535 CR0_READ_SHADOW,
536 CR4_READ_SHADOW,
537 TSC_OFFSET,
538 EXCEPTION_BITMAP,
539 CPU_BASED_VM_EXEC_CONTROL,
540 VM_ENTRY_EXCEPTION_ERROR_CODE,
541 VM_ENTRY_INTR_INFO_FIELD,
542 VM_ENTRY_INSTRUCTION_LEN,
543 VM_ENTRY_EXCEPTION_ERROR_CODE,
544 HOST_FS_BASE,
545 HOST_GS_BASE,
546 HOST_FS_SELECTOR,
547 HOST_GS_SELECTOR
548};
549static const int max_shadow_read_write_fields =
550 ARRAY_SIZE(shadow_read_write_fields);
551
Mathias Krause772e0312012-08-30 01:30:19 +0200552static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300553 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
554 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
555 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
556 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
557 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
558 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
559 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
560 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
561 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
562 FIELD(HOST_ES_SELECTOR, host_es_selector),
563 FIELD(HOST_CS_SELECTOR, host_cs_selector),
564 FIELD(HOST_SS_SELECTOR, host_ss_selector),
565 FIELD(HOST_DS_SELECTOR, host_ds_selector),
566 FIELD(HOST_FS_SELECTOR, host_fs_selector),
567 FIELD(HOST_GS_SELECTOR, host_gs_selector),
568 FIELD(HOST_TR_SELECTOR, host_tr_selector),
569 FIELD64(IO_BITMAP_A, io_bitmap_a),
570 FIELD64(IO_BITMAP_B, io_bitmap_b),
571 FIELD64(MSR_BITMAP, msr_bitmap),
572 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
573 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
574 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
575 FIELD64(TSC_OFFSET, tsc_offset),
576 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
577 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
578 FIELD64(EPT_POINTER, ept_pointer),
579 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
580 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
581 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
582 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
583 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
584 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
585 FIELD64(GUEST_PDPTR0, guest_pdptr0),
586 FIELD64(GUEST_PDPTR1, guest_pdptr1),
587 FIELD64(GUEST_PDPTR2, guest_pdptr2),
588 FIELD64(GUEST_PDPTR3, guest_pdptr3),
589 FIELD64(HOST_IA32_PAT, host_ia32_pat),
590 FIELD64(HOST_IA32_EFER, host_ia32_efer),
591 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
592 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
593 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
594 FIELD(EXCEPTION_BITMAP, exception_bitmap),
595 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
596 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
597 FIELD(CR3_TARGET_COUNT, cr3_target_count),
598 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
599 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
600 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
601 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
602 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
603 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
604 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
605 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
606 FIELD(TPR_THRESHOLD, tpr_threshold),
607 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
608 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
609 FIELD(VM_EXIT_REASON, vm_exit_reason),
610 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
611 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
612 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
613 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
614 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
615 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
616 FIELD(GUEST_ES_LIMIT, guest_es_limit),
617 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
618 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
619 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
620 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
621 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
622 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
623 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
624 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
625 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
626 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
627 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
628 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
629 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
630 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
631 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
632 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
633 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
634 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
635 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
636 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
637 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100638 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300639 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
640 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
641 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
642 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
643 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
644 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
645 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
646 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
647 FIELD(EXIT_QUALIFICATION, exit_qualification),
648 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
649 FIELD(GUEST_CR0, guest_cr0),
650 FIELD(GUEST_CR3, guest_cr3),
651 FIELD(GUEST_CR4, guest_cr4),
652 FIELD(GUEST_ES_BASE, guest_es_base),
653 FIELD(GUEST_CS_BASE, guest_cs_base),
654 FIELD(GUEST_SS_BASE, guest_ss_base),
655 FIELD(GUEST_DS_BASE, guest_ds_base),
656 FIELD(GUEST_FS_BASE, guest_fs_base),
657 FIELD(GUEST_GS_BASE, guest_gs_base),
658 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
659 FIELD(GUEST_TR_BASE, guest_tr_base),
660 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
661 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
662 FIELD(GUEST_DR7, guest_dr7),
663 FIELD(GUEST_RSP, guest_rsp),
664 FIELD(GUEST_RIP, guest_rip),
665 FIELD(GUEST_RFLAGS, guest_rflags),
666 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
667 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
668 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
669 FIELD(HOST_CR0, host_cr0),
670 FIELD(HOST_CR3, host_cr3),
671 FIELD(HOST_CR4, host_cr4),
672 FIELD(HOST_FS_BASE, host_fs_base),
673 FIELD(HOST_GS_BASE, host_gs_base),
674 FIELD(HOST_TR_BASE, host_tr_base),
675 FIELD(HOST_GDTR_BASE, host_gdtr_base),
676 FIELD(HOST_IDTR_BASE, host_idtr_base),
677 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
678 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
679 FIELD(HOST_RSP, host_rsp),
680 FIELD(HOST_RIP, host_rip),
681};
682static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
683
684static inline short vmcs_field_to_offset(unsigned long field)
685{
686 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
687 return -1;
688 return vmcs_field_to_offset_table[field];
689}
690
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300691static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
692{
693 return to_vmx(vcpu)->nested.current_vmcs12;
694}
695
696static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
697{
698 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800699 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300700 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800701
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300702 return page;
703}
704
705static void nested_release_page(struct page *page)
706{
707 kvm_release_page_dirty(page);
708}
709
710static void nested_release_page_clean(struct page *page)
711{
712 kvm_release_page_clean(page);
713}
714
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300715static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800716static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800717static void kvm_cpu_vmxon(u64 addr);
718static void kvm_cpu_vmxoff(void);
Avi Kivityaff48ba2010-12-05 18:56:11 +0200719static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200720static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300721static void vmx_set_segment(struct kvm_vcpu *vcpu,
722 struct kvm_segment *var, int seg);
723static void vmx_get_segment(struct kvm_vcpu *vcpu,
724 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200725static bool guest_state_valid(struct kvm_vcpu *vcpu);
726static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800727static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300728static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300729static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Avi Kivity75880a02007-06-20 11:20:04 +0300730
Avi Kivity6aa8b732006-12-10 02:21:36 -0800731static DEFINE_PER_CPU(struct vmcs *, vmxarea);
732static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300733/*
734 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
735 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
736 */
737static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300738static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800739
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200740static unsigned long *vmx_io_bitmap_a;
741static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200742static unsigned long *vmx_msr_bitmap_legacy;
743static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800744static unsigned long *vmx_msr_bitmap_legacy_x2apic;
745static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300746static unsigned long *vmx_vmread_bitmap;
747static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300748
Avi Kivity110312c2010-12-21 12:54:20 +0200749static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200750static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200751
Sheng Yang2384d2b2008-01-17 15:14:33 +0800752static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
753static DEFINE_SPINLOCK(vmx_vpid_lock);
754
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300755static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800756 int size;
757 int order;
758 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300759 u32 pin_based_exec_ctrl;
760 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800761 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300762 u32 vmexit_ctrl;
763 u32 vmentry_ctrl;
764} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800765
Hannes Ederefff9e52008-11-28 17:02:06 +0100766static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800767 u32 ept;
768 u32 vpid;
769} vmx_capability;
770
Avi Kivity6aa8b732006-12-10 02:21:36 -0800771#define VMX_SEGMENT_FIELD(seg) \
772 [VCPU_SREG_##seg] = { \
773 .selector = GUEST_##seg##_SELECTOR, \
774 .base = GUEST_##seg##_BASE, \
775 .limit = GUEST_##seg##_LIMIT, \
776 .ar_bytes = GUEST_##seg##_AR_BYTES, \
777 }
778
Mathias Krause772e0312012-08-30 01:30:19 +0200779static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800780 unsigned selector;
781 unsigned base;
782 unsigned limit;
783 unsigned ar_bytes;
784} kvm_vmx_segment_fields[] = {
785 VMX_SEGMENT_FIELD(CS),
786 VMX_SEGMENT_FIELD(DS),
787 VMX_SEGMENT_FIELD(ES),
788 VMX_SEGMENT_FIELD(FS),
789 VMX_SEGMENT_FIELD(GS),
790 VMX_SEGMENT_FIELD(SS),
791 VMX_SEGMENT_FIELD(TR),
792 VMX_SEGMENT_FIELD(LDTR),
793};
794
Avi Kivity26bb0982009-09-07 11:14:12 +0300795static u64 host_efer;
796
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300797static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
798
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300799/*
Brian Gerst8c065852010-07-17 09:03:26 -0400800 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300801 * away by decrementing the array size.
802 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800803static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800804#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300805 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800806#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400807 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800808};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200809#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800810
Gui Jianfeng31299942010-03-15 17:29:09 +0800811static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800812{
813 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
814 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100815 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800816}
817
Gui Jianfeng31299942010-03-15 17:29:09 +0800818static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300819{
820 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
821 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100822 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300823}
824
Gui Jianfeng31299942010-03-15 17:29:09 +0800825static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500826{
827 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
828 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100829 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500830}
831
Gui Jianfeng31299942010-03-15 17:29:09 +0800832static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800833{
834 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
835 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
836}
837
Gui Jianfeng31299942010-03-15 17:29:09 +0800838static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800839{
840 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
841 INTR_INFO_VALID_MASK)) ==
842 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
843}
844
Gui Jianfeng31299942010-03-15 17:29:09 +0800845static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800846{
Sheng Yang04547152009-04-01 15:52:31 +0800847 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800848}
849
Gui Jianfeng31299942010-03-15 17:29:09 +0800850static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800851{
Sheng Yang04547152009-04-01 15:52:31 +0800852 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800853}
854
Gui Jianfeng31299942010-03-15 17:29:09 +0800855static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800856{
Sheng Yang04547152009-04-01 15:52:31 +0800857 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800858}
859
Gui Jianfeng31299942010-03-15 17:29:09 +0800860static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800861{
Sheng Yang04547152009-04-01 15:52:31 +0800862 return vmcs_config.cpu_based_exec_ctrl &
863 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800864}
865
Avi Kivity774ead32007-12-26 13:57:04 +0200866static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800867{
Sheng Yang04547152009-04-01 15:52:31 +0800868 return vmcs_config.cpu_based_2nd_exec_ctrl &
869 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
870}
871
Yang Zhang8d146952013-01-25 10:18:50 +0800872static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
873{
874 return vmcs_config.cpu_based_2nd_exec_ctrl &
875 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
876}
877
Yang Zhang83d4c282013-01-25 10:18:49 +0800878static inline bool cpu_has_vmx_apic_register_virt(void)
879{
880 return vmcs_config.cpu_based_2nd_exec_ctrl &
881 SECONDARY_EXEC_APIC_REGISTER_VIRT;
882}
883
Yang Zhangc7c9c562013-01-25 10:18:51 +0800884static inline bool cpu_has_vmx_virtual_intr_delivery(void)
885{
886 return vmcs_config.cpu_based_2nd_exec_ctrl &
887 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
888}
889
Yang Zhang01e439b2013-04-11 19:25:12 +0800890static inline bool cpu_has_vmx_posted_intr(void)
891{
892 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
893}
894
895static inline bool cpu_has_vmx_apicv(void)
896{
897 return cpu_has_vmx_apic_register_virt() &&
898 cpu_has_vmx_virtual_intr_delivery() &&
899 cpu_has_vmx_posted_intr();
900}
901
Sheng Yang04547152009-04-01 15:52:31 +0800902static inline bool cpu_has_vmx_flexpriority(void)
903{
904 return cpu_has_vmx_tpr_shadow() &&
905 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800906}
907
Marcelo Tosattie7997942009-06-11 12:07:40 -0300908static inline bool cpu_has_vmx_ept_execute_only(void)
909{
Gui Jianfeng31299942010-03-15 17:29:09 +0800910 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300911}
912
913static inline bool cpu_has_vmx_eptp_uncacheable(void)
914{
Gui Jianfeng31299942010-03-15 17:29:09 +0800915 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300916}
917
918static inline bool cpu_has_vmx_eptp_writeback(void)
919{
Gui Jianfeng31299942010-03-15 17:29:09 +0800920 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300921}
922
923static inline bool cpu_has_vmx_ept_2m_page(void)
924{
Gui Jianfeng31299942010-03-15 17:29:09 +0800925 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300926}
927
Sheng Yang878403b2010-01-05 19:02:29 +0800928static inline bool cpu_has_vmx_ept_1g_page(void)
929{
Gui Jianfeng31299942010-03-15 17:29:09 +0800930 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800931}
932
Sheng Yang4bc9b982010-06-02 14:05:24 +0800933static inline bool cpu_has_vmx_ept_4levels(void)
934{
935 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
936}
937
Xudong Hao83c3a332012-05-28 19:33:35 +0800938static inline bool cpu_has_vmx_ept_ad_bits(void)
939{
940 return vmx_capability.ept & VMX_EPT_AD_BIT;
941}
942
Gui Jianfeng31299942010-03-15 17:29:09 +0800943static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800944{
Gui Jianfeng31299942010-03-15 17:29:09 +0800945 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800946}
947
Gui Jianfeng31299942010-03-15 17:29:09 +0800948static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800949{
Gui Jianfeng31299942010-03-15 17:29:09 +0800950 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800951}
952
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800953static inline bool cpu_has_vmx_invvpid_single(void)
954{
955 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
956}
957
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800958static inline bool cpu_has_vmx_invvpid_global(void)
959{
960 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
961}
962
Gui Jianfeng31299942010-03-15 17:29:09 +0800963static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800964{
Sheng Yang04547152009-04-01 15:52:31 +0800965 return vmcs_config.cpu_based_2nd_exec_ctrl &
966 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800967}
968
Gui Jianfeng31299942010-03-15 17:29:09 +0800969static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700970{
971 return vmcs_config.cpu_based_2nd_exec_ctrl &
972 SECONDARY_EXEC_UNRESTRICTED_GUEST;
973}
974
Gui Jianfeng31299942010-03-15 17:29:09 +0800975static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800976{
977 return vmcs_config.cpu_based_2nd_exec_ctrl &
978 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
979}
980
Gui Jianfeng31299942010-03-15 17:29:09 +0800981static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800982{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800983 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800984}
985
Gui Jianfeng31299942010-03-15 17:29:09 +0800986static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800987{
Sheng Yang04547152009-04-01 15:52:31 +0800988 return vmcs_config.cpu_based_2nd_exec_ctrl &
989 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800990}
991
Gui Jianfeng31299942010-03-15 17:29:09 +0800992static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800993{
994 return vmcs_config.cpu_based_2nd_exec_ctrl &
995 SECONDARY_EXEC_RDTSCP;
996}
997
Mao, Junjiead756a12012-07-02 01:18:48 +0000998static inline bool cpu_has_vmx_invpcid(void)
999{
1000 return vmcs_config.cpu_based_2nd_exec_ctrl &
1001 SECONDARY_EXEC_ENABLE_INVPCID;
1002}
1003
Gui Jianfeng31299942010-03-15 17:29:09 +08001004static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001005{
1006 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1007}
1008
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001009static inline bool cpu_has_vmx_wbinvd_exit(void)
1010{
1011 return vmcs_config.cpu_based_2nd_exec_ctrl &
1012 SECONDARY_EXEC_WBINVD_EXITING;
1013}
1014
Abel Gordonabc4fc52013-04-18 14:35:25 +03001015static inline bool cpu_has_vmx_shadow_vmcs(void)
1016{
1017 u64 vmx_msr;
1018 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1019 /* check if the cpu supports writing r/o exit information fields */
1020 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1021 return false;
1022
1023 return vmcs_config.cpu_based_2nd_exec_ctrl &
1024 SECONDARY_EXEC_SHADOW_VMCS;
1025}
1026
Sheng Yang04547152009-04-01 15:52:31 +08001027static inline bool report_flexpriority(void)
1028{
1029 return flexpriority_enabled;
1030}
1031
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001032static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1033{
1034 return vmcs12->cpu_based_vm_exec_control & bit;
1035}
1036
1037static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1038{
1039 return (vmcs12->cpu_based_vm_exec_control &
1040 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1041 (vmcs12->secondary_vm_exec_control & bit);
1042}
1043
Nadav Har'El644d7112011-05-25 23:12:35 +03001044static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
1045 struct kvm_vcpu *vcpu)
1046{
1047 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1048}
1049
Nadav Har'El155a97a2013-08-05 11:07:16 +03001050static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1051{
1052 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1053}
1054
Nadav Har'El644d7112011-05-25 23:12:35 +03001055static inline bool is_exception(u32 intr_info)
1056{
1057 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1058 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1059}
1060
1061static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
Nadav Har'El7c177932011-05-25 23:12:04 +03001062static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1063 struct vmcs12 *vmcs12,
1064 u32 reason, unsigned long qualification);
1065
Rusty Russell8b9cf982007-07-30 16:31:43 +10001066static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001067{
1068 int i;
1069
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001070 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001071 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001072 return i;
1073 return -1;
1074}
1075
Sheng Yang2384d2b2008-01-17 15:14:33 +08001076static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1077{
1078 struct {
1079 u64 vpid : 16;
1080 u64 rsvd : 48;
1081 u64 gva;
1082 } operand = { vpid, 0, gva };
1083
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001084 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001085 /* CF==1 or ZF==1 --> rc = -1 */
1086 "; ja 1f ; ud2 ; 1:"
1087 : : "a"(&operand), "c"(ext) : "cc", "memory");
1088}
1089
Sheng Yang14394422008-04-28 12:24:45 +08001090static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1091{
1092 struct {
1093 u64 eptp, gpa;
1094 } operand = {eptp, gpa};
1095
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001096 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001097 /* CF==1 or ZF==1 --> rc = -1 */
1098 "; ja 1f ; ud2 ; 1:\n"
1099 : : "a" (&operand), "c" (ext) : "cc", "memory");
1100}
1101
Avi Kivity26bb0982009-09-07 11:14:12 +03001102static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001103{
1104 int i;
1105
Rusty Russell8b9cf982007-07-30 16:31:43 +10001106 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001107 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001108 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001109 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001110}
1111
Avi Kivity6aa8b732006-12-10 02:21:36 -08001112static void vmcs_clear(struct vmcs *vmcs)
1113{
1114 u64 phys_addr = __pa(vmcs);
1115 u8 error;
1116
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001117 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001118 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001119 : "cc", "memory");
1120 if (error)
1121 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1122 vmcs, phys_addr);
1123}
1124
Nadav Har'Eld462b812011-05-24 15:26:10 +03001125static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1126{
1127 vmcs_clear(loaded_vmcs->vmcs);
1128 loaded_vmcs->cpu = -1;
1129 loaded_vmcs->launched = 0;
1130}
1131
Dongxiao Xu7725b892010-05-11 18:29:38 +08001132static void vmcs_load(struct vmcs *vmcs)
1133{
1134 u64 phys_addr = __pa(vmcs);
1135 u8 error;
1136
1137 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001138 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001139 : "cc", "memory");
1140 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001141 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001142 vmcs, phys_addr);
1143}
1144
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001145#ifdef CONFIG_KEXEC
1146/*
1147 * This bitmap is used to indicate whether the vmclear
1148 * operation is enabled on all cpus. All disabled by
1149 * default.
1150 */
1151static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1152
1153static inline void crash_enable_local_vmclear(int cpu)
1154{
1155 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1156}
1157
1158static inline void crash_disable_local_vmclear(int cpu)
1159{
1160 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1161}
1162
1163static inline int crash_local_vmclear_enabled(int cpu)
1164{
1165 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1166}
1167
1168static void crash_vmclear_local_loaded_vmcss(void)
1169{
1170 int cpu = raw_smp_processor_id();
1171 struct loaded_vmcs *v;
1172
1173 if (!crash_local_vmclear_enabled(cpu))
1174 return;
1175
1176 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1177 loaded_vmcss_on_cpu_link)
1178 vmcs_clear(v->vmcs);
1179}
1180#else
1181static inline void crash_enable_local_vmclear(int cpu) { }
1182static inline void crash_disable_local_vmclear(int cpu) { }
1183#endif /* CONFIG_KEXEC */
1184
Nadav Har'Eld462b812011-05-24 15:26:10 +03001185static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001186{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001187 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001188 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001189
Nadav Har'Eld462b812011-05-24 15:26:10 +03001190 if (loaded_vmcs->cpu != cpu)
1191 return; /* vcpu migration can race with cpu offline */
1192 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001193 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001194 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001195 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001196
1197 /*
1198 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1199 * is before setting loaded_vmcs->vcpu to -1 which is done in
1200 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1201 * then adds the vmcs into percpu list before it is deleted.
1202 */
1203 smp_wmb();
1204
Nadav Har'Eld462b812011-05-24 15:26:10 +03001205 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001206 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001207}
1208
Nadav Har'Eld462b812011-05-24 15:26:10 +03001209static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001210{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001211 int cpu = loaded_vmcs->cpu;
1212
1213 if (cpu != -1)
1214 smp_call_function_single(cpu,
1215 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001216}
1217
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001218static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001219{
1220 if (vmx->vpid == 0)
1221 return;
1222
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001223 if (cpu_has_vmx_invvpid_single())
1224 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001225}
1226
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001227static inline void vpid_sync_vcpu_global(void)
1228{
1229 if (cpu_has_vmx_invvpid_global())
1230 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1231}
1232
1233static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1234{
1235 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001236 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001237 else
1238 vpid_sync_vcpu_global();
1239}
1240
Sheng Yang14394422008-04-28 12:24:45 +08001241static inline void ept_sync_global(void)
1242{
1243 if (cpu_has_vmx_invept_global())
1244 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1245}
1246
1247static inline void ept_sync_context(u64 eptp)
1248{
Avi Kivity089d0342009-03-23 18:26:32 +02001249 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001250 if (cpu_has_vmx_invept_context())
1251 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1252 else
1253 ept_sync_global();
1254 }
1255}
1256
Avi Kivity96304212011-05-15 10:13:13 -04001257static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001258{
Avi Kivity5e520e62011-05-15 10:13:12 -04001259 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001260
Avi Kivity5e520e62011-05-15 10:13:12 -04001261 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1262 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001263 return value;
1264}
1265
Avi Kivity96304212011-05-15 10:13:13 -04001266static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001267{
1268 return vmcs_readl(field);
1269}
1270
Avi Kivity96304212011-05-15 10:13:13 -04001271static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001272{
1273 return vmcs_readl(field);
1274}
1275
Avi Kivity96304212011-05-15 10:13:13 -04001276static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001277{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001278#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001279 return vmcs_readl(field);
1280#else
1281 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1282#endif
1283}
1284
Avi Kivitye52de1b2007-01-05 16:36:56 -08001285static noinline void vmwrite_error(unsigned long field, unsigned long value)
1286{
1287 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1288 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1289 dump_stack();
1290}
1291
Avi Kivity6aa8b732006-12-10 02:21:36 -08001292static void vmcs_writel(unsigned long field, unsigned long value)
1293{
1294 u8 error;
1295
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001296 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001297 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001298 if (unlikely(error))
1299 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001300}
1301
1302static void vmcs_write16(unsigned long field, u16 value)
1303{
1304 vmcs_writel(field, value);
1305}
1306
1307static void vmcs_write32(unsigned long field, u32 value)
1308{
1309 vmcs_writel(field, value);
1310}
1311
1312static void vmcs_write64(unsigned long field, u64 value)
1313{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001314 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001315#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001316 asm volatile ("");
1317 vmcs_writel(field+1, value >> 32);
1318#endif
1319}
1320
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001321static void vmcs_clear_bits(unsigned long field, u32 mask)
1322{
1323 vmcs_writel(field, vmcs_readl(field) & ~mask);
1324}
1325
1326static void vmcs_set_bits(unsigned long field, u32 mask)
1327{
1328 vmcs_writel(field, vmcs_readl(field) | mask);
1329}
1330
Avi Kivity2fb92db2011-04-27 19:42:18 +03001331static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1332{
1333 vmx->segment_cache.bitmask = 0;
1334}
1335
1336static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1337 unsigned field)
1338{
1339 bool ret;
1340 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1341
1342 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1343 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1344 vmx->segment_cache.bitmask = 0;
1345 }
1346 ret = vmx->segment_cache.bitmask & mask;
1347 vmx->segment_cache.bitmask |= mask;
1348 return ret;
1349}
1350
1351static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1352{
1353 u16 *p = &vmx->segment_cache.seg[seg].selector;
1354
1355 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1356 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1357 return *p;
1358}
1359
1360static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1361{
1362 ulong *p = &vmx->segment_cache.seg[seg].base;
1363
1364 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1365 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1366 return *p;
1367}
1368
1369static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1370{
1371 u32 *p = &vmx->segment_cache.seg[seg].limit;
1372
1373 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1374 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1375 return *p;
1376}
1377
1378static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1379{
1380 u32 *p = &vmx->segment_cache.seg[seg].ar;
1381
1382 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1383 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1384 return *p;
1385}
1386
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001387static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1388{
1389 u32 eb;
1390
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001391 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1392 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1393 if ((vcpu->guest_debug &
1394 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1395 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1396 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001397 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001398 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001399 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001400 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001401 if (vcpu->fpu_active)
1402 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001403
1404 /* When we are running a nested L2 guest and L1 specified for it a
1405 * certain exception bitmap, we must trap the same exceptions and pass
1406 * them to L1. When running L2, we will only handle the exceptions
1407 * specified above if L1 did not want them.
1408 */
1409 if (is_guest_mode(vcpu))
1410 eb |= get_vmcs12(vcpu)->exception_bitmap;
1411
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001412 vmcs_write32(EXCEPTION_BITMAP, eb);
1413}
1414
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001415static void clear_atomic_switch_msr_special(unsigned long entry,
1416 unsigned long exit)
1417{
1418 vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
1419 vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
1420}
1421
Avi Kivity61d2ef22010-04-28 16:40:38 +03001422static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1423{
1424 unsigned i;
1425 struct msr_autoload *m = &vmx->msr_autoload;
1426
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001427 switch (msr) {
1428 case MSR_EFER:
1429 if (cpu_has_load_ia32_efer) {
1430 clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1431 VM_EXIT_LOAD_IA32_EFER);
1432 return;
1433 }
1434 break;
1435 case MSR_CORE_PERF_GLOBAL_CTRL:
1436 if (cpu_has_load_perf_global_ctrl) {
1437 clear_atomic_switch_msr_special(
1438 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1439 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1440 return;
1441 }
1442 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001443 }
1444
Avi Kivity61d2ef22010-04-28 16:40:38 +03001445 for (i = 0; i < m->nr; ++i)
1446 if (m->guest[i].index == msr)
1447 break;
1448
1449 if (i == m->nr)
1450 return;
1451 --m->nr;
1452 m->guest[i] = m->guest[m->nr];
1453 m->host[i] = m->host[m->nr];
1454 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1455 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1456}
1457
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001458static void add_atomic_switch_msr_special(unsigned long entry,
1459 unsigned long exit, unsigned long guest_val_vmcs,
1460 unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
1461{
1462 vmcs_write64(guest_val_vmcs, guest_val);
1463 vmcs_write64(host_val_vmcs, host_val);
1464 vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
1465 vmcs_set_bits(VM_EXIT_CONTROLS, exit);
1466}
1467
Avi Kivity61d2ef22010-04-28 16:40:38 +03001468static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1469 u64 guest_val, u64 host_val)
1470{
1471 unsigned i;
1472 struct msr_autoload *m = &vmx->msr_autoload;
1473
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001474 switch (msr) {
1475 case MSR_EFER:
1476 if (cpu_has_load_ia32_efer) {
1477 add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1478 VM_EXIT_LOAD_IA32_EFER,
1479 GUEST_IA32_EFER,
1480 HOST_IA32_EFER,
1481 guest_val, host_val);
1482 return;
1483 }
1484 break;
1485 case MSR_CORE_PERF_GLOBAL_CTRL:
1486 if (cpu_has_load_perf_global_ctrl) {
1487 add_atomic_switch_msr_special(
1488 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1489 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1490 GUEST_IA32_PERF_GLOBAL_CTRL,
1491 HOST_IA32_PERF_GLOBAL_CTRL,
1492 guest_val, host_val);
1493 return;
1494 }
1495 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001496 }
1497
Avi Kivity61d2ef22010-04-28 16:40:38 +03001498 for (i = 0; i < m->nr; ++i)
1499 if (m->guest[i].index == msr)
1500 break;
1501
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001502 if (i == NR_AUTOLOAD_MSRS) {
1503 printk_once(KERN_WARNING"Not enough mst switch entries. "
1504 "Can't add msr %x\n", msr);
1505 return;
1506 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001507 ++m->nr;
1508 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1509 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1510 }
1511
1512 m->guest[i].index = msr;
1513 m->guest[i].value = guest_val;
1514 m->host[i].index = msr;
1515 m->host[i].value = host_val;
1516}
1517
Avi Kivity33ed6322007-05-02 16:54:03 +03001518static void reload_tss(void)
1519{
Avi Kivity33ed6322007-05-02 16:54:03 +03001520 /*
1521 * VT restores TR but not its size. Useless.
1522 */
Avi Kivityd3591922010-07-26 18:32:39 +03001523 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001524 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001525
Avi Kivityd3591922010-07-26 18:32:39 +03001526 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001527 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1528 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001529}
1530
Avi Kivity92c0d902009-10-29 11:00:16 +02001531static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001532{
Roel Kluin3a34a882009-08-04 02:08:45 -07001533 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001534 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001535
Avi Kivityf6801df2010-01-21 15:31:50 +02001536 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001537
Avi Kivity51c6cf62007-08-29 03:48:05 +03001538 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001539 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001540 * outside long mode
1541 */
1542 ignore_bits = EFER_NX | EFER_SCE;
1543#ifdef CONFIG_X86_64
1544 ignore_bits |= EFER_LMA | EFER_LME;
1545 /* SCE is meaningful only in long mode on Intel */
1546 if (guest_efer & EFER_LMA)
1547 ignore_bits &= ~(u64)EFER_SCE;
1548#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001549 guest_efer &= ~ignore_bits;
1550 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001551 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001552 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001553
1554 clear_atomic_switch_msr(vmx, MSR_EFER);
1555 /* On ept, can't emulate nx, and must switch nx atomically */
1556 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1557 guest_efer = vmx->vcpu.arch.efer;
1558 if (!(guest_efer & EFER_LMA))
1559 guest_efer &= ~EFER_LME;
1560 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1561 return false;
1562 }
1563
Avi Kivity26bb0982009-09-07 11:14:12 +03001564 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001565}
1566
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001567static unsigned long segment_base(u16 selector)
1568{
Avi Kivityd3591922010-07-26 18:32:39 +03001569 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001570 struct desc_struct *d;
1571 unsigned long table_base;
1572 unsigned long v;
1573
1574 if (!(selector & ~3))
1575 return 0;
1576
Avi Kivityd3591922010-07-26 18:32:39 +03001577 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001578
1579 if (selector & 4) { /* from ldt */
1580 u16 ldt_selector = kvm_read_ldt();
1581
1582 if (!(ldt_selector & ~3))
1583 return 0;
1584
1585 table_base = segment_base(ldt_selector);
1586 }
1587 d = (struct desc_struct *)(table_base + (selector & ~7));
1588 v = get_desc_base(d);
1589#ifdef CONFIG_X86_64
1590 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1591 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1592#endif
1593 return v;
1594}
1595
1596static inline unsigned long kvm_read_tr_base(void)
1597{
1598 u16 tr;
1599 asm("str %0" : "=g"(tr));
1600 return segment_base(tr);
1601}
1602
Avi Kivity04d2cc72007-09-10 18:10:54 +03001603static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001604{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001605 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001606 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001607
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001608 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001609 return;
1610
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001611 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001612 /*
1613 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1614 * allow segment selectors with cpl > 0 or ti == 1.
1615 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001616 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001617 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001618 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001619 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001620 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001621 vmx->host_state.fs_reload_needed = 0;
1622 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001623 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001624 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001625 }
Avi Kivity9581d442010-10-19 16:46:55 +02001626 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001627 if (!(vmx->host_state.gs_sel & 7))
1628 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001629 else {
1630 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001631 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001632 }
1633
1634#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001635 savesegment(ds, vmx->host_state.ds_sel);
1636 savesegment(es, vmx->host_state.es_sel);
1637#endif
1638
1639#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001640 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1641 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1642#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001643 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1644 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001645#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001646
1647#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001648 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1649 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001650 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001651#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03001652 for (i = 0; i < vmx->save_nmsrs; ++i)
1653 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001654 vmx->guest_msrs[i].data,
1655 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001656}
1657
Avi Kivitya9b21b62008-06-24 11:48:49 +03001658static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001659{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001660 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001661 return;
1662
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001663 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001664 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001665#ifdef CONFIG_X86_64
1666 if (is_long_mode(&vmx->vcpu))
1667 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1668#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001669 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001670 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001671#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001672 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001673#else
1674 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001675#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001676 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001677 if (vmx->host_state.fs_reload_needed)
1678 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001679#ifdef CONFIG_X86_64
1680 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1681 loadsegment(ds, vmx->host_state.ds_sel);
1682 loadsegment(es, vmx->host_state.es_sel);
1683 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001684#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001685 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001686#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001687 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001688#endif
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001689 /*
1690 * If the FPU is not active (through the host task or
1691 * the guest vcpu), then restore the cr0.TS bit.
1692 */
1693 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1694 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001695 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001696}
1697
Avi Kivitya9b21b62008-06-24 11:48:49 +03001698static void vmx_load_host_state(struct vcpu_vmx *vmx)
1699{
1700 preempt_disable();
1701 __vmx_load_host_state(vmx);
1702 preempt_enable();
1703}
1704
Avi Kivity6aa8b732006-12-10 02:21:36 -08001705/*
1706 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1707 * vcpu mutex is already taken.
1708 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001709static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001710{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001711 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001712 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001713
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001714 if (!vmm_exclusive)
1715 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001716 else if (vmx->loaded_vmcs->cpu != cpu)
1717 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001718
Nadav Har'Eld462b812011-05-24 15:26:10 +03001719 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1720 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1721 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001722 }
1723
Nadav Har'Eld462b812011-05-24 15:26:10 +03001724 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001725 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001726 unsigned long sysenter_esp;
1727
Avi Kivitya8eeb042010-05-10 12:34:53 +03001728 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001729 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001730 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001731
1732 /*
1733 * Read loaded_vmcs->cpu should be before fetching
1734 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1735 * See the comments in __loaded_vmcs_clear().
1736 */
1737 smp_rmb();
1738
Nadav Har'Eld462b812011-05-24 15:26:10 +03001739 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1740 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001741 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001742 local_irq_enable();
1743
Avi Kivity6aa8b732006-12-10 02:21:36 -08001744 /*
1745 * Linux uses per-cpu TSS and GDT, so set these when switching
1746 * processors.
1747 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001748 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001749 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001750
1751 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1752 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001753 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001754 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001755}
1756
1757static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1758{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001759 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001760 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001761 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1762 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001763 kvm_cpu_vmxoff();
1764 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001765}
1766
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001767static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1768{
Avi Kivity81231c62010-01-24 16:26:40 +02001769 ulong cr0;
1770
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001771 if (vcpu->fpu_active)
1772 return;
1773 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001774 cr0 = vmcs_readl(GUEST_CR0);
1775 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1776 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1777 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001778 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001779 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001780 if (is_guest_mode(vcpu))
1781 vcpu->arch.cr0_guest_owned_bits &=
1782 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001783 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001784}
1785
Avi Kivityedcafe32009-12-30 18:07:40 +02001786static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1787
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001788/*
1789 * Return the cr0 value that a nested guest would read. This is a combination
1790 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1791 * its hypervisor (cr0_read_shadow).
1792 */
1793static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1794{
1795 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1796 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1797}
1798static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1799{
1800 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1801 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1802}
1803
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001804static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1805{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001806 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1807 * set this *before* calling this function.
1808 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001809 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001810 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001811 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001812 vcpu->arch.cr0_guest_owned_bits = 0;
1813 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001814 if (is_guest_mode(vcpu)) {
1815 /*
1816 * L1's specified read shadow might not contain the TS bit,
1817 * so now that we turned on shadowing of this bit, we need to
1818 * set this bit of the shadow. Like in nested_vmx_run we need
1819 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1820 * up-to-date here because we just decached cr0.TS (and we'll
1821 * only update vmcs12->guest_cr0 on nested exit).
1822 */
1823 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1824 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1825 (vcpu->arch.cr0 & X86_CR0_TS);
1826 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1827 } else
1828 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001829}
1830
Avi Kivity6aa8b732006-12-10 02:21:36 -08001831static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1832{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001833 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001834
Avi Kivity6de12732011-03-07 12:51:22 +02001835 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1836 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1837 rflags = vmcs_readl(GUEST_RFLAGS);
1838 if (to_vmx(vcpu)->rmode.vm86_active) {
1839 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1840 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1841 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1842 }
1843 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001844 }
Avi Kivity6de12732011-03-07 12:51:22 +02001845 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001846}
1847
1848static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1849{
Avi Kivity6de12732011-03-07 12:51:22 +02001850 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1851 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001852 if (to_vmx(vcpu)->rmode.vm86_active) {
1853 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001854 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001855 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001856 vmcs_writel(GUEST_RFLAGS, rflags);
1857}
1858
Glauber Costa2809f5d2009-05-12 16:21:05 -04001859static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1860{
1861 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1862 int ret = 0;
1863
1864 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001865 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001866 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001867 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001868
1869 return ret & mask;
1870}
1871
1872static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1873{
1874 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1875 u32 interruptibility = interruptibility_old;
1876
1877 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1878
Jan Kiszka48005f62010-02-19 19:38:07 +01001879 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001880 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001881 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001882 interruptibility |= GUEST_INTR_STATE_STI;
1883
1884 if ((interruptibility != interruptibility_old))
1885 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1886}
1887
Avi Kivity6aa8b732006-12-10 02:21:36 -08001888static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1889{
1890 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001891
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001892 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001893 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001894 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001895
Glauber Costa2809f5d2009-05-12 16:21:05 -04001896 /* skipping an emulated instruction also counts */
1897 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001898}
1899
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001900/*
1901 * KVM wants to inject page-faults which it got to the guest. This function
1902 * checks whether in a nested guest, we need to inject them to L1 or L2.
1903 * This function assumes it is called with the exit reason in vmcs02 being
1904 * a #PF exception (this is the only case in which KVM injects a #PF when L2
1905 * is running).
1906 */
1907static int nested_pf_handled(struct kvm_vcpu *vcpu)
1908{
1909 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1910
1911 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
Nadav Har'El95871902012-03-06 16:39:22 +02001912 if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001913 return 0;
1914
1915 nested_vmx_vmexit(vcpu);
1916 return 1;
1917}
1918
Avi Kivity298101d2007-11-25 13:41:11 +02001919static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02001920 bool has_error_code, u32 error_code,
1921 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02001922{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001923 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001924 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001925
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001926 if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
Jan Kiszka5a2892c2013-04-28 09:24:41 +02001927 !vmx->nested.nested_run_pending && nested_pf_handled(vcpu))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001928 return;
1929
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001930 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001931 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001932 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1933 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001934
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001935 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001936 int inc_eip = 0;
1937 if (kvm_exception_is_soft(nr))
1938 inc_eip = vcpu->arch.event_exit_inst_len;
1939 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001940 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001941 return;
1942 }
1943
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001944 if (kvm_exception_is_soft(nr)) {
1945 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1946 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001947 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1948 } else
1949 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1950
1951 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02001952}
1953
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001954static bool vmx_rdtscp_supported(void)
1955{
1956 return cpu_has_vmx_rdtscp();
1957}
1958
Mao, Junjiead756a12012-07-02 01:18:48 +00001959static bool vmx_invpcid_supported(void)
1960{
1961 return cpu_has_vmx_invpcid() && enable_ept;
1962}
1963
Avi Kivity6aa8b732006-12-10 02:21:36 -08001964/*
Eddie Donga75beee2007-05-17 18:55:15 +03001965 * Swap MSR entry in host/guest MSR entry array.
1966 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001967static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001968{
Avi Kivity26bb0982009-09-07 11:14:12 +03001969 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001970
1971 tmp = vmx->guest_msrs[to];
1972 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1973 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001974}
1975
Yang Zhang8d146952013-01-25 10:18:50 +08001976static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
1977{
1978 unsigned long *msr_bitmap;
1979
1980 if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
1981 if (is_long_mode(vcpu))
1982 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
1983 else
1984 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
1985 } else {
1986 if (is_long_mode(vcpu))
1987 msr_bitmap = vmx_msr_bitmap_longmode;
1988 else
1989 msr_bitmap = vmx_msr_bitmap_legacy;
1990 }
1991
1992 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
1993}
1994
Eddie Donga75beee2007-05-17 18:55:15 +03001995/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001996 * Set up the vmcs to automatically save and restore system
1997 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1998 * mode, as fiddling with msrs is very expensive.
1999 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002000static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002001{
Avi Kivity26bb0982009-09-07 11:14:12 +03002002 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002003
Eddie Donga75beee2007-05-17 18:55:15 +03002004 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002005#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002006 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002007 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002008 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002009 move_msr_up(vmx, index, save_nmsrs++);
2010 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002011 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002012 move_msr_up(vmx, index, save_nmsrs++);
2013 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002014 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002015 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002016 index = __find_msr_index(vmx, MSR_TSC_AUX);
2017 if (index >= 0 && vmx->rdtscp_enabled)
2018 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002019 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002020 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002021 * if efer.sce is enabled.
2022 */
Brian Gerst8c065852010-07-17 09:03:26 -04002023 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002024 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002025 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002026 }
Eddie Donga75beee2007-05-17 18:55:15 +03002027#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002028 index = __find_msr_index(vmx, MSR_EFER);
2029 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002030 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002031
Avi Kivity26bb0982009-09-07 11:14:12 +03002032 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002033
Yang Zhang8d146952013-01-25 10:18:50 +08002034 if (cpu_has_vmx_msr_bitmap())
2035 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002036}
2037
2038/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002039 * reads and returns guest's timestamp counter "register"
2040 * guest_tsc = host_tsc + tsc_offset -- 21.3
2041 */
2042static u64 guest_read_tsc(void)
2043{
2044 u64 host_tsc, tsc_offset;
2045
2046 rdtscll(host_tsc);
2047 tsc_offset = vmcs_read64(TSC_OFFSET);
2048 return host_tsc + tsc_offset;
2049}
2050
2051/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002052 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2053 * counter, even if a nested guest (L2) is currently running.
2054 */
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002055u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002056{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002057 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002058
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002059 tsc_offset = is_guest_mode(vcpu) ?
2060 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2061 vmcs_read64(TSC_OFFSET);
2062 return host_tsc + tsc_offset;
2063}
2064
2065/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002066 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2067 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002068 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002069static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002070{
Zachary Amsdencc578282012-02-03 15:43:50 -02002071 if (!scale)
2072 return;
2073
2074 if (user_tsc_khz > tsc_khz) {
2075 vcpu->arch.tsc_catchup = 1;
2076 vcpu->arch.tsc_always_catchup = 1;
2077 } else
2078 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002079}
2080
Will Auldba904632012-11-29 12:42:50 -08002081static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2082{
2083 return vmcs_read64(TSC_OFFSET);
2084}
2085
Joerg Roedel4051b182011-03-25 09:44:49 +01002086/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002087 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002088 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002089static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002090{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002091 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002092 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002093 * We're here if L1 chose not to trap WRMSR to TSC. According
2094 * to the spec, this should set L1's TSC; The offset that L1
2095 * set for L2 remains unchanged, and still needs to be added
2096 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002097 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002098 struct vmcs12 *vmcs12;
2099 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2100 /* recalculate vmcs02.TSC_OFFSET: */
2101 vmcs12 = get_vmcs12(vcpu);
2102 vmcs_write64(TSC_OFFSET, offset +
2103 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2104 vmcs12->tsc_offset : 0));
2105 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002106 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2107 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002108 vmcs_write64(TSC_OFFSET, offset);
2109 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002110}
2111
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002112static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002113{
2114 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002115
Zachary Amsdene48672f2010-08-19 22:07:23 -10002116 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002117 if (is_guest_mode(vcpu)) {
2118 /* Even when running L2, the adjustment needs to apply to L1 */
2119 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002120 } else
2121 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2122 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002123}
2124
Joerg Roedel857e4092011-03-25 09:44:50 +01002125static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2126{
2127 return target_tsc - native_read_tsc();
2128}
2129
Nadav Har'El801d3422011-05-25 23:02:23 +03002130static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2131{
2132 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2133 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2134}
2135
2136/*
2137 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2138 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2139 * all guests if the "nested" module option is off, and can also be disabled
2140 * for a single guest by disabling its VMX cpuid bit.
2141 */
2142static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2143{
2144 return nested && guest_cpuid_has_vmx(vcpu);
2145}
2146
Avi Kivity6aa8b732006-12-10 02:21:36 -08002147/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002148 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2149 * returned for the various VMX controls MSRs when nested VMX is enabled.
2150 * The same values should also be used to verify that vmcs12 control fields are
2151 * valid during nested entry from L1 to L2.
2152 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2153 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2154 * bit in the high half is on if the corresponding bit in the control field
2155 * may be on. See also vmx_control_verify().
2156 * TODO: allow these variables to be modified (downgraded) by module options
2157 * or other means.
2158 */
2159static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
2160static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
2161static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
2162static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
2163static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002164static u32 nested_vmx_misc_low, nested_vmx_misc_high;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03002165static u32 nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002166static __init void nested_vmx_setup_ctls_msrs(void)
2167{
2168 /*
2169 * Note that as a general rule, the high half of the MSRs (bits in
2170 * the control fields which may be 1) should be initialized by the
2171 * intersection of the underlying hardware's MSR (i.e., features which
2172 * can be supported) and the list of features we want to expose -
2173 * because they are known to be properly supported in our code.
2174 * Also, usually, the low half of the MSRs (bits which must be 1) can
2175 * be set to 0, meaning that L1 may turn off any of these bits. The
2176 * reason is that if one of these bits is necessary, it will appear
2177 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2178 * fields of vmcs01 and vmcs02, will turn these bits off - and
2179 * nested_vmx_exit_handled() will not pass related exits to L1.
2180 * These rules have exceptions below.
2181 */
2182
2183 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002184 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
2185 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002186 /*
2187 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
2188 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
2189 */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002190 nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2191 nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002192 PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS |
2193 PIN_BASED_VMX_PREEMPTION_TIMER;
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002194 nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002195
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002196 /*
2197 * Exit controls
2198 * If bit 55 of VMX_BASIC is off, bits 0-8 and 10, 11, 13, 14, 16 and
2199 * 17 must be 1.
2200 */
2201 nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03002202 /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002203#ifdef CONFIG_X86_64
2204 nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
2205#else
2206 nested_vmx_exit_ctls_high = 0;
2207#endif
Nadav Har'El8049d652013-08-05 11:07:06 +03002208 nested_vmx_exit_ctls_high |= (VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
2209 VM_EXIT_LOAD_IA32_EFER);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002210
2211 /* entry controls */
2212 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2213 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002214 /* If bit 55 of VMX_BASIC is off, bits 0-8 and 12 must be 1. */
2215 nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002216 nested_vmx_entry_ctls_high &=
2217 VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
Nadav Har'El8049d652013-08-05 11:07:06 +03002218 nested_vmx_entry_ctls_high |= (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR |
2219 VM_ENTRY_LOAD_IA32_EFER);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002220 /* cpu-based controls */
2221 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2222 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
2223 nested_vmx_procbased_ctls_low = 0;
2224 nested_vmx_procbased_ctls_high &=
2225 CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
2226 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2227 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2228 CPU_BASED_CR3_STORE_EXITING |
2229#ifdef CONFIG_X86_64
2230 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2231#endif
2232 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2233 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002234 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002235 CPU_BASED_PAUSE_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002236 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2237 /*
2238 * We can allow some features even when not supported by the
2239 * hardware. For example, L1 can specify an MSR bitmap - and we
2240 * can use it to avoid exits to L1 - even when L0 runs L2
2241 * without MSR bitmaps.
2242 */
2243 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
2244
2245 /* secondary cpu-based controls */
2246 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2247 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2248 nested_vmx_secondary_ctls_low = 0;
2249 nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002250 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
2251 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002252
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002253 if (enable_ept) {
2254 /* nested EPT: emulate EPT also to L1 */
2255 nested_vmx_secondary_ctls_high |= SECONDARY_EXEC_ENABLE_EPT;
2256 nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT;
2257 nested_vmx_ept_caps |= VMX_EPT_INVEPT_BIT;
2258 nested_vmx_ept_caps &= vmx_capability.ept;
2259 /*
2260 * Since invept is completely emulated we support both global
2261 * and context invalidation independent of what host cpu
2262 * supports
2263 */
2264 nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2265 VMX_EPT_EXTENT_CONTEXT_BIT;
2266 } else
2267 nested_vmx_ept_caps = 0;
2268
Jan Kiszkac18911a2013-03-13 16:06:41 +01002269 /* miscellaneous data */
2270 rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
Jan Kiszka0238ea92013-03-13 11:31:24 +01002271 nested_vmx_misc_low &= VMX_MISC_PREEMPTION_TIMER_RATE_MASK |
2272 VMX_MISC_SAVE_EFER_LMA;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002273 nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002274}
2275
2276static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2277{
2278 /*
2279 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2280 */
2281 return ((control & high) | low) == control;
2282}
2283
2284static inline u64 vmx_control_msr(u32 low, u32 high)
2285{
2286 return low | ((u64)high << 32);
2287}
2288
2289/*
2290 * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
2291 * also let it use VMX-specific MSRs.
2292 * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
2293 * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
2294 * like all other MSRs).
2295 */
2296static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2297{
2298 if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
2299 msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
2300 /*
2301 * According to the spec, processors which do not support VMX
2302 * should throw a #GP(0) when VMX capability MSRs are read.
2303 */
2304 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
2305 return 1;
2306 }
2307
2308 switch (msr_index) {
2309 case MSR_IA32_FEATURE_CONTROL:
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002310 if (nested_vmx_allowed(vcpu)) {
2311 *pdata = to_vmx(vcpu)->nested.msr_ia32_feature_control;
2312 break;
2313 }
2314 return 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002315 case MSR_IA32_VMX_BASIC:
2316 /*
2317 * This MSR reports some information about VMX support. We
2318 * should return information about the VMX we emulate for the
2319 * guest, and the VMCS structure we give it - not about the
2320 * VMX support of the underlying hardware.
2321 */
2322 *pdata = VMCS12_REVISION |
2323 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2324 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2325 break;
2326 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2327 case MSR_IA32_VMX_PINBASED_CTLS:
2328 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2329 nested_vmx_pinbased_ctls_high);
2330 break;
2331 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2332 case MSR_IA32_VMX_PROCBASED_CTLS:
2333 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2334 nested_vmx_procbased_ctls_high);
2335 break;
2336 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2337 case MSR_IA32_VMX_EXIT_CTLS:
2338 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2339 nested_vmx_exit_ctls_high);
2340 break;
2341 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2342 case MSR_IA32_VMX_ENTRY_CTLS:
2343 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2344 nested_vmx_entry_ctls_high);
2345 break;
2346 case MSR_IA32_VMX_MISC:
Jan Kiszkac18911a2013-03-13 16:06:41 +01002347 *pdata = vmx_control_msr(nested_vmx_misc_low,
2348 nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002349 break;
2350 /*
2351 * These MSRs specify bits which the guest must keep fixed (on or off)
2352 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2353 * We picked the standard core2 setting.
2354 */
2355#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2356#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2357 case MSR_IA32_VMX_CR0_FIXED0:
2358 *pdata = VMXON_CR0_ALWAYSON;
2359 break;
2360 case MSR_IA32_VMX_CR0_FIXED1:
2361 *pdata = -1ULL;
2362 break;
2363 case MSR_IA32_VMX_CR4_FIXED0:
2364 *pdata = VMXON_CR4_ALWAYSON;
2365 break;
2366 case MSR_IA32_VMX_CR4_FIXED1:
2367 *pdata = -1ULL;
2368 break;
2369 case MSR_IA32_VMX_VMCS_ENUM:
2370 *pdata = 0x1f;
2371 break;
2372 case MSR_IA32_VMX_PROCBASED_CTLS2:
2373 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2374 nested_vmx_secondary_ctls_high);
2375 break;
2376 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002377 /* Currently, no nested vpid support */
2378 *pdata = nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002379 break;
2380 default:
2381 return 0;
2382 }
2383
2384 return 1;
2385}
2386
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002387static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002388{
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002389 u32 msr_index = msr_info->index;
2390 u64 data = msr_info->data;
2391 bool host_initialized = msr_info->host_initiated;
2392
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002393 if (!nested_vmx_allowed(vcpu))
2394 return 0;
2395
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002396 if (msr_index == MSR_IA32_FEATURE_CONTROL) {
2397 if (!host_initialized &&
2398 to_vmx(vcpu)->nested.msr_ia32_feature_control
2399 & FEATURE_CONTROL_LOCKED)
2400 return 0;
2401 to_vmx(vcpu)->nested.msr_ia32_feature_control = data;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002402 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002403 }
2404
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002405 /*
2406 * No need to treat VMX capability MSRs specially: If we don't handle
2407 * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
2408 */
2409 return 0;
2410}
2411
2412/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002413 * Reads an msr value (of 'msr_index') into 'pdata'.
2414 * Returns 0 on success, non-0 otherwise.
2415 * Assumes vcpu_load() was already called.
2416 */
2417static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2418{
2419 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002420 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002421
2422 if (!pdata) {
2423 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2424 return -EINVAL;
2425 }
2426
2427 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002428#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002429 case MSR_FS_BASE:
2430 data = vmcs_readl(GUEST_FS_BASE);
2431 break;
2432 case MSR_GS_BASE:
2433 data = vmcs_readl(GUEST_GS_BASE);
2434 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002435 case MSR_KERNEL_GS_BASE:
2436 vmx_load_host_state(to_vmx(vcpu));
2437 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2438 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002439#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002440 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002441 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302442 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002443 data = guest_read_tsc();
2444 break;
2445 case MSR_IA32_SYSENTER_CS:
2446 data = vmcs_read32(GUEST_SYSENTER_CS);
2447 break;
2448 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002449 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002450 break;
2451 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002452 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002453 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002454 case MSR_TSC_AUX:
2455 if (!to_vmx(vcpu)->rdtscp_enabled)
2456 return 1;
2457 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002458 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002459 if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
2460 return 0;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002461 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002462 if (msr) {
2463 data = msr->data;
2464 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002465 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002466 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002467 }
2468
2469 *pdata = data;
2470 return 0;
2471}
2472
2473/*
2474 * Writes msr value into into the appropriate "register".
2475 * Returns 0 on success, non-0 otherwise.
2476 * Assumes vcpu_load() was already called.
2477 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002478static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002479{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002480 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002481 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002482 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002483 u32 msr_index = msr_info->index;
2484 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002485
Avi Kivity6aa8b732006-12-10 02:21:36 -08002486 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002487 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002488 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002489 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002490#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002491 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002492 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002493 vmcs_writel(GUEST_FS_BASE, data);
2494 break;
2495 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002496 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002497 vmcs_writel(GUEST_GS_BASE, data);
2498 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002499 case MSR_KERNEL_GS_BASE:
2500 vmx_load_host_state(vmx);
2501 vmx->msr_guest_kernel_gs_base = data;
2502 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002503#endif
2504 case MSR_IA32_SYSENTER_CS:
2505 vmcs_write32(GUEST_SYSENTER_CS, data);
2506 break;
2507 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002508 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002509 break;
2510 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002511 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002512 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302513 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002514 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002515 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002516 case MSR_IA32_CR_PAT:
2517 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2518 vmcs_write64(GUEST_IA32_PAT, data);
2519 vcpu->arch.pat = data;
2520 break;
2521 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002522 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002523 break;
Will Auldba904632012-11-29 12:42:50 -08002524 case MSR_IA32_TSC_ADJUST:
2525 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002526 break;
2527 case MSR_TSC_AUX:
2528 if (!vmx->rdtscp_enabled)
2529 return 1;
2530 /* Check reserved bit, higher 32 bits should be zero */
2531 if ((data >> 32) != 0)
2532 return 1;
2533 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002534 default:
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002535 if (vmx_set_vmx_msr(vcpu, msr_info))
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002536 break;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002537 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002538 if (msr) {
2539 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002540 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2541 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002542 kvm_set_shared_msr(msr->index, msr->data,
2543 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002544 preempt_enable();
2545 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002546 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002547 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002548 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002549 }
2550
Eddie Dong2cc51562007-05-21 07:28:09 +03002551 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002552}
2553
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002554static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002555{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002556 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2557 switch (reg) {
2558 case VCPU_REGS_RSP:
2559 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2560 break;
2561 case VCPU_REGS_RIP:
2562 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2563 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002564 case VCPU_EXREG_PDPTR:
2565 if (enable_ept)
2566 ept_save_pdptrs(vcpu);
2567 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002568 default:
2569 break;
2570 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002571}
2572
Avi Kivity6aa8b732006-12-10 02:21:36 -08002573static __init int cpu_has_kvm_support(void)
2574{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002575 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002576}
2577
2578static __init int vmx_disabled_by_bios(void)
2579{
2580 u64 msr;
2581
2582 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002583 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002584 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002585 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2586 && tboot_enabled())
2587 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002588 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002589 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002590 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002591 && !tboot_enabled()) {
2592 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002593 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002594 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002595 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002596 /* launched w/o TXT and VMX disabled */
2597 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2598 && !tboot_enabled())
2599 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002600 }
2601
2602 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002603}
2604
Dongxiao Xu7725b892010-05-11 18:29:38 +08002605static void kvm_cpu_vmxon(u64 addr)
2606{
2607 asm volatile (ASM_VMX_VMXON_RAX
2608 : : "a"(&addr), "m"(addr)
2609 : "memory", "cc");
2610}
2611
Alexander Graf10474ae2009-09-15 11:37:46 +02002612static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002613{
2614 int cpu = raw_smp_processor_id();
2615 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002616 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002617
Alexander Graf10474ae2009-09-15 11:37:46 +02002618 if (read_cr4() & X86_CR4_VMXE)
2619 return -EBUSY;
2620
Nadav Har'Eld462b812011-05-24 15:26:10 +03002621 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002622
2623 /*
2624 * Now we can enable the vmclear operation in kdump
2625 * since the loaded_vmcss_on_cpu list on this cpu
2626 * has been initialized.
2627 *
2628 * Though the cpu is not in VMX operation now, there
2629 * is no problem to enable the vmclear operation
2630 * for the loaded_vmcss_on_cpu list is empty!
2631 */
2632 crash_enable_local_vmclear(cpu);
2633
Avi Kivity6aa8b732006-12-10 02:21:36 -08002634 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002635
2636 test_bits = FEATURE_CONTROL_LOCKED;
2637 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2638 if (tboot_enabled())
2639 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2640
2641 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002642 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002643 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2644 }
Rusty Russell66aee912007-07-17 23:34:16 +10002645 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002646
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002647 if (vmm_exclusive) {
2648 kvm_cpu_vmxon(phys_addr);
2649 ept_sync_global();
2650 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002651
Konrad Rzeszutek Wilk357d1222013-04-05 16:42:23 -04002652 native_store_gdt(&__get_cpu_var(host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03002653
Alexander Graf10474ae2009-09-15 11:37:46 +02002654 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002655}
2656
Nadav Har'Eld462b812011-05-24 15:26:10 +03002657static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002658{
2659 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002660 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002661
Nadav Har'Eld462b812011-05-24 15:26:10 +03002662 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2663 loaded_vmcss_on_cpu_link)
2664 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002665}
2666
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002667
2668/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2669 * tricks.
2670 */
2671static void kvm_cpu_vmxoff(void)
2672{
2673 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002674}
2675
Avi Kivity6aa8b732006-12-10 02:21:36 -08002676static void hardware_disable(void *garbage)
2677{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002678 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002679 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002680 kvm_cpu_vmxoff();
2681 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002682 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002683}
2684
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002685static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002686 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002687{
2688 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002689 u32 ctl = ctl_min | ctl_opt;
2690
2691 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2692
2693 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2694 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2695
2696 /* Ensure minimum (required) set of control bits are supported. */
2697 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002698 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002699
2700 *result = ctl;
2701 return 0;
2702}
2703
Avi Kivity110312c2010-12-21 12:54:20 +02002704static __init bool allow_1_setting(u32 msr, u32 ctl)
2705{
2706 u32 vmx_msr_low, vmx_msr_high;
2707
2708 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2709 return vmx_msr_high & ctl;
2710}
2711
Yang, Sheng002c7f72007-07-31 14:23:01 +03002712static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002713{
2714 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002715 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002716 u32 _pin_based_exec_control = 0;
2717 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002718 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002719 u32 _vmexit_control = 0;
2720 u32 _vmentry_control = 0;
2721
Raghavendra K T10166742012-02-07 23:19:20 +05302722 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002723#ifdef CONFIG_X86_64
2724 CPU_BASED_CR8_LOAD_EXITING |
2725 CPU_BASED_CR8_STORE_EXITING |
2726#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002727 CPU_BASED_CR3_LOAD_EXITING |
2728 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002729 CPU_BASED_USE_IO_BITMAPS |
2730 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002731 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002732 CPU_BASED_MWAIT_EXITING |
2733 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002734 CPU_BASED_INVLPG_EXITING |
2735 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002736
Sheng Yangf78e0e22007-10-29 09:40:42 +08002737 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002738 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002739 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002740 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2741 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002742 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002743#ifdef CONFIG_X86_64
2744 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2745 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2746 ~CPU_BASED_CR8_STORE_EXITING;
2747#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002748 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002749 min2 = 0;
2750 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002751 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002752 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002753 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002754 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002755 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002756 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002757 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002758 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002759 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002760 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
2761 SECONDARY_EXEC_SHADOW_VMCS;
Sheng Yangd56f5462008-04-25 10:13:16 +08002762 if (adjust_vmx_controls(min2, opt2,
2763 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002764 &_cpu_based_2nd_exec_control) < 0)
2765 return -EIO;
2766 }
2767#ifndef CONFIG_X86_64
2768 if (!(_cpu_based_2nd_exec_control &
2769 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2770 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2771#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002772
2773 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2774 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002775 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002776 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2777 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002778
Sheng Yangd56f5462008-04-25 10:13:16 +08002779 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002780 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2781 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002782 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2783 CPU_BASED_CR3_STORE_EXITING |
2784 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002785 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2786 vmx_capability.ept, vmx_capability.vpid);
2787 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002788
2789 min = 0;
2790#ifdef CONFIG_X86_64
2791 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2792#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08002793 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
2794 VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002795 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2796 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002797 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002798
Yang Zhang01e439b2013-04-11 19:25:12 +08002799 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2800 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
2801 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2802 &_pin_based_exec_control) < 0)
2803 return -EIO;
2804
2805 if (!(_cpu_based_2nd_exec_control &
2806 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
2807 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
2808 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2809
Sheng Yang468d4722008-10-09 16:01:55 +08002810 min = 0;
2811 opt = VM_ENTRY_LOAD_IA32_PAT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002812 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2813 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002814 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002815
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002816 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002817
2818 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2819 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002820 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002821
2822#ifdef CONFIG_X86_64
2823 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2824 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002825 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002826#endif
2827
2828 /* Require Write-Back (WB) memory type for VMCS accesses. */
2829 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002830 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002831
Yang, Sheng002c7f72007-07-31 14:23:01 +03002832 vmcs_conf->size = vmx_msr_high & 0x1fff;
2833 vmcs_conf->order = get_order(vmcs_config.size);
2834 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002835
Yang, Sheng002c7f72007-07-31 14:23:01 +03002836 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2837 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002838 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002839 vmcs_conf->vmexit_ctrl = _vmexit_control;
2840 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002841
Avi Kivity110312c2010-12-21 12:54:20 +02002842 cpu_has_load_ia32_efer =
2843 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2844 VM_ENTRY_LOAD_IA32_EFER)
2845 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2846 VM_EXIT_LOAD_IA32_EFER);
2847
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002848 cpu_has_load_perf_global_ctrl =
2849 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2850 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2851 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2852 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2853
2854 /*
2855 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2856 * but due to arrata below it can't be used. Workaround is to use
2857 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2858 *
2859 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2860 *
2861 * AAK155 (model 26)
2862 * AAP115 (model 30)
2863 * AAT100 (model 37)
2864 * BC86,AAY89,BD102 (model 44)
2865 * BA97 (model 46)
2866 *
2867 */
2868 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2869 switch (boot_cpu_data.x86_model) {
2870 case 26:
2871 case 30:
2872 case 37:
2873 case 44:
2874 case 46:
2875 cpu_has_load_perf_global_ctrl = false;
2876 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2877 "does not work properly. Using workaround\n");
2878 break;
2879 default:
2880 break;
2881 }
2882 }
2883
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002884 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002885}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002886
2887static struct vmcs *alloc_vmcs_cpu(int cpu)
2888{
2889 int node = cpu_to_node(cpu);
2890 struct page *pages;
2891 struct vmcs *vmcs;
2892
Mel Gorman6484eb32009-06-16 15:31:54 -07002893 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002894 if (!pages)
2895 return NULL;
2896 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002897 memset(vmcs, 0, vmcs_config.size);
2898 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002899 return vmcs;
2900}
2901
2902static struct vmcs *alloc_vmcs(void)
2903{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002904 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002905}
2906
2907static void free_vmcs(struct vmcs *vmcs)
2908{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002909 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002910}
2911
Nadav Har'Eld462b812011-05-24 15:26:10 +03002912/*
2913 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2914 */
2915static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2916{
2917 if (!loaded_vmcs->vmcs)
2918 return;
2919 loaded_vmcs_clear(loaded_vmcs);
2920 free_vmcs(loaded_vmcs->vmcs);
2921 loaded_vmcs->vmcs = NULL;
2922}
2923
Sam Ravnborg39959582007-06-01 00:47:13 -07002924static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002925{
2926 int cpu;
2927
Zachary Amsden3230bb42009-09-29 11:38:37 -10002928 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002929 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002930 per_cpu(vmxarea, cpu) = NULL;
2931 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002932}
2933
Avi Kivity6aa8b732006-12-10 02:21:36 -08002934static __init int alloc_kvm_area(void)
2935{
2936 int cpu;
2937
Zachary Amsden3230bb42009-09-29 11:38:37 -10002938 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002939 struct vmcs *vmcs;
2940
2941 vmcs = alloc_vmcs_cpu(cpu);
2942 if (!vmcs) {
2943 free_kvm_area();
2944 return -ENOMEM;
2945 }
2946
2947 per_cpu(vmxarea, cpu) = vmcs;
2948 }
2949 return 0;
2950}
2951
2952static __init int hardware_setup(void)
2953{
Yang, Sheng002c7f72007-07-31 14:23:01 +03002954 if (setup_vmcs_config(&vmcs_config) < 0)
2955 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01002956
2957 if (boot_cpu_has(X86_FEATURE_NX))
2958 kvm_enable_efer_bits(EFER_NX);
2959
Sheng Yang93ba03c2009-04-01 15:52:32 +08002960 if (!cpu_has_vmx_vpid())
2961 enable_vpid = 0;
Abel Gordonabc4fc52013-04-18 14:35:25 +03002962 if (!cpu_has_vmx_shadow_vmcs())
2963 enable_shadow_vmcs = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002964
Sheng Yang4bc9b982010-06-02 14:05:24 +08002965 if (!cpu_has_vmx_ept() ||
2966 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08002967 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002968 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08002969 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002970 }
2971
Xudong Hao83c3a332012-05-28 19:33:35 +08002972 if (!cpu_has_vmx_ept_ad_bits())
2973 enable_ept_ad_bits = 0;
2974
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002975 if (!cpu_has_vmx_unrestricted_guest())
2976 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002977
2978 if (!cpu_has_vmx_flexpriority())
2979 flexpriority_enabled = 0;
2980
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002981 if (!cpu_has_vmx_tpr_shadow())
2982 kvm_x86_ops->update_cr8_intercept = NULL;
2983
Marcelo Tosatti54dee992009-06-11 12:07:44 -03002984 if (enable_ept && !cpu_has_vmx_ept_2m_page())
2985 kvm_disable_largepages();
2986
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002987 if (!cpu_has_vmx_ple())
2988 ple_gap = 0;
2989
Yang Zhang01e439b2013-04-11 19:25:12 +08002990 if (!cpu_has_vmx_apicv())
2991 enable_apicv = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08002992
Yang Zhang01e439b2013-04-11 19:25:12 +08002993 if (enable_apicv)
Yang Zhangc7c9c562013-01-25 10:18:51 +08002994 kvm_x86_ops->update_cr8_intercept = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08002995 else {
Yang Zhangc7c9c562013-01-25 10:18:51 +08002996 kvm_x86_ops->hwapic_irr_update = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08002997 kvm_x86_ops->deliver_posted_interrupt = NULL;
2998 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
2999 }
Yang Zhang83d4c282013-01-25 10:18:49 +08003000
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003001 if (nested)
3002 nested_vmx_setup_ctls_msrs();
3003
Avi Kivity6aa8b732006-12-10 02:21:36 -08003004 return alloc_kvm_area();
3005}
3006
3007static __exit void hardware_unsetup(void)
3008{
3009 free_kvm_area();
3010}
3011
Gleb Natapov14168782013-01-21 15:36:49 +02003012static bool emulation_required(struct kvm_vcpu *vcpu)
3013{
3014 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3015}
3016
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003017static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003018 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003019{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003020 if (!emulate_invalid_guest_state) {
3021 /*
3022 * CS and SS RPL should be equal during guest entry according
3023 * to VMX spec, but in reality it is not always so. Since vcpu
3024 * is in the middle of the transition from real mode to
3025 * protected mode it is safe to assume that RPL 0 is a good
3026 * default value.
3027 */
3028 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
3029 save->selector &= ~SELECTOR_RPL_MASK;
3030 save->dpl = save->selector & SELECTOR_RPL_MASK;
3031 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003032 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003033 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003034}
3035
3036static void enter_pmode(struct kvm_vcpu *vcpu)
3037{
3038 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003039 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003040
Gleb Natapovd99e4152012-12-20 16:57:45 +02003041 /*
3042 * Update real mode segment cache. It may be not up-to-date if sement
3043 * register was written while vcpu was in a guest mode.
3044 */
3045 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3046 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3047 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3048 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3049 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3050 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3051
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003052 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003053
Avi Kivity2fb92db2011-04-27 19:42:18 +03003054 vmx_segment_cache_clear(vmx);
3055
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003056 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003057
3058 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003059 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3060 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003061 vmcs_writel(GUEST_RFLAGS, flags);
3062
Rusty Russell66aee912007-07-17 23:34:16 +10003063 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3064 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003065
3066 update_exception_bitmap(vcpu);
3067
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003068 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3069 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3070 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3071 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3072 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3073 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Gleb Natapov1f3141e2013-01-21 15:36:41 +02003074
3075 /* CPL is always 0 when CPU enters protected mode */
3076 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
3077 vmx->cpl = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003078}
3079
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003080static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003081{
Mathias Krause772e0312012-08-30 01:30:19 +02003082 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003083 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003084
Gleb Natapovd99e4152012-12-20 16:57:45 +02003085 var.dpl = 0x3;
3086 if (seg == VCPU_SREG_CS)
3087 var.type = 0x3;
3088
3089 if (!emulate_invalid_guest_state) {
3090 var.selector = var.base >> 4;
3091 var.base = var.base & 0xffff0;
3092 var.limit = 0xffff;
3093 var.g = 0;
3094 var.db = 0;
3095 var.present = 1;
3096 var.s = 1;
3097 var.l = 0;
3098 var.unusable = 0;
3099 var.type = 0x3;
3100 var.avl = 0;
3101 if (save->base & 0xf)
3102 printk_once(KERN_WARNING "kvm: segment base is not "
3103 "paragraph aligned when entering "
3104 "protected mode (seg=%d)", seg);
3105 }
3106
3107 vmcs_write16(sf->selector, var.selector);
3108 vmcs_write32(sf->base, var.base);
3109 vmcs_write32(sf->limit, var.limit);
3110 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003111}
3112
3113static void enter_rmode(struct kvm_vcpu *vcpu)
3114{
3115 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003116 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003117
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003118 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3119 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3120 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3121 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3122 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003123 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3124 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003125
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003126 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003127
Gleb Natapov776e58e2011-03-13 12:34:27 +02003128 /*
3129 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003130 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003131 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003132 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003133 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3134 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003135
Avi Kivity2fb92db2011-04-27 19:42:18 +03003136 vmx_segment_cache_clear(vmx);
3137
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003138 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003139 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003140 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3141
3142 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003143 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003144
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003145 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003146
3147 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003148 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003149 update_exception_bitmap(vcpu);
3150
Gleb Natapovd99e4152012-12-20 16:57:45 +02003151 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3152 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3153 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3154 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3155 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3156 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003157
Eddie Dong8668a3c2007-10-10 14:26:45 +08003158 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003159}
3160
Amit Shah401d10d2009-02-20 22:53:37 +05303161static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3162{
3163 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003164 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3165
3166 if (!msr)
3167 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303168
Avi Kivity44ea2b12009-09-06 15:55:37 +03003169 /*
3170 * Force kernel_gs_base reloading before EFER changes, as control
3171 * of this msr depends on is_long_mode().
3172 */
3173 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003174 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303175 if (efer & EFER_LMA) {
3176 vmcs_write32(VM_ENTRY_CONTROLS,
3177 vmcs_read32(VM_ENTRY_CONTROLS) |
3178 VM_ENTRY_IA32E_MODE);
3179 msr->data = efer;
3180 } else {
3181 vmcs_write32(VM_ENTRY_CONTROLS,
3182 vmcs_read32(VM_ENTRY_CONTROLS) &
3183 ~VM_ENTRY_IA32E_MODE);
3184
3185 msr->data = efer & ~EFER_LME;
3186 }
3187 setup_msrs(vmx);
3188}
3189
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003190#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003191
3192static void enter_lmode(struct kvm_vcpu *vcpu)
3193{
3194 u32 guest_tr_ar;
3195
Avi Kivity2fb92db2011-04-27 19:42:18 +03003196 vmx_segment_cache_clear(to_vmx(vcpu));
3197
Avi Kivity6aa8b732006-12-10 02:21:36 -08003198 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
3199 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003200 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3201 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003202 vmcs_write32(GUEST_TR_AR_BYTES,
3203 (guest_tr_ar & ~AR_TYPE_MASK)
3204 | AR_TYPE_BUSY_64_TSS);
3205 }
Avi Kivityda38f432010-07-06 11:30:49 +03003206 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003207}
3208
3209static void exit_lmode(struct kvm_vcpu *vcpu)
3210{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003211 vmcs_write32(VM_ENTRY_CONTROLS,
3212 vmcs_read32(VM_ENTRY_CONTROLS)
Li, Xin B1e4e6e02007-08-01 21:49:10 +03003213 & ~VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003214 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003215}
3216
3217#endif
3218
Sheng Yang2384d2b2008-01-17 15:14:33 +08003219static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3220{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003221 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003222 if (enable_ept) {
3223 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3224 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003225 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003226 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003227}
3228
Avi Kivitye8467fd2009-12-29 18:43:06 +02003229static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3230{
3231 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3232
3233 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3234 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3235}
3236
Avi Kivityaff48ba2010-12-05 18:56:11 +02003237static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3238{
3239 if (enable_ept && is_paging(vcpu))
3240 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3241 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3242}
3243
Anthony Liguori25c4c272007-04-27 09:29:21 +03003244static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003245{
Avi Kivityfc78f512009-12-07 12:16:48 +02003246 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3247
3248 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3249 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003250}
3251
Sheng Yang14394422008-04-28 12:24:45 +08003252static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3253{
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003254 if (!test_bit(VCPU_EXREG_PDPTR,
3255 (unsigned long *)&vcpu->arch.regs_dirty))
3256 return;
3257
Sheng Yang14394422008-04-28 12:24:45 +08003258 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003259 vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
3260 vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
3261 vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
3262 vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003263 }
3264}
3265
Avi Kivity8f5d5492009-05-31 18:41:29 +03003266static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3267{
3268 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003269 vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3270 vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3271 vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3272 vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003273 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003274
3275 __set_bit(VCPU_EXREG_PDPTR,
3276 (unsigned long *)&vcpu->arch.regs_avail);
3277 __set_bit(VCPU_EXREG_PDPTR,
3278 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003279}
3280
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003281static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003282
3283static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3284 unsigned long cr0,
3285 struct kvm_vcpu *vcpu)
3286{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003287 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3288 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003289 if (!(cr0 & X86_CR0_PG)) {
3290 /* From paging/starting to nonpaging */
3291 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003292 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003293 (CPU_BASED_CR3_LOAD_EXITING |
3294 CPU_BASED_CR3_STORE_EXITING));
3295 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003296 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003297 } else if (!is_paging(vcpu)) {
3298 /* From nonpaging to paging */
3299 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003300 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003301 ~(CPU_BASED_CR3_LOAD_EXITING |
3302 CPU_BASED_CR3_STORE_EXITING));
3303 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003304 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003305 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003306
3307 if (!(cr0 & X86_CR0_WP))
3308 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003309}
3310
Avi Kivity6aa8b732006-12-10 02:21:36 -08003311static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3312{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003313 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003314 unsigned long hw_cr0;
3315
Gleb Natapov50378782013-02-04 16:00:28 +02003316 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003317 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003318 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003319 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003320 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003321
Gleb Natapov218e7632013-01-21 15:36:45 +02003322 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3323 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003324
Gleb Natapov218e7632013-01-21 15:36:45 +02003325 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3326 enter_rmode(vcpu);
3327 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003328
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003329#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003330 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003331 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003332 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003333 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003334 exit_lmode(vcpu);
3335 }
3336#endif
3337
Avi Kivity089d0342009-03-23 18:26:32 +02003338 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003339 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3340
Avi Kivity02daab22009-12-30 12:40:26 +02003341 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003342 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003343
Avi Kivity6aa8b732006-12-10 02:21:36 -08003344 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003345 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003346 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003347
3348 /* depends on vcpu->arch.cr0 to be set to a new value */
3349 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003350}
3351
Sheng Yang14394422008-04-28 12:24:45 +08003352static u64 construct_eptp(unsigned long root_hpa)
3353{
3354 u64 eptp;
3355
3356 /* TODO write the value reading from MSR */
3357 eptp = VMX_EPT_DEFAULT_MT |
3358 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003359 if (enable_ept_ad_bits)
3360 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003361 eptp |= (root_hpa & PAGE_MASK);
3362
3363 return eptp;
3364}
3365
Avi Kivity6aa8b732006-12-10 02:21:36 -08003366static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3367{
Sheng Yang14394422008-04-28 12:24:45 +08003368 unsigned long guest_cr3;
3369 u64 eptp;
3370
3371 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003372 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003373 eptp = construct_eptp(cr3);
3374 vmcs_write64(EPT_POINTER, eptp);
Avi Kivity9f8fe502010-12-05 17:30:00 +02003375 guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
Sheng Yangb927a3c2009-07-21 10:42:48 +08003376 vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003377 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003378 }
3379
Sheng Yang2384d2b2008-01-17 15:14:33 +08003380 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003381 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003382}
3383
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003384static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003385{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003386 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003387 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3388
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003389 if (cr4 & X86_CR4_VMXE) {
3390 /*
3391 * To use VMXON (and later other VMX instructions), a guest
3392 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3393 * So basically the check on whether to allow nested VMX
3394 * is here.
3395 */
3396 if (!nested_vmx_allowed(vcpu))
3397 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003398 }
3399 if (to_vmx(vcpu)->nested.vmxon &&
3400 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003401 return 1;
3402
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003403 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003404 if (enable_ept) {
3405 if (!is_paging(vcpu)) {
3406 hw_cr4 &= ~X86_CR4_PAE;
3407 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003408 /*
3409 * SMEP is disabled if CPU is in non-paging mode in
3410 * hardware. However KVM always uses paging mode to
3411 * emulate guest non-paging mode with TDP.
3412 * To emulate this behavior, SMEP needs to be manually
3413 * disabled when guest switches to non-paging mode.
3414 */
3415 hw_cr4 &= ~X86_CR4_SMEP;
Avi Kivitybc230082009-12-08 12:14:42 +02003416 } else if (!(cr4 & X86_CR4_PAE)) {
3417 hw_cr4 &= ~X86_CR4_PAE;
3418 }
3419 }
Sheng Yang14394422008-04-28 12:24:45 +08003420
3421 vmcs_writel(CR4_READ_SHADOW, cr4);
3422 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003423 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003424}
3425
Avi Kivity6aa8b732006-12-10 02:21:36 -08003426static void vmx_get_segment(struct kvm_vcpu *vcpu,
3427 struct kvm_segment *var, int seg)
3428{
Avi Kivitya9179492011-01-03 14:28:52 +02003429 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003430 u32 ar;
3431
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003432 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003433 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003434 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003435 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003436 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003437 var->base = vmx_read_guest_seg_base(vmx, seg);
3438 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3439 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003440 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003441 var->base = vmx_read_guest_seg_base(vmx, seg);
3442 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3443 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3444 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003445 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003446 var->type = ar & 15;
3447 var->s = (ar >> 4) & 1;
3448 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003449 /*
3450 * Some userspaces do not preserve unusable property. Since usable
3451 * segment has to be present according to VMX spec we can use present
3452 * property to amend userspace bug by making unusable segment always
3453 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3454 * segment as unusable.
3455 */
3456 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003457 var->avl = (ar >> 12) & 1;
3458 var->l = (ar >> 13) & 1;
3459 var->db = (ar >> 14) & 1;
3460 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003461}
3462
Avi Kivitya9179492011-01-03 14:28:52 +02003463static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3464{
Avi Kivitya9179492011-01-03 14:28:52 +02003465 struct kvm_segment s;
3466
3467 if (to_vmx(vcpu)->rmode.vm86_active) {
3468 vmx_get_segment(vcpu, &s, seg);
3469 return s.base;
3470 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003471 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003472}
3473
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003474static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003475{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003476 struct vcpu_vmx *vmx = to_vmx(vcpu);
3477
Avi Kivity3eeb3282010-01-21 15:31:48 +02003478 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003479 return 0;
3480
Avi Kivityf4c63e52011-03-07 14:54:28 +02003481 if (!is_long_mode(vcpu)
3482 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003483 return 3;
3484
Avi Kivity69c73022011-03-07 15:26:44 +02003485 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3486 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003487 vmx->cpl = vmx_read_guest_seg_selector(vmx, VCPU_SREG_CS) & 3;
Avi Kivity69c73022011-03-07 15:26:44 +02003488 }
Avi Kivityd881e6f2012-06-06 18:36:48 +03003489
3490 return vmx->cpl;
Avi Kivity69c73022011-03-07 15:26:44 +02003491}
3492
3493
Avi Kivity653e3102007-05-07 10:55:37 +03003494static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003495{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003496 u32 ar;
3497
Avi Kivityf0495f92012-06-07 17:06:10 +03003498 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003499 ar = 1 << 16;
3500 else {
3501 ar = var->type & 15;
3502 ar |= (var->s & 1) << 4;
3503 ar |= (var->dpl & 3) << 5;
3504 ar |= (var->present & 1) << 7;
3505 ar |= (var->avl & 1) << 12;
3506 ar |= (var->l & 1) << 13;
3507 ar |= (var->db & 1) << 14;
3508 ar |= (var->g & 1) << 15;
3509 }
Avi Kivity653e3102007-05-07 10:55:37 +03003510
3511 return ar;
3512}
3513
3514static void vmx_set_segment(struct kvm_vcpu *vcpu,
3515 struct kvm_segment *var, int seg)
3516{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003517 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003518 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003519
Avi Kivity2fb92db2011-04-27 19:42:18 +03003520 vmx_segment_cache_clear(vmx);
Gleb Natapov2f143242013-01-21 15:36:42 +02003521 if (seg == VCPU_SREG_CS)
3522 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity2fb92db2011-04-27 19:42:18 +03003523
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003524 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3525 vmx->rmode.segs[seg] = *var;
3526 if (seg == VCPU_SREG_TR)
3527 vmcs_write16(sf->selector, var->selector);
3528 else if (var->s)
3529 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003530 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003531 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003532
Avi Kivity653e3102007-05-07 10:55:37 +03003533 vmcs_writel(sf->base, var->base);
3534 vmcs_write32(sf->limit, var->limit);
3535 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003536
3537 /*
3538 * Fix the "Accessed" bit in AR field of segment registers for older
3539 * qemu binaries.
3540 * IA32 arch specifies that at the time of processor reset the
3541 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003542 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003543 * state vmexit when "unrestricted guest" mode is turned on.
3544 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3545 * tree. Newer qemu binaries with that qemu fix would not need this
3546 * kvm hack.
3547 */
3548 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003549 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003550
Gleb Natapovf924d662012-12-12 19:10:55 +02003551 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003552
3553out:
Gleb Natapov14168782013-01-21 15:36:49 +02003554 vmx->emulation_required |= emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003555}
3556
Avi Kivity6aa8b732006-12-10 02:21:36 -08003557static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3558{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003559 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003560
3561 *db = (ar >> 14) & 1;
3562 *l = (ar >> 13) & 1;
3563}
3564
Gleb Natapov89a27f42010-02-16 10:51:48 +02003565static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003566{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003567 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3568 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003569}
3570
Gleb Natapov89a27f42010-02-16 10:51:48 +02003571static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003572{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003573 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3574 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003575}
3576
Gleb Natapov89a27f42010-02-16 10:51:48 +02003577static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003578{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003579 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3580 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003581}
3582
Gleb Natapov89a27f42010-02-16 10:51:48 +02003583static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003584{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003585 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3586 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003587}
3588
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003589static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3590{
3591 struct kvm_segment var;
3592 u32 ar;
3593
3594 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003595 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003596 if (seg == VCPU_SREG_CS)
3597 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003598 ar = vmx_segment_access_rights(&var);
3599
3600 if (var.base != (var.selector << 4))
3601 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003602 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003603 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003604 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003605 return false;
3606
3607 return true;
3608}
3609
3610static bool code_segment_valid(struct kvm_vcpu *vcpu)
3611{
3612 struct kvm_segment cs;
3613 unsigned int cs_rpl;
3614
3615 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3616 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3617
Avi Kivity1872a3f2009-01-04 23:26:52 +02003618 if (cs.unusable)
3619 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003620 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3621 return false;
3622 if (!cs.s)
3623 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003624 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003625 if (cs.dpl > cs_rpl)
3626 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003627 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003628 if (cs.dpl != cs_rpl)
3629 return false;
3630 }
3631 if (!cs.present)
3632 return false;
3633
3634 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3635 return true;
3636}
3637
3638static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3639{
3640 struct kvm_segment ss;
3641 unsigned int ss_rpl;
3642
3643 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3644 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3645
Avi Kivity1872a3f2009-01-04 23:26:52 +02003646 if (ss.unusable)
3647 return true;
3648 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003649 return false;
3650 if (!ss.s)
3651 return false;
3652 if (ss.dpl != ss_rpl) /* DPL != RPL */
3653 return false;
3654 if (!ss.present)
3655 return false;
3656
3657 return true;
3658}
3659
3660static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3661{
3662 struct kvm_segment var;
3663 unsigned int rpl;
3664
3665 vmx_get_segment(vcpu, &var, seg);
3666 rpl = var.selector & SELECTOR_RPL_MASK;
3667
Avi Kivity1872a3f2009-01-04 23:26:52 +02003668 if (var.unusable)
3669 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003670 if (!var.s)
3671 return false;
3672 if (!var.present)
3673 return false;
3674 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3675 if (var.dpl < rpl) /* DPL < RPL */
3676 return false;
3677 }
3678
3679 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3680 * rights flags
3681 */
3682 return true;
3683}
3684
3685static bool tr_valid(struct kvm_vcpu *vcpu)
3686{
3687 struct kvm_segment tr;
3688
3689 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3690
Avi Kivity1872a3f2009-01-04 23:26:52 +02003691 if (tr.unusable)
3692 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003693 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3694 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003695 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003696 return false;
3697 if (!tr.present)
3698 return false;
3699
3700 return true;
3701}
3702
3703static bool ldtr_valid(struct kvm_vcpu *vcpu)
3704{
3705 struct kvm_segment ldtr;
3706
3707 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3708
Avi Kivity1872a3f2009-01-04 23:26:52 +02003709 if (ldtr.unusable)
3710 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003711 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3712 return false;
3713 if (ldtr.type != 2)
3714 return false;
3715 if (!ldtr.present)
3716 return false;
3717
3718 return true;
3719}
3720
3721static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3722{
3723 struct kvm_segment cs, ss;
3724
3725 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3726 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3727
3728 return ((cs.selector & SELECTOR_RPL_MASK) ==
3729 (ss.selector & SELECTOR_RPL_MASK));
3730}
3731
3732/*
3733 * Check if guest state is valid. Returns true if valid, false if
3734 * not.
3735 * We assume that registers are always usable
3736 */
3737static bool guest_state_valid(struct kvm_vcpu *vcpu)
3738{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003739 if (enable_unrestricted_guest)
3740 return true;
3741
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003742 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003743 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003744 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3745 return false;
3746 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3747 return false;
3748 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3749 return false;
3750 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3751 return false;
3752 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3753 return false;
3754 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3755 return false;
3756 } else {
3757 /* protected mode guest state checks */
3758 if (!cs_ss_rpl_check(vcpu))
3759 return false;
3760 if (!code_segment_valid(vcpu))
3761 return false;
3762 if (!stack_segment_valid(vcpu))
3763 return false;
3764 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3765 return false;
3766 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3767 return false;
3768 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3769 return false;
3770 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3771 return false;
3772 if (!tr_valid(vcpu))
3773 return false;
3774 if (!ldtr_valid(vcpu))
3775 return false;
3776 }
3777 /* TODO:
3778 * - Add checks on RIP
3779 * - Add checks on RFLAGS
3780 */
3781
3782 return true;
3783}
3784
Mike Dayd77c26f2007-10-08 09:02:08 -04003785static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003786{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003787 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003788 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003789 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003790
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003791 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003792 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003793 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3794 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003795 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003796 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003797 r = kvm_write_guest_page(kvm, fn++, &data,
3798 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003799 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003800 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003801 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3802 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003803 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003804 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3805 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003806 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003807 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003808 r = kvm_write_guest_page(kvm, fn, &data,
3809 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3810 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003811 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003812 goto out;
3813
3814 ret = 1;
3815out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003816 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003817 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003818}
3819
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003820static int init_rmode_identity_map(struct kvm *kvm)
3821{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003822 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003823 pfn_t identity_map_pfn;
3824 u32 tmp;
3825
Avi Kivity089d0342009-03-23 18:26:32 +02003826 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003827 return 1;
3828 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3829 printk(KERN_ERR "EPT: identity-mapping pagetable "
3830 "haven't been allocated!\n");
3831 return 0;
3832 }
3833 if (likely(kvm->arch.ept_identity_pagetable_done))
3834 return 1;
3835 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003836 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003837 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003838 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3839 if (r < 0)
3840 goto out;
3841 /* Set up identity-mapping pagetable for EPT in real mode */
3842 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3843 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3844 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3845 r = kvm_write_guest_page(kvm, identity_map_pfn,
3846 &tmp, i * sizeof(tmp), sizeof(tmp));
3847 if (r < 0)
3848 goto out;
3849 }
3850 kvm->arch.ept_identity_pagetable_done = true;
3851 ret = 1;
3852out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003853 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003854 return ret;
3855}
3856
Avi Kivity6aa8b732006-12-10 02:21:36 -08003857static void seg_setup(int seg)
3858{
Mathias Krause772e0312012-08-30 01:30:19 +02003859 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003860 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003861
3862 vmcs_write16(sf->selector, 0);
3863 vmcs_writel(sf->base, 0);
3864 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003865 ar = 0x93;
3866 if (seg == VCPU_SREG_CS)
3867 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003868
3869 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003870}
3871
Sheng Yangf78e0e22007-10-29 09:40:42 +08003872static int alloc_apic_access_page(struct kvm *kvm)
3873{
Xiao Guangrong44841412012-09-07 14:14:20 +08003874 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003875 struct kvm_userspace_memory_region kvm_userspace_mem;
3876 int r = 0;
3877
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003878 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003879 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003880 goto out;
3881 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3882 kvm_userspace_mem.flags = 0;
3883 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3884 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003885 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003886 if (r)
3887 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003888
Xiao Guangrong44841412012-09-07 14:14:20 +08003889 page = gfn_to_page(kvm, 0xfee00);
3890 if (is_error_page(page)) {
3891 r = -EFAULT;
3892 goto out;
3893 }
3894
3895 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003896out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003897 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003898 return r;
3899}
3900
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003901static int alloc_identity_pagetable(struct kvm *kvm)
3902{
Xiao Guangrong44841412012-09-07 14:14:20 +08003903 struct page *page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003904 struct kvm_userspace_memory_region kvm_userspace_mem;
3905 int r = 0;
3906
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003907 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003908 if (kvm->arch.ept_identity_pagetable)
3909 goto out;
3910 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3911 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003912 kvm_userspace_mem.guest_phys_addr =
3913 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003914 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003915 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003916 if (r)
3917 goto out;
3918
Xiao Guangrong44841412012-09-07 14:14:20 +08003919 page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
3920 if (is_error_page(page)) {
3921 r = -EFAULT;
3922 goto out;
3923 }
3924
3925 kvm->arch.ept_identity_pagetable = page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003926out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003927 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003928 return r;
3929}
3930
Sheng Yang2384d2b2008-01-17 15:14:33 +08003931static void allocate_vpid(struct vcpu_vmx *vmx)
3932{
3933 int vpid;
3934
3935 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02003936 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003937 return;
3938 spin_lock(&vmx_vpid_lock);
3939 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3940 if (vpid < VMX_NR_VPIDS) {
3941 vmx->vpid = vpid;
3942 __set_bit(vpid, vmx_vpid_bitmap);
3943 }
3944 spin_unlock(&vmx_vpid_lock);
3945}
3946
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003947static void free_vpid(struct vcpu_vmx *vmx)
3948{
3949 if (!enable_vpid)
3950 return;
3951 spin_lock(&vmx_vpid_lock);
3952 if (vmx->vpid != 0)
3953 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
3954 spin_unlock(&vmx_vpid_lock);
3955}
3956
Yang Zhang8d146952013-01-25 10:18:50 +08003957#define MSR_TYPE_R 1
3958#define MSR_TYPE_W 2
3959static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
3960 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003961{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003962 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003963
3964 if (!cpu_has_vmx_msr_bitmap())
3965 return;
3966
3967 /*
3968 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3969 * have the write-low and read-high bitmap offsets the wrong way round.
3970 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3971 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003972 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003973 if (type & MSR_TYPE_R)
3974 /* read-low */
3975 __clear_bit(msr, msr_bitmap + 0x000 / f);
3976
3977 if (type & MSR_TYPE_W)
3978 /* write-low */
3979 __clear_bit(msr, msr_bitmap + 0x800 / f);
3980
Sheng Yang25c5f222008-03-28 13:18:56 +08003981 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3982 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003983 if (type & MSR_TYPE_R)
3984 /* read-high */
3985 __clear_bit(msr, msr_bitmap + 0x400 / f);
3986
3987 if (type & MSR_TYPE_W)
3988 /* write-high */
3989 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3990
3991 }
3992}
3993
3994static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
3995 u32 msr, int type)
3996{
3997 int f = sizeof(unsigned long);
3998
3999 if (!cpu_has_vmx_msr_bitmap())
4000 return;
4001
4002 /*
4003 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4004 * have the write-low and read-high bitmap offsets the wrong way round.
4005 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4006 */
4007 if (msr <= 0x1fff) {
4008 if (type & MSR_TYPE_R)
4009 /* read-low */
4010 __set_bit(msr, msr_bitmap + 0x000 / f);
4011
4012 if (type & MSR_TYPE_W)
4013 /* write-low */
4014 __set_bit(msr, msr_bitmap + 0x800 / f);
4015
4016 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4017 msr &= 0x1fff;
4018 if (type & MSR_TYPE_R)
4019 /* read-high */
4020 __set_bit(msr, msr_bitmap + 0x400 / f);
4021
4022 if (type & MSR_TYPE_W)
4023 /* write-high */
4024 __set_bit(msr, msr_bitmap + 0xc00 / f);
4025
Sheng Yang25c5f222008-03-28 13:18:56 +08004026 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004027}
4028
Avi Kivity58972972009-02-24 22:26:47 +02004029static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4030{
4031 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004032 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4033 msr, MSR_TYPE_R | MSR_TYPE_W);
4034 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4035 msr, MSR_TYPE_R | MSR_TYPE_W);
4036}
4037
4038static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4039{
4040 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4041 msr, MSR_TYPE_R);
4042 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4043 msr, MSR_TYPE_R);
4044}
4045
4046static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4047{
4048 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4049 msr, MSR_TYPE_R);
4050 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4051 msr, MSR_TYPE_R);
4052}
4053
4054static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4055{
4056 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4057 msr, MSR_TYPE_W);
4058 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4059 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004060}
4061
Yang Zhang01e439b2013-04-11 19:25:12 +08004062static int vmx_vm_has_apicv(struct kvm *kvm)
4063{
4064 return enable_apicv && irqchip_in_kernel(kvm);
4065}
4066
Avi Kivity6aa8b732006-12-10 02:21:36 -08004067/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004068 * Send interrupt to vcpu via posted interrupt way.
4069 * 1. If target vcpu is running(non-root mode), send posted interrupt
4070 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4071 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4072 * interrupt from PIR in next vmentry.
4073 */
4074static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4075{
4076 struct vcpu_vmx *vmx = to_vmx(vcpu);
4077 int r;
4078
4079 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4080 return;
4081
4082 r = pi_test_and_set_on(&vmx->pi_desc);
4083 kvm_make_request(KVM_REQ_EVENT, vcpu);
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004084#ifdef CONFIG_SMP
Yang Zhanga20ed542013-04-11 19:25:15 +08004085 if (!r && (vcpu->mode == IN_GUEST_MODE))
4086 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4087 POSTED_INTR_VECTOR);
4088 else
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004089#endif
Yang Zhanga20ed542013-04-11 19:25:15 +08004090 kvm_vcpu_kick(vcpu);
4091}
4092
4093static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4094{
4095 struct vcpu_vmx *vmx = to_vmx(vcpu);
4096
4097 if (!pi_test_and_clear_on(&vmx->pi_desc))
4098 return;
4099
4100 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4101}
4102
4103static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4104{
4105 return;
4106}
4107
Avi Kivity6aa8b732006-12-10 02:21:36 -08004108/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004109 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4110 * will not change in the lifetime of the guest.
4111 * Note that host-state that does change is set elsewhere. E.g., host-state
4112 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4113 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004114static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004115{
4116 u32 low32, high32;
4117 unsigned long tmpl;
4118 struct desc_ptr dt;
4119
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004120 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004121 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
4122 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4123
4124 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004125#ifdef CONFIG_X86_64
4126 /*
4127 * Load null selectors, so we can avoid reloading them in
4128 * __vmx_load_host_state(), in case userspace uses the null selectors
4129 * too (the expected case).
4130 */
4131 vmcs_write16(HOST_DS_SELECTOR, 0);
4132 vmcs_write16(HOST_ES_SELECTOR, 0);
4133#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004134 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4135 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004136#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004137 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4138 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4139
4140 native_store_idt(&dt);
4141 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004142 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004143
Avi Kivity83287ea422012-09-16 15:10:57 +03004144 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004145
4146 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4147 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4148 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4149 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4150
4151 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4152 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4153 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4154 }
4155}
4156
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004157static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4158{
4159 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4160 if (enable_ept)
4161 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004162 if (is_guest_mode(&vmx->vcpu))
4163 vmx->vcpu.arch.cr4_guest_owned_bits &=
4164 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004165 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4166}
4167
Yang Zhang01e439b2013-04-11 19:25:12 +08004168static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4169{
4170 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4171
4172 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4173 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4174 return pin_based_exec_ctrl;
4175}
4176
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004177static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4178{
4179 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
4180 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
4181 exec_control &= ~CPU_BASED_TPR_SHADOW;
4182#ifdef CONFIG_X86_64
4183 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4184 CPU_BASED_CR8_LOAD_EXITING;
4185#endif
4186 }
4187 if (!enable_ept)
4188 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4189 CPU_BASED_CR3_LOAD_EXITING |
4190 CPU_BASED_INVLPG_EXITING;
4191 return exec_control;
4192}
4193
4194static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4195{
4196 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4197 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4198 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4199 if (vmx->vpid == 0)
4200 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4201 if (!enable_ept) {
4202 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4203 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004204 /* Enable INVPCID for non-ept guests may cause performance regression. */
4205 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004206 }
4207 if (!enable_unrestricted_guest)
4208 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4209 if (!ple_gap)
4210 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Yang Zhangc7c9c562013-01-25 10:18:51 +08004211 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4212 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4213 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004214 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004215 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4216 (handle_vmptrld).
4217 We can NOT enable shadow_vmcs here because we don't have yet
4218 a current VMCS12
4219 */
4220 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004221 return exec_control;
4222}
4223
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004224static void ept_set_mmio_spte_mask(void)
4225{
4226 /*
4227 * EPT Misconfigurations can be generated if the value of bits 2:0
4228 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004229 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004230 * spte.
4231 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004232 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004233}
4234
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004235/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004236 * Sets up the vmcs for emulated real mode.
4237 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004238static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004239{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004240#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004241 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004242#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004243 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004244
Avi Kivity6aa8b732006-12-10 02:21:36 -08004245 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004246 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4247 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004248
Abel Gordon4607c2d2013-04-18 14:35:55 +03004249 if (enable_shadow_vmcs) {
4250 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4251 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4252 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004253 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004254 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004255
Avi Kivity6aa8b732006-12-10 02:21:36 -08004256 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4257
Avi Kivity6aa8b732006-12-10 02:21:36 -08004258 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004259 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004260
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004261 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004262
Sheng Yang83ff3b92007-11-21 14:33:25 +08004263 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004264 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4265 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08004266 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004267
Yang Zhang01e439b2013-04-11 19:25:12 +08004268 if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004269 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4270 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4271 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4272 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4273
4274 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004275
4276 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4277 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004278 }
4279
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004280 if (ple_gap) {
4281 vmcs_write32(PLE_GAP, ple_gap);
4282 vmcs_write32(PLE_WINDOW, ple_window);
4283 }
4284
Xiao Guangrongc3707952011-07-12 03:28:04 +08004285 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4286 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004287 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4288
Avi Kivity9581d442010-10-19 16:46:55 +02004289 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4290 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004291 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004292#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004293 rdmsrl(MSR_FS_BASE, a);
4294 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4295 rdmsrl(MSR_GS_BASE, a);
4296 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4297#else
4298 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4299 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4300#endif
4301
Eddie Dong2cc51562007-05-21 07:28:09 +03004302 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4303 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004304 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004305 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004306 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004307
Sheng Yang468d4722008-10-09 16:01:55 +08004308 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004309 u32 msr_low, msr_high;
4310 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08004311 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
4312 host_pat = msr_low | ((u64) msr_high << 32);
4313 /* Write the default value follow host pat */
4314 vmcs_write64(GUEST_IA32_PAT, host_pat);
4315 /* Keep arch.pat sync with GUEST_IA32_PAT */
4316 vmx->vcpu.arch.pat = host_pat;
4317 }
4318
Avi Kivity6aa8b732006-12-10 02:21:36 -08004319 for (i = 0; i < NR_VMX_MSR; ++i) {
4320 u32 index = vmx_msr_index[i];
4321 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004322 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004323
4324 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4325 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004326 if (wrmsr_safe(index, data_low, data_high) < 0)
4327 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004328 vmx->guest_msrs[j].index = i;
4329 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004330 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004331 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004332 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004333
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004334 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004335
4336 /* 22.2.1, 20.8.1 */
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004337 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
4338
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004339 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004340 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004341
4342 return 0;
4343}
4344
Jan Kiszka57f252f2013-03-12 10:20:24 +01004345static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004346{
4347 struct vcpu_vmx *vmx = to_vmx(vcpu);
4348 u64 msr;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004349
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004350 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004351
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004352 vmx->soft_vnmi_blocked = 0;
4353
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004354 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02004355 kvm_set_cr8(&vmx->vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004356 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03004357 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004358 msr |= MSR_IA32_APICBASE_BSP;
4359 kvm_set_apic_base(&vmx->vcpu, msr);
4360
Avi Kivity2fb92db2011-04-27 19:42:18 +03004361 vmx_segment_cache_clear(vmx);
4362
Avi Kivity5706be02008-08-20 15:07:31 +03004363 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004364 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004365 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004366
4367 seg_setup(VCPU_SREG_DS);
4368 seg_setup(VCPU_SREG_ES);
4369 seg_setup(VCPU_SREG_FS);
4370 seg_setup(VCPU_SREG_GS);
4371 seg_setup(VCPU_SREG_SS);
4372
4373 vmcs_write16(GUEST_TR_SELECTOR, 0);
4374 vmcs_writel(GUEST_TR_BASE, 0);
4375 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4376 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4377
4378 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4379 vmcs_writel(GUEST_LDTR_BASE, 0);
4380 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4381 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4382
4383 vmcs_write32(GUEST_SYSENTER_CS, 0);
4384 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4385 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4386
4387 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004388 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004389
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004390 vmcs_writel(GUEST_GDTR_BASE, 0);
4391 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4392
4393 vmcs_writel(GUEST_IDTR_BASE, 0);
4394 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4395
Anthony Liguori443381a2010-12-06 10:53:38 -06004396 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004397 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4398 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4399
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004400 /* Special registers */
4401 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4402
4403 setup_msrs(vmx);
4404
Avi Kivity6aa8b732006-12-10 02:21:36 -08004405 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4406
Sheng Yangf78e0e22007-10-29 09:40:42 +08004407 if (cpu_has_vmx_tpr_shadow()) {
4408 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4409 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4410 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004411 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004412 vmcs_write32(TPR_THRESHOLD, 0);
4413 }
4414
4415 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4416 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004417 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004418
Yang Zhang01e439b2013-04-11 19:25:12 +08004419 if (vmx_vm_has_apicv(vcpu->kvm))
4420 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4421
Sheng Yang2384d2b2008-01-17 15:14:33 +08004422 if (vmx->vpid != 0)
4423 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4424
Eduardo Habkostfa400522009-10-24 02:49:58 -02004425 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004426 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004427 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004428 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004429 vmx_fpu_activate(&vmx->vcpu);
4430 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004431
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004432 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004433}
4434
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004435/*
4436 * In nested virtualization, check if L1 asked to exit on external interrupts.
4437 * For most existing hypervisors, this will always return true.
4438 */
4439static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4440{
4441 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4442 PIN_BASED_EXT_INTR_MASK;
4443}
4444
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004445static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4446{
4447 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4448 PIN_BASED_NMI_EXITING;
4449}
4450
Jan Kiszka730dca42013-04-28 10:50:52 +02004451static int enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004452{
4453 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004454
4455 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004456 /*
4457 * We get here if vmx_interrupt_allowed() said we can't
Jan Kiszka730dca42013-04-28 10:50:52 +02004458 * inject to L1 now because L2 must run. The caller will have
4459 * to make L2 exit right after entry, so we can inject to L1
4460 * more promptly.
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004461 */
Jan Kiszka730dca42013-04-28 10:50:52 +02004462 return -EBUSY;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004463
4464 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4465 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4466 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Jan Kiszka730dca42013-04-28 10:50:52 +02004467 return 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004468}
4469
Jan Kiszka03b28f82013-04-29 16:46:42 +02004470static int enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004471{
4472 u32 cpu_based_vm_exec_control;
4473
Jan Kiszka03b28f82013-04-29 16:46:42 +02004474 if (!cpu_has_virtual_nmis())
4475 return enable_irq_window(vcpu);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004476
Jan Kiszka03b28f82013-04-29 16:46:42 +02004477 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI)
4478 return enable_irq_window(vcpu);
4479
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004480 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4481 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4482 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Jan Kiszka03b28f82013-04-29 16:46:42 +02004483 return 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004484}
4485
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004486static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004487{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004488 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004489 uint32_t intr;
4490 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004491
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004492 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004493
Avi Kivityfa89a812008-09-01 15:57:51 +03004494 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004495 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004496 int inc_eip = 0;
4497 if (vcpu->arch.interrupt.soft)
4498 inc_eip = vcpu->arch.event_exit_inst_len;
4499 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004500 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004501 return;
4502 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004503 intr = irq | INTR_INFO_VALID_MASK;
4504 if (vcpu->arch.interrupt.soft) {
4505 intr |= INTR_TYPE_SOFT_INTR;
4506 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4507 vmx->vcpu.arch.event_exit_inst_len);
4508 } else
4509 intr |= INTR_TYPE_EXT_INTR;
4510 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004511}
4512
Sheng Yangf08864b2008-05-15 18:23:25 +08004513static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4514{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004515 struct vcpu_vmx *vmx = to_vmx(vcpu);
4516
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004517 if (is_guest_mode(vcpu))
4518 return;
4519
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004520 if (!cpu_has_virtual_nmis()) {
4521 /*
4522 * Tracking the NMI-blocked state in software is built upon
4523 * finding the next open IRQ window. This, in turn, depends on
4524 * well-behaving guests: They have to keep IRQs disabled at
4525 * least as long as the NMI handler runs. Otherwise we may
4526 * cause NMI nesting, maybe breaking the guest. But as this is
4527 * highly unlikely, we can live with the residual risk.
4528 */
4529 vmx->soft_vnmi_blocked = 1;
4530 vmx->vnmi_blocked_time = 0;
4531 }
4532
Jan Kiszka487b3912008-09-26 09:30:56 +02004533 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004534 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004535 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004536 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004537 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004538 return;
4539 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004540 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4541 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004542}
4543
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004544static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4545{
4546 if (!cpu_has_virtual_nmis())
4547 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004548 if (to_vmx(vcpu)->nmi_known_unmasked)
4549 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004550 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004551}
4552
4553static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4554{
4555 struct vcpu_vmx *vmx = to_vmx(vcpu);
4556
4557 if (!cpu_has_virtual_nmis()) {
4558 if (vmx->soft_vnmi_blocked != masked) {
4559 vmx->soft_vnmi_blocked = masked;
4560 vmx->vnmi_blocked_time = 0;
4561 }
4562 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004563 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004564 if (masked)
4565 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4566 GUEST_INTR_STATE_NMI);
4567 else
4568 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4569 GUEST_INTR_STATE_NMI);
4570 }
4571}
4572
Jan Kiszka2505dc92013-04-14 12:12:47 +02004573static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4574{
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004575 if (is_guest_mode(vcpu)) {
4576 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4577
4578 if (to_vmx(vcpu)->nested.nested_run_pending)
4579 return 0;
4580 if (nested_exit_on_nmi(vcpu)) {
4581 nested_vmx_vmexit(vcpu);
4582 vmcs12->vm_exit_reason = EXIT_REASON_EXCEPTION_NMI;
4583 vmcs12->vm_exit_intr_info = NMI_VECTOR |
4584 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK;
4585 /*
4586 * The NMI-triggered VM exit counts as injection:
4587 * clear this one and block further NMIs.
4588 */
4589 vcpu->arch.nmi_pending = 0;
4590 vmx_set_nmi_mask(vcpu, true);
4591 return 0;
4592 }
4593 }
4594
Jan Kiszka2505dc92013-04-14 12:12:47 +02004595 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
4596 return 0;
4597
4598 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4599 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4600 | GUEST_INTR_STATE_NMI));
4601}
4602
Gleb Natapov78646122009-03-23 12:12:11 +02004603static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4604{
Jan Kiszkae8457c62013-04-14 12:12:48 +02004605 if (is_guest_mode(vcpu)) {
Nadav Har'El51cfe382011-09-22 13:53:26 +03004606 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszkae8457c62013-04-14 12:12:48 +02004607
4608 if (to_vmx(vcpu)->nested.nested_run_pending)
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004609 return 0;
Jan Kiszkae8457c62013-04-14 12:12:48 +02004610 if (nested_exit_on_intr(vcpu)) {
4611 nested_vmx_vmexit(vcpu);
4612 vmcs12->vm_exit_reason =
4613 EXIT_REASON_EXTERNAL_INTERRUPT;
4614 vmcs12->vm_exit_intr_info = 0;
4615 /*
4616 * fall through to normal code, but now in L1, not L2
4617 */
4618 }
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004619 }
4620
Gleb Natapovc4282df2009-04-21 17:45:07 +03004621 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
4622 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4623 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004624}
4625
Izik Eiduscbc94022007-10-25 00:29:55 +02004626static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4627{
4628 int ret;
4629 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004630 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004631 .guest_phys_addr = addr,
4632 .memory_size = PAGE_SIZE * 3,
4633 .flags = 0,
4634 };
4635
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004636 ret = kvm_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004637 if (ret)
4638 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004639 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004640 if (!init_rmode_tss(kvm))
4641 return -ENOMEM;
4642
Izik Eiduscbc94022007-10-25 00:29:55 +02004643 return 0;
4644}
4645
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004646static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004647{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004648 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004649 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004650 /*
4651 * Update instruction length as we may reinject the exception
4652 * from user space while in guest debugging mode.
4653 */
4654 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4655 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004656 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004657 return false;
4658 /* fall through */
4659 case DB_VECTOR:
4660 if (vcpu->guest_debug &
4661 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4662 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004663 /* fall through */
4664 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004665 case OF_VECTOR:
4666 case BR_VECTOR:
4667 case UD_VECTOR:
4668 case DF_VECTOR:
4669 case SS_VECTOR:
4670 case GP_VECTOR:
4671 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004672 return true;
4673 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004674 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004675 return false;
4676}
4677
4678static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4679 int vec, u32 err_code)
4680{
4681 /*
4682 * Instruction with address size override prefix opcode 0x67
4683 * Cause the #SS fault with 0 error code in VM86 mode.
4684 */
4685 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4686 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
4687 if (vcpu->arch.halt_request) {
4688 vcpu->arch.halt_request = 0;
4689 return kvm_emulate_halt(vcpu);
4690 }
4691 return 1;
4692 }
4693 return 0;
4694 }
4695
4696 /*
4697 * Forward all other exceptions that are valid in real mode.
4698 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4699 * the required debugging infrastructure rework.
4700 */
4701 kvm_queue_exception(vcpu, vec);
4702 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004703}
4704
Andi Kleena0861c02009-06-08 17:37:09 +08004705/*
4706 * Trigger machine check on the host. We assume all the MSRs are already set up
4707 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4708 * We pass a fake environment to the machine check handler because we want
4709 * the guest to be always treated like user space, no matter what context
4710 * it used internally.
4711 */
4712static void kvm_machine_check(void)
4713{
4714#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4715 struct pt_regs regs = {
4716 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4717 .flags = X86_EFLAGS_IF,
4718 };
4719
4720 do_machine_check(&regs, 0);
4721#endif
4722}
4723
Avi Kivity851ba692009-08-24 11:10:17 +03004724static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004725{
4726 /* already handled by vcpu_run */
4727 return 1;
4728}
4729
Avi Kivity851ba692009-08-24 11:10:17 +03004730static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004731{
Avi Kivity1155f762007-11-22 11:30:47 +02004732 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004733 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004734 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004735 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004736 u32 vect_info;
4737 enum emulation_result er;
4738
Avi Kivity1155f762007-11-22 11:30:47 +02004739 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004740 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004741
Andi Kleena0861c02009-06-08 17:37:09 +08004742 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004743 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004744
Jan Kiszkae4a41882008-09-26 09:30:46 +02004745 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004746 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004747
4748 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004749 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004750 return 1;
4751 }
4752
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004753 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004754 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004755 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004756 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004757 return 1;
4758 }
4759
Avi Kivity6aa8b732006-12-10 02:21:36 -08004760 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004761 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004762 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004763
4764 /*
4765 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4766 * MMIO, it is better to report an internal error.
4767 * See the comments in vmx_handle_exit.
4768 */
4769 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4770 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4771 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4772 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4773 vcpu->run->internal.ndata = 2;
4774 vcpu->run->internal.data[0] = vect_info;
4775 vcpu->run->internal.data[1] = intr_info;
4776 return 0;
4777 }
4778
Avi Kivity6aa8b732006-12-10 02:21:36 -08004779 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004780 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004781 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004782 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004783 trace_kvm_page_fault(cr2, error_code);
4784
Gleb Natapov3298b752009-05-11 13:35:46 +03004785 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004786 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004787 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004788 }
4789
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004790 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004791
4792 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4793 return handle_rmode_exception(vcpu, ex_no, error_code);
4794
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004795 switch (ex_no) {
4796 case DB_VECTOR:
4797 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4798 if (!(vcpu->guest_debug &
4799 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4800 vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
4801 kvm_queue_exception(vcpu, DB_VECTOR);
4802 return 1;
4803 }
4804 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4805 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4806 /* fall through */
4807 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004808 /*
4809 * Update instruction length as we may reinject #BP from
4810 * user space while in guest debugging mode. Reading it for
4811 * #DB as well causes no harm, it is not used in that case.
4812 */
4813 vmx->vcpu.arch.event_exit_inst_len =
4814 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004815 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004816 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004817 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4818 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004819 break;
4820 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004821 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4822 kvm_run->ex.exception = ex_no;
4823 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004824 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004825 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004826 return 0;
4827}
4828
Avi Kivity851ba692009-08-24 11:10:17 +03004829static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004830{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004831 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004832 return 1;
4833}
4834
Avi Kivity851ba692009-08-24 11:10:17 +03004835static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004836{
Avi Kivity851ba692009-08-24 11:10:17 +03004837 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004838 return 0;
4839}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004840
Avi Kivity851ba692009-08-24 11:10:17 +03004841static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004842{
He, Qingbfdaab02007-09-12 14:18:28 +08004843 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004844 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004845 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004846
He, Qingbfdaab02007-09-12 14:18:28 +08004847 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004848 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004849 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004850
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004851 ++vcpu->stat.io_exits;
4852
4853 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004854 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004855
4856 port = exit_qualification >> 16;
4857 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004858 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004859
4860 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004861}
4862
Ingo Molnar102d8322007-02-19 14:37:47 +02004863static void
4864vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4865{
4866 /*
4867 * Patch in the VMCALL instruction:
4868 */
4869 hypercall[0] = 0x0f;
4870 hypercall[1] = 0x01;
4871 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004872}
4873
Guo Chao0fa06072012-06-28 15:16:19 +08004874/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004875static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4876{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004877 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004878 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4879 unsigned long orig_val = val;
4880
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004881 /*
4882 * We get here when L2 changed cr0 in a way that did not change
4883 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004884 * but did change L0 shadowed bits. So we first calculate the
4885 * effective cr0 value that L1 would like to write into the
4886 * hardware. It consists of the L2-owned bits from the new
4887 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004888 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004889 val = (val & ~vmcs12->cr0_guest_host_mask) |
4890 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4891
4892 /* TODO: will have to take unrestricted guest mode into
4893 * account */
4894 if ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON)
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004895 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004896
4897 if (kvm_set_cr0(vcpu, val))
4898 return 1;
4899 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004900 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004901 } else {
4902 if (to_vmx(vcpu)->nested.vmxon &&
4903 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4904 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004905 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004906 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004907}
4908
4909static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4910{
4911 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004912 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4913 unsigned long orig_val = val;
4914
4915 /* analogously to handle_set_cr0 */
4916 val = (val & ~vmcs12->cr4_guest_host_mask) |
4917 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4918 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004919 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004920 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004921 return 0;
4922 } else
4923 return kvm_set_cr4(vcpu, val);
4924}
4925
4926/* called to set cr0 as approriate for clts instruction exit. */
4927static void handle_clts(struct kvm_vcpu *vcpu)
4928{
4929 if (is_guest_mode(vcpu)) {
4930 /*
4931 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4932 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4933 * just pretend it's off (also in arch.cr0 for fpu_activate).
4934 */
4935 vmcs_writel(CR0_READ_SHADOW,
4936 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
4937 vcpu->arch.cr0 &= ~X86_CR0_TS;
4938 } else
4939 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4940}
4941
Avi Kivity851ba692009-08-24 11:10:17 +03004942static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004943{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004944 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004945 int cr;
4946 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004947 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004948
He, Qingbfdaab02007-09-12 14:18:28 +08004949 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004950 cr = exit_qualification & 15;
4951 reg = (exit_qualification >> 8) & 15;
4952 switch ((exit_qualification >> 4) & 3) {
4953 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004954 val = kvm_register_read(vcpu, reg);
4955 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004956 switch (cr) {
4957 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004958 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004959 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004960 return 1;
4961 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03004962 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004963 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004964 return 1;
4965 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004966 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004967 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004968 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004969 case 8: {
4970 u8 cr8_prev = kvm_get_cr8(vcpu);
4971 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004972 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004973 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004974 if (irqchip_in_kernel(vcpu->kvm))
4975 return 1;
4976 if (cr8_prev <= cr8)
4977 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03004978 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004979 return 0;
4980 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004981 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004982 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004983 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004984 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004985 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03004986 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02004987 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03004988 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004989 case 1: /*mov from cr*/
4990 switch (cr) {
4991 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02004992 val = kvm_read_cr3(vcpu);
4993 kvm_register_write(vcpu, reg, val);
4994 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004995 skip_emulated_instruction(vcpu);
4996 return 1;
4997 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004998 val = kvm_get_cr8(vcpu);
4999 kvm_register_write(vcpu, reg, val);
5000 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005001 skip_emulated_instruction(vcpu);
5002 return 1;
5003 }
5004 break;
5005 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005006 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005007 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005008 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005009
5010 skip_emulated_instruction(vcpu);
5011 return 1;
5012 default:
5013 break;
5014 }
Avi Kivity851ba692009-08-24 11:10:17 +03005015 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005016 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005017 (int)(exit_qualification >> 4) & 3, cr);
5018 return 0;
5019}
5020
Avi Kivity851ba692009-08-24 11:10:17 +03005021static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005022{
He, Qingbfdaab02007-09-12 14:18:28 +08005023 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005024 int dr, reg;
5025
Jan Kiszkaf2483412010-01-20 18:20:20 +01005026 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005027 if (!kvm_require_cpl(vcpu, 0))
5028 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005029 dr = vmcs_readl(GUEST_DR7);
5030 if (dr & DR7_GD) {
5031 /*
5032 * As the vm-exit takes precedence over the debug trap, we
5033 * need to emulate the latter, either for the host or the
5034 * guest debugging itself.
5035 */
5036 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005037 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
5038 vcpu->run->debug.arch.dr7 = dr;
5039 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005040 vmcs_readl(GUEST_CS_BASE) +
5041 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03005042 vcpu->run->debug.arch.exception = DB_VECTOR;
5043 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005044 return 0;
5045 } else {
5046 vcpu->arch.dr7 &= ~DR7_GD;
5047 vcpu->arch.dr6 |= DR6_BD;
5048 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
5049 kvm_queue_exception(vcpu, DB_VECTOR);
5050 return 1;
5051 }
5052 }
5053
He, Qingbfdaab02007-09-12 14:18:28 +08005054 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005055 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5056 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5057 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005058 unsigned long val;
5059 if (!kvm_get_dr(vcpu, dr, &val))
5060 kvm_register_write(vcpu, reg, val);
5061 } else
5062 kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005063 skip_emulated_instruction(vcpu);
5064 return 1;
5065}
5066
Gleb Natapov020df072010-04-13 10:05:23 +03005067static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5068{
5069 vmcs_writel(GUEST_DR7, val);
5070}
5071
Avi Kivity851ba692009-08-24 11:10:17 +03005072static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005073{
Avi Kivity06465c52007-02-28 20:46:53 +02005074 kvm_emulate_cpuid(vcpu);
5075 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005076}
5077
Avi Kivity851ba692009-08-24 11:10:17 +03005078static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005079{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005080 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08005081 u64 data;
5082
5083 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02005084 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005085 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005086 return 1;
5087 }
5088
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005089 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005090
Avi Kivity6aa8b732006-12-10 02:21:36 -08005091 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005092 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
5093 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005094 skip_emulated_instruction(vcpu);
5095 return 1;
5096}
5097
Avi Kivity851ba692009-08-24 11:10:17 +03005098static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005099{
Will Auld8fe8ab42012-11-29 12:42:12 -08005100 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005101 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5102 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5103 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005104
Will Auld8fe8ab42012-11-29 12:42:12 -08005105 msr.data = data;
5106 msr.index = ecx;
5107 msr.host_initiated = false;
5108 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005109 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005110 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005111 return 1;
5112 }
5113
Avi Kivity59200272010-01-25 19:47:02 +02005114 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005115 skip_emulated_instruction(vcpu);
5116 return 1;
5117}
5118
Avi Kivity851ba692009-08-24 11:10:17 +03005119static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005120{
Avi Kivity3842d132010-07-27 12:30:24 +03005121 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005122 return 1;
5123}
5124
Avi Kivity851ba692009-08-24 11:10:17 +03005125static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005126{
Eddie Dong85f455f2007-07-06 12:20:49 +03005127 u32 cpu_based_vm_exec_control;
5128
5129 /* clear pending irq */
5130 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5131 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5132 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005133
Avi Kivity3842d132010-07-27 12:30:24 +03005134 kvm_make_request(KVM_REQ_EVENT, vcpu);
5135
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005136 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005137
Dor Laorc1150d82007-01-05 16:36:24 -08005138 /*
5139 * If the user space waits to inject interrupts, exit as soon as
5140 * possible
5141 */
Gleb Natapov80618232009-04-21 17:44:56 +03005142 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03005143 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03005144 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005145 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08005146 return 0;
5147 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005148 return 1;
5149}
5150
Avi Kivity851ba692009-08-24 11:10:17 +03005151static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005152{
5153 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03005154 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005155}
5156
Avi Kivity851ba692009-08-24 11:10:17 +03005157static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005158{
Dor Laor510043d2007-02-19 18:25:43 +02005159 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005160 kvm_emulate_hypercall(vcpu);
5161 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005162}
5163
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005164static int handle_invd(struct kvm_vcpu *vcpu)
5165{
Andre Przywara51d8b662010-12-21 11:12:02 +01005166 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005167}
5168
Avi Kivity851ba692009-08-24 11:10:17 +03005169static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005170{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005171 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005172
5173 kvm_mmu_invlpg(vcpu, exit_qualification);
5174 skip_emulated_instruction(vcpu);
5175 return 1;
5176}
5177
Avi Kivityfee84b02011-11-10 14:57:25 +02005178static int handle_rdpmc(struct kvm_vcpu *vcpu)
5179{
5180 int err;
5181
5182 err = kvm_rdpmc(vcpu);
5183 kvm_complete_insn_gp(vcpu, err);
5184
5185 return 1;
5186}
5187
Avi Kivity851ba692009-08-24 11:10:17 +03005188static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005189{
5190 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005191 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005192 return 1;
5193}
5194
Dexuan Cui2acf9232010-06-10 11:27:12 +08005195static int handle_xsetbv(struct kvm_vcpu *vcpu)
5196{
5197 u64 new_bv = kvm_read_edx_eax(vcpu);
5198 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5199
5200 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5201 skip_emulated_instruction(vcpu);
5202 return 1;
5203}
5204
Avi Kivity851ba692009-08-24 11:10:17 +03005205static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005206{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005207 if (likely(fasteoi)) {
5208 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5209 int access_type, offset;
5210
5211 access_type = exit_qualification & APIC_ACCESS_TYPE;
5212 offset = exit_qualification & APIC_ACCESS_OFFSET;
5213 /*
5214 * Sane guest uses MOV to write EOI, with written value
5215 * not cared. So make a short-circuit here by avoiding
5216 * heavy instruction emulation.
5217 */
5218 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5219 (offset == APIC_EOI)) {
5220 kvm_lapic_set_eoi(vcpu);
5221 skip_emulated_instruction(vcpu);
5222 return 1;
5223 }
5224 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005225 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005226}
5227
Yang Zhangc7c9c562013-01-25 10:18:51 +08005228static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5229{
5230 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5231 int vector = exit_qualification & 0xff;
5232
5233 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5234 kvm_apic_set_eoi_accelerated(vcpu, vector);
5235 return 1;
5236}
5237
Yang Zhang83d4c282013-01-25 10:18:49 +08005238static int handle_apic_write(struct kvm_vcpu *vcpu)
5239{
5240 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5241 u32 offset = exit_qualification & 0xfff;
5242
5243 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5244 kvm_apic_write_nodecode(vcpu, offset);
5245 return 1;
5246}
5247
Avi Kivity851ba692009-08-24 11:10:17 +03005248static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005249{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005250 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005251 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005252 bool has_error_code = false;
5253 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005254 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005255 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005256
5257 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005258 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005259 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005260
5261 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5262
5263 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005264 if (reason == TASK_SWITCH_GATE && idt_v) {
5265 switch (type) {
5266 case INTR_TYPE_NMI_INTR:
5267 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005268 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005269 break;
5270 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005271 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005272 kvm_clear_interrupt_queue(vcpu);
5273 break;
5274 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005275 if (vmx->idt_vectoring_info &
5276 VECTORING_INFO_DELIVER_CODE_MASK) {
5277 has_error_code = true;
5278 error_code =
5279 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5280 }
5281 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005282 case INTR_TYPE_SOFT_EXCEPTION:
5283 kvm_clear_exception_queue(vcpu);
5284 break;
5285 default:
5286 break;
5287 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005288 }
Izik Eidus37817f22008-03-24 23:14:53 +02005289 tss_selector = exit_qualification;
5290
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005291 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5292 type != INTR_TYPE_EXT_INTR &&
5293 type != INTR_TYPE_NMI_INTR))
5294 skip_emulated_instruction(vcpu);
5295
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005296 if (kvm_task_switch(vcpu, tss_selector,
5297 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5298 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005299 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5300 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5301 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005302 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005303 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005304
5305 /* clear all local breakpoint enable flags */
5306 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
5307
5308 /*
5309 * TODO: What about debug traps on tss switch?
5310 * Are we supposed to inject them and update dr6?
5311 */
5312
5313 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005314}
5315
Avi Kivity851ba692009-08-24 11:10:17 +03005316static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005317{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005318 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005319 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005320 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005321 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005322
Sheng Yangf9c617f2009-03-25 10:08:52 +08005323 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005324
Sheng Yang14394422008-04-28 12:24:45 +08005325 gla_validity = (exit_qualification >> 7) & 0x3;
5326 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5327 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5328 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5329 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005330 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005331 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5332 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005333 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5334 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005335 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005336 }
5337
5338 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005339 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005340
5341 /* It is a write fault? */
5342 error_code = exit_qualification & (1U << 1);
Yang Zhang25d92082013-08-06 12:00:32 +03005343 /* It is a fetch fault? */
5344 error_code |= (exit_qualification & (1U << 2)) << 2;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005345 /* ept page table is present? */
5346 error_code |= (exit_qualification >> 3) & 0x1;
5347
Yang Zhang25d92082013-08-06 12:00:32 +03005348 vcpu->arch.exit_qualification = exit_qualification;
5349
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005350 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005351}
5352
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005353static u64 ept_rsvd_mask(u64 spte, int level)
5354{
5355 int i;
5356 u64 mask = 0;
5357
5358 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
5359 mask |= (1ULL << i);
5360
5361 if (level > 2)
5362 /* bits 7:3 reserved */
5363 mask |= 0xf8;
5364 else if (level == 2) {
5365 if (spte & (1ULL << 7))
5366 /* 2MB ref, bits 20:12 reserved */
5367 mask |= 0x1ff000;
5368 else
5369 /* bits 6:3 reserved */
5370 mask |= 0x78;
5371 }
5372
5373 return mask;
5374}
5375
5376static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
5377 int level)
5378{
5379 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
5380
5381 /* 010b (write-only) */
5382 WARN_ON((spte & 0x7) == 0x2);
5383
5384 /* 110b (write/execute) */
5385 WARN_ON((spte & 0x7) == 0x6);
5386
5387 /* 100b (execute-only) and value not supported by logical processor */
5388 if (!cpu_has_vmx_ept_execute_only())
5389 WARN_ON((spte & 0x7) == 0x4);
5390
5391 /* not 000b */
5392 if ((spte & 0x7)) {
5393 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
5394
5395 if (rsvd_bits != 0) {
5396 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
5397 __func__, rsvd_bits);
5398 WARN_ON(1);
5399 }
5400
5401 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
5402 u64 ept_mem_type = (spte & 0x38) >> 3;
5403
5404 if (ept_mem_type == 2 || ept_mem_type == 3 ||
5405 ept_mem_type == 7) {
5406 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
5407 __func__, ept_mem_type);
5408 WARN_ON(1);
5409 }
5410 }
5411 }
5412}
5413
Avi Kivity851ba692009-08-24 11:10:17 +03005414static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005415{
5416 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005417 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005418 gpa_t gpa;
5419
5420 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5421
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005422 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005423 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005424 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5425 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005426
5427 if (unlikely(ret == RET_MMIO_PF_INVALID))
5428 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5429
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005430 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005431 return 1;
5432
5433 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005434 printk(KERN_ERR "EPT: Misconfiguration.\n");
5435 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
5436
5437 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
5438
5439 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
5440 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
5441
Avi Kivity851ba692009-08-24 11:10:17 +03005442 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5443 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005444
5445 return 0;
5446}
5447
Avi Kivity851ba692009-08-24 11:10:17 +03005448static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005449{
5450 u32 cpu_based_vm_exec_control;
5451
5452 /* clear pending NMI */
5453 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5454 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5455 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5456 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005457 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005458
5459 return 1;
5460}
5461
Mohammed Gamal80ced182009-09-01 12:48:18 +02005462static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005463{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005464 struct vcpu_vmx *vmx = to_vmx(vcpu);
5465 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005466 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005467 u32 cpu_exec_ctrl;
5468 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005469 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005470
5471 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5472 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005473
Avi Kivityb8405c12012-06-07 17:08:48 +03005474 while (!guest_state_valid(vcpu) && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005475 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005476 return handle_interrupt_window(&vmx->vcpu);
5477
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005478 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5479 return 1;
5480
Gleb Natapov991eebf2013-04-11 12:10:51 +03005481 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005482
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005483 if (err == EMULATE_USER_EXIT) {
Mohammed Gamal80ced182009-09-01 12:48:18 +02005484 ret = 0;
5485 goto out;
5486 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005487
Avi Kivityde5f70e2012-06-12 20:22:28 +03005488 if (err != EMULATE_DONE) {
5489 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5490 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5491 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005492 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005493 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005494
Gleb Natapov8d76c492013-05-08 18:38:44 +03005495 if (vcpu->arch.halt_request) {
5496 vcpu->arch.halt_request = 0;
5497 ret = kvm_emulate_halt(vcpu);
5498 goto out;
5499 }
5500
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005501 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005502 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005503 if (need_resched())
5504 schedule();
5505 }
5506
Gleb Natapov14168782013-01-21 15:36:49 +02005507 vmx->emulation_required = emulation_required(vcpu);
Mohammed Gamal80ced182009-09-01 12:48:18 +02005508out:
5509 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005510}
5511
Avi Kivity6aa8b732006-12-10 02:21:36 -08005512/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005513 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5514 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5515 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005516static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005517{
5518 skip_emulated_instruction(vcpu);
5519 kvm_vcpu_on_spin(vcpu);
5520
5521 return 1;
5522}
5523
Sheng Yang59708672009-12-15 13:29:54 +08005524static int handle_invalid_op(struct kvm_vcpu *vcpu)
5525{
5526 kvm_queue_exception(vcpu, UD_VECTOR);
5527 return 1;
5528}
5529
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005530/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005531 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5532 * We could reuse a single VMCS for all the L2 guests, but we also want the
5533 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5534 * allows keeping them loaded on the processor, and in the future will allow
5535 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5536 * every entry if they never change.
5537 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5538 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5539 *
5540 * The following functions allocate and free a vmcs02 in this pool.
5541 */
5542
5543/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5544static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5545{
5546 struct vmcs02_list *item;
5547 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5548 if (item->vmptr == vmx->nested.current_vmptr) {
5549 list_move(&item->list, &vmx->nested.vmcs02_pool);
5550 return &item->vmcs02;
5551 }
5552
5553 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5554 /* Recycle the least recently used VMCS. */
5555 item = list_entry(vmx->nested.vmcs02_pool.prev,
5556 struct vmcs02_list, list);
5557 item->vmptr = vmx->nested.current_vmptr;
5558 list_move(&item->list, &vmx->nested.vmcs02_pool);
5559 return &item->vmcs02;
5560 }
5561
5562 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02005563 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005564 if (!item)
5565 return NULL;
5566 item->vmcs02.vmcs = alloc_vmcs();
5567 if (!item->vmcs02.vmcs) {
5568 kfree(item);
5569 return NULL;
5570 }
5571 loaded_vmcs_init(&item->vmcs02);
5572 item->vmptr = vmx->nested.current_vmptr;
5573 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5574 vmx->nested.vmcs02_num++;
5575 return &item->vmcs02;
5576}
5577
5578/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5579static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5580{
5581 struct vmcs02_list *item;
5582 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5583 if (item->vmptr == vmptr) {
5584 free_loaded_vmcs(&item->vmcs02);
5585 list_del(&item->list);
5586 kfree(item);
5587 vmx->nested.vmcs02_num--;
5588 return;
5589 }
5590}
5591
5592/*
5593 * Free all VMCSs saved for this vcpu, except the one pointed by
5594 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
5595 * currently used, if running L2), and vmcs01 when running L2.
5596 */
5597static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5598{
5599 struct vmcs02_list *item, *n;
5600 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
5601 if (vmx->loaded_vmcs != &item->vmcs02)
5602 free_loaded_vmcs(&item->vmcs02);
5603 list_del(&item->list);
5604 kfree(item);
5605 }
5606 vmx->nested.vmcs02_num = 0;
5607
5608 if (vmx->loaded_vmcs != &vmx->vmcs01)
5609 free_loaded_vmcs(&vmx->vmcs01);
5610}
5611
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005612/*
5613 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5614 * set the success or error code of an emulated VMX instruction, as specified
5615 * by Vol 2B, VMX Instruction Reference, "Conventions".
5616 */
5617static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5618{
5619 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5620 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5621 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5622}
5623
5624static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5625{
5626 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5627 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5628 X86_EFLAGS_SF | X86_EFLAGS_OF))
5629 | X86_EFLAGS_CF);
5630}
5631
Abel Gordon145c28d2013-04-18 14:36:55 +03005632static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005633 u32 vm_instruction_error)
5634{
5635 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5636 /*
5637 * failValid writes the error number to the current VMCS, which
5638 * can't be done there isn't a current VMCS.
5639 */
5640 nested_vmx_failInvalid(vcpu);
5641 return;
5642 }
5643 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5644 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5645 X86_EFLAGS_SF | X86_EFLAGS_OF))
5646 | X86_EFLAGS_ZF);
5647 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5648 /*
5649 * We don't need to force a shadow sync because
5650 * VM_INSTRUCTION_ERROR is not shadowed
5651 */
5652}
Abel Gordon145c28d2013-04-18 14:36:55 +03005653
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005654/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005655 * Emulate the VMXON instruction.
5656 * Currently, we just remember that VMX is active, and do not save or even
5657 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
5658 * do not currently need to store anything in that guest-allocated memory
5659 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
5660 * argument is different from the VMXON pointer (which the spec says they do).
5661 */
5662static int handle_vmon(struct kvm_vcpu *vcpu)
5663{
5664 struct kvm_segment cs;
5665 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03005666 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08005667 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
5668 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005669
5670 /* The Intel VMX Instruction Reference lists a bunch of bits that
5671 * are prerequisite to running VMXON, most notably cr4.VMXE must be
5672 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
5673 * Otherwise, we should fail with #UD. We test these now:
5674 */
5675 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
5676 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
5677 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
5678 kvm_queue_exception(vcpu, UD_VECTOR);
5679 return 1;
5680 }
5681
5682 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5683 if (is_long_mode(vcpu) && !cs.l) {
5684 kvm_queue_exception(vcpu, UD_VECTOR);
5685 return 1;
5686 }
5687
5688 if (vmx_get_cpl(vcpu)) {
5689 kvm_inject_gp(vcpu, 0);
5690 return 1;
5691 }
Abel Gordon145c28d2013-04-18 14:36:55 +03005692 if (vmx->nested.vmxon) {
5693 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
5694 skip_emulated_instruction(vcpu);
5695 return 1;
5696 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08005697
5698 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
5699 != VMXON_NEEDED_FEATURES) {
5700 kvm_inject_gp(vcpu, 0);
5701 return 1;
5702 }
5703
Abel Gordon8de48832013-04-18 14:37:25 +03005704 if (enable_shadow_vmcs) {
5705 shadow_vmcs = alloc_vmcs();
5706 if (!shadow_vmcs)
5707 return -ENOMEM;
5708 /* mark vmcs as shadow */
5709 shadow_vmcs->revision_id |= (1u << 31);
5710 /* init shadow vmcs */
5711 vmcs_clear(shadow_vmcs);
5712 vmx->nested.current_shadow_vmcs = shadow_vmcs;
5713 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005714
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005715 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
5716 vmx->nested.vmcs02_num = 0;
5717
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005718 vmx->nested.vmxon = true;
5719
5720 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08005721 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005722 return 1;
5723}
5724
5725/*
5726 * Intel's VMX Instruction Reference specifies a common set of prerequisites
5727 * for running VMX instructions (except VMXON, whose prerequisites are
5728 * slightly different). It also specifies what exception to inject otherwise.
5729 */
5730static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
5731{
5732 struct kvm_segment cs;
5733 struct vcpu_vmx *vmx = to_vmx(vcpu);
5734
5735 if (!vmx->nested.vmxon) {
5736 kvm_queue_exception(vcpu, UD_VECTOR);
5737 return 0;
5738 }
5739
5740 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5741 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
5742 (is_long_mode(vcpu) && !cs.l)) {
5743 kvm_queue_exception(vcpu, UD_VECTOR);
5744 return 0;
5745 }
5746
5747 if (vmx_get_cpl(vcpu)) {
5748 kvm_inject_gp(vcpu, 0);
5749 return 0;
5750 }
5751
5752 return 1;
5753}
5754
Abel Gordone7953d72013-04-18 14:37:55 +03005755static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
5756{
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03005757 u32 exec_control;
Abel Gordon012f83c2013-04-18 14:39:25 +03005758 if (enable_shadow_vmcs) {
5759 if (vmx->nested.current_vmcs12 != NULL) {
5760 /* copy to memory all shadowed fields in case
5761 they were modified */
5762 copy_shadow_to_vmcs12(vmx);
5763 vmx->nested.sync_shadow_vmcs = false;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03005764 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5765 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
5766 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
5767 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03005768 }
5769 }
Abel Gordone7953d72013-04-18 14:37:55 +03005770 kunmap(vmx->nested.current_vmcs12_page);
5771 nested_release_page(vmx->nested.current_vmcs12_page);
5772}
5773
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005774/*
5775 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
5776 * just stops using VMX.
5777 */
5778static void free_nested(struct vcpu_vmx *vmx)
5779{
5780 if (!vmx->nested.vmxon)
5781 return;
5782 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005783 if (vmx->nested.current_vmptr != -1ull) {
Abel Gordone7953d72013-04-18 14:37:55 +03005784 nested_release_vmcs12(vmx);
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005785 vmx->nested.current_vmptr = -1ull;
5786 vmx->nested.current_vmcs12 = NULL;
5787 }
Abel Gordone7953d72013-04-18 14:37:55 +03005788 if (enable_shadow_vmcs)
5789 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005790 /* Unpin physical memory we referred to in current vmcs02 */
5791 if (vmx->nested.apic_access_page) {
5792 nested_release_page(vmx->nested.apic_access_page);
5793 vmx->nested.apic_access_page = 0;
5794 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005795
5796 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005797}
5798
5799/* Emulate the VMXOFF instruction */
5800static int handle_vmoff(struct kvm_vcpu *vcpu)
5801{
5802 if (!nested_vmx_check_permission(vcpu))
5803 return 1;
5804 free_nested(to_vmx(vcpu));
5805 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08005806 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005807 return 1;
5808}
5809
5810/*
Nadav Har'El064aea72011-05-25 23:04:56 +03005811 * Decode the memory-address operand of a vmx instruction, as recorded on an
5812 * exit caused by such an instruction (run by a guest hypervisor).
5813 * On success, returns 0. When the operand is invalid, returns 1 and throws
5814 * #UD or #GP.
5815 */
5816static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5817 unsigned long exit_qualification,
5818 u32 vmx_instruction_info, gva_t *ret)
5819{
5820 /*
5821 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5822 * Execution", on an exit, vmx_instruction_info holds most of the
5823 * addressing components of the operand. Only the displacement part
5824 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5825 * For how an actual address is calculated from all these components,
5826 * refer to Vol. 1, "Operand Addressing".
5827 */
5828 int scaling = vmx_instruction_info & 3;
5829 int addr_size = (vmx_instruction_info >> 7) & 7;
5830 bool is_reg = vmx_instruction_info & (1u << 10);
5831 int seg_reg = (vmx_instruction_info >> 15) & 7;
5832 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5833 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5834 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5835 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5836
5837 if (is_reg) {
5838 kvm_queue_exception(vcpu, UD_VECTOR);
5839 return 1;
5840 }
5841
5842 /* Addr = segment_base + offset */
5843 /* offset = base + [index * scale] + displacement */
5844 *ret = vmx_get_segment_base(vcpu, seg_reg);
5845 if (base_is_valid)
5846 *ret += kvm_register_read(vcpu, base_reg);
5847 if (index_is_valid)
5848 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5849 *ret += exit_qualification; /* holds the displacement */
5850
5851 if (addr_size == 1) /* 32 bit */
5852 *ret &= 0xffffffff;
5853
5854 /*
5855 * TODO: throw #GP (and return 1) in various cases that the VM*
5856 * instructions require it - e.g., offset beyond segment limit,
5857 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5858 * address, and so on. Currently these are not checked.
5859 */
5860 return 0;
5861}
5862
Nadav Har'El27d6c862011-05-25 23:06:59 +03005863/* Emulate the VMCLEAR instruction */
5864static int handle_vmclear(struct kvm_vcpu *vcpu)
5865{
5866 struct vcpu_vmx *vmx = to_vmx(vcpu);
5867 gva_t gva;
5868 gpa_t vmptr;
5869 struct vmcs12 *vmcs12;
5870 struct page *page;
5871 struct x86_exception e;
5872
5873 if (!nested_vmx_check_permission(vcpu))
5874 return 1;
5875
5876 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5877 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5878 return 1;
5879
5880 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5881 sizeof(vmptr), &e)) {
5882 kvm_inject_page_fault(vcpu, &e);
5883 return 1;
5884 }
5885
5886 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5887 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
5888 skip_emulated_instruction(vcpu);
5889 return 1;
5890 }
5891
5892 if (vmptr == vmx->nested.current_vmptr) {
Abel Gordone7953d72013-04-18 14:37:55 +03005893 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03005894 vmx->nested.current_vmptr = -1ull;
5895 vmx->nested.current_vmcs12 = NULL;
5896 }
5897
5898 page = nested_get_page(vcpu, vmptr);
5899 if (page == NULL) {
5900 /*
5901 * For accurate processor emulation, VMCLEAR beyond available
5902 * physical memory should do nothing at all. However, it is
5903 * possible that a nested vmx bug, not a guest hypervisor bug,
5904 * resulted in this case, so let's shut down before doing any
5905 * more damage:
5906 */
5907 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5908 return 1;
5909 }
5910 vmcs12 = kmap(page);
5911 vmcs12->launch_state = 0;
5912 kunmap(page);
5913 nested_release_page(page);
5914
5915 nested_free_vmcs02(vmx, vmptr);
5916
5917 skip_emulated_instruction(vcpu);
5918 nested_vmx_succeed(vcpu);
5919 return 1;
5920}
5921
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005922static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
5923
5924/* Emulate the VMLAUNCH instruction */
5925static int handle_vmlaunch(struct kvm_vcpu *vcpu)
5926{
5927 return nested_vmx_run(vcpu, true);
5928}
5929
5930/* Emulate the VMRESUME instruction */
5931static int handle_vmresume(struct kvm_vcpu *vcpu)
5932{
5933
5934 return nested_vmx_run(vcpu, false);
5935}
5936
Nadav Har'El49f705c2011-05-25 23:08:30 +03005937enum vmcs_field_type {
5938 VMCS_FIELD_TYPE_U16 = 0,
5939 VMCS_FIELD_TYPE_U64 = 1,
5940 VMCS_FIELD_TYPE_U32 = 2,
5941 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
5942};
5943
5944static inline int vmcs_field_type(unsigned long field)
5945{
5946 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
5947 return VMCS_FIELD_TYPE_U32;
5948 return (field >> 13) & 0x3 ;
5949}
5950
5951static inline int vmcs_field_readonly(unsigned long field)
5952{
5953 return (((field >> 10) & 0x3) == 1);
5954}
5955
5956/*
5957 * Read a vmcs12 field. Since these can have varying lengths and we return
5958 * one type, we chose the biggest type (u64) and zero-extend the return value
5959 * to that size. Note that the caller, handle_vmread, might need to use only
5960 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
5961 * 64-bit fields are to be returned).
5962 */
5963static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
5964 unsigned long field, u64 *ret)
5965{
5966 short offset = vmcs_field_to_offset(field);
5967 char *p;
5968
5969 if (offset < 0)
5970 return 0;
5971
5972 p = ((char *)(get_vmcs12(vcpu))) + offset;
5973
5974 switch (vmcs_field_type(field)) {
5975 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5976 *ret = *((natural_width *)p);
5977 return 1;
5978 case VMCS_FIELD_TYPE_U16:
5979 *ret = *((u16 *)p);
5980 return 1;
5981 case VMCS_FIELD_TYPE_U32:
5982 *ret = *((u32 *)p);
5983 return 1;
5984 case VMCS_FIELD_TYPE_U64:
5985 *ret = *((u64 *)p);
5986 return 1;
5987 default:
5988 return 0; /* can never happen. */
5989 }
5990}
5991
Abel Gordon20b97fe2013-04-18 14:36:25 +03005992
5993static inline bool vmcs12_write_any(struct kvm_vcpu *vcpu,
5994 unsigned long field, u64 field_value){
5995 short offset = vmcs_field_to_offset(field);
5996 char *p = ((char *) get_vmcs12(vcpu)) + offset;
5997 if (offset < 0)
5998 return false;
5999
6000 switch (vmcs_field_type(field)) {
6001 case VMCS_FIELD_TYPE_U16:
6002 *(u16 *)p = field_value;
6003 return true;
6004 case VMCS_FIELD_TYPE_U32:
6005 *(u32 *)p = field_value;
6006 return true;
6007 case VMCS_FIELD_TYPE_U64:
6008 *(u64 *)p = field_value;
6009 return true;
6010 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6011 *(natural_width *)p = field_value;
6012 return true;
6013 default:
6014 return false; /* can never happen. */
6015 }
6016
6017}
6018
Abel Gordon16f5b902013-04-18 14:38:25 +03006019static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
6020{
6021 int i;
6022 unsigned long field;
6023 u64 field_value;
6024 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02006025 const unsigned long *fields = shadow_read_write_fields;
6026 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03006027
6028 vmcs_load(shadow_vmcs);
6029
6030 for (i = 0; i < num_fields; i++) {
6031 field = fields[i];
6032 switch (vmcs_field_type(field)) {
6033 case VMCS_FIELD_TYPE_U16:
6034 field_value = vmcs_read16(field);
6035 break;
6036 case VMCS_FIELD_TYPE_U32:
6037 field_value = vmcs_read32(field);
6038 break;
6039 case VMCS_FIELD_TYPE_U64:
6040 field_value = vmcs_read64(field);
6041 break;
6042 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6043 field_value = vmcs_readl(field);
6044 break;
6045 }
6046 vmcs12_write_any(&vmx->vcpu, field, field_value);
6047 }
6048
6049 vmcs_clear(shadow_vmcs);
6050 vmcs_load(vmx->loaded_vmcs->vmcs);
6051}
6052
Abel Gordonc3114422013-04-18 14:38:55 +03006053static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
6054{
Mathias Krausec2bae892013-06-26 20:36:21 +02006055 const unsigned long *fields[] = {
6056 shadow_read_write_fields,
6057 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03006058 };
Mathias Krausec2bae892013-06-26 20:36:21 +02006059 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03006060 max_shadow_read_write_fields,
6061 max_shadow_read_only_fields
6062 };
6063 int i, q;
6064 unsigned long field;
6065 u64 field_value = 0;
6066 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
6067
6068 vmcs_load(shadow_vmcs);
6069
Mathias Krausec2bae892013-06-26 20:36:21 +02006070 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03006071 for (i = 0; i < max_fields[q]; i++) {
6072 field = fields[q][i];
6073 vmcs12_read_any(&vmx->vcpu, field, &field_value);
6074
6075 switch (vmcs_field_type(field)) {
6076 case VMCS_FIELD_TYPE_U16:
6077 vmcs_write16(field, (u16)field_value);
6078 break;
6079 case VMCS_FIELD_TYPE_U32:
6080 vmcs_write32(field, (u32)field_value);
6081 break;
6082 case VMCS_FIELD_TYPE_U64:
6083 vmcs_write64(field, (u64)field_value);
6084 break;
6085 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6086 vmcs_writel(field, (long)field_value);
6087 break;
6088 }
6089 }
6090 }
6091
6092 vmcs_clear(shadow_vmcs);
6093 vmcs_load(vmx->loaded_vmcs->vmcs);
6094}
6095
Nadav Har'El49f705c2011-05-25 23:08:30 +03006096/*
6097 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
6098 * used before) all generate the same failure when it is missing.
6099 */
6100static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
6101{
6102 struct vcpu_vmx *vmx = to_vmx(vcpu);
6103 if (vmx->nested.current_vmptr == -1ull) {
6104 nested_vmx_failInvalid(vcpu);
6105 skip_emulated_instruction(vcpu);
6106 return 0;
6107 }
6108 return 1;
6109}
6110
6111static int handle_vmread(struct kvm_vcpu *vcpu)
6112{
6113 unsigned long field;
6114 u64 field_value;
6115 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6116 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6117 gva_t gva = 0;
6118
6119 if (!nested_vmx_check_permission(vcpu) ||
6120 !nested_vmx_check_vmcs12(vcpu))
6121 return 1;
6122
6123 /* Decode instruction info and find the field to read */
6124 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
6125 /* Read the field, zero-extended to a u64 field_value */
6126 if (!vmcs12_read_any(vcpu, field, &field_value)) {
6127 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6128 skip_emulated_instruction(vcpu);
6129 return 1;
6130 }
6131 /*
6132 * Now copy part of this value to register or memory, as requested.
6133 * Note that the number of bits actually copied is 32 or 64 depending
6134 * on the guest's mode (32 or 64 bit), not on the given field's length.
6135 */
6136 if (vmx_instruction_info & (1u << 10)) {
6137 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
6138 field_value);
6139 } else {
6140 if (get_vmx_mem_address(vcpu, exit_qualification,
6141 vmx_instruction_info, &gva))
6142 return 1;
6143 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
6144 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
6145 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
6146 }
6147
6148 nested_vmx_succeed(vcpu);
6149 skip_emulated_instruction(vcpu);
6150 return 1;
6151}
6152
6153
6154static int handle_vmwrite(struct kvm_vcpu *vcpu)
6155{
6156 unsigned long field;
6157 gva_t gva;
6158 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6159 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03006160 /* The value to write might be 32 or 64 bits, depending on L1's long
6161 * mode, and eventually we need to write that into a field of several
6162 * possible lengths. The code below first zero-extends the value to 64
6163 * bit (field_value), and then copies only the approriate number of
6164 * bits into the vmcs12 field.
6165 */
6166 u64 field_value = 0;
6167 struct x86_exception e;
6168
6169 if (!nested_vmx_check_permission(vcpu) ||
6170 !nested_vmx_check_vmcs12(vcpu))
6171 return 1;
6172
6173 if (vmx_instruction_info & (1u << 10))
6174 field_value = kvm_register_read(vcpu,
6175 (((vmx_instruction_info) >> 3) & 0xf));
6176 else {
6177 if (get_vmx_mem_address(vcpu, exit_qualification,
6178 vmx_instruction_info, &gva))
6179 return 1;
6180 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
6181 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
6182 kvm_inject_page_fault(vcpu, &e);
6183 return 1;
6184 }
6185 }
6186
6187
6188 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
6189 if (vmcs_field_readonly(field)) {
6190 nested_vmx_failValid(vcpu,
6191 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
6192 skip_emulated_instruction(vcpu);
6193 return 1;
6194 }
6195
Abel Gordon20b97fe2013-04-18 14:36:25 +03006196 if (!vmcs12_write_any(vcpu, field, field_value)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006197 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6198 skip_emulated_instruction(vcpu);
6199 return 1;
6200 }
6201
6202 nested_vmx_succeed(vcpu);
6203 skip_emulated_instruction(vcpu);
6204 return 1;
6205}
6206
Nadav Har'El63846662011-05-25 23:07:29 +03006207/* Emulate the VMPTRLD instruction */
6208static int handle_vmptrld(struct kvm_vcpu *vcpu)
6209{
6210 struct vcpu_vmx *vmx = to_vmx(vcpu);
6211 gva_t gva;
6212 gpa_t vmptr;
6213 struct x86_exception e;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006214 u32 exec_control;
Nadav Har'El63846662011-05-25 23:07:29 +03006215
6216 if (!nested_vmx_check_permission(vcpu))
6217 return 1;
6218
6219 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6220 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
6221 return 1;
6222
6223 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6224 sizeof(vmptr), &e)) {
6225 kvm_inject_page_fault(vcpu, &e);
6226 return 1;
6227 }
6228
6229 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
6230 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
6231 skip_emulated_instruction(vcpu);
6232 return 1;
6233 }
6234
6235 if (vmx->nested.current_vmptr != vmptr) {
6236 struct vmcs12 *new_vmcs12;
6237 struct page *page;
6238 page = nested_get_page(vcpu, vmptr);
6239 if (page == NULL) {
6240 nested_vmx_failInvalid(vcpu);
6241 skip_emulated_instruction(vcpu);
6242 return 1;
6243 }
6244 new_vmcs12 = kmap(page);
6245 if (new_vmcs12->revision_id != VMCS12_REVISION) {
6246 kunmap(page);
6247 nested_release_page_clean(page);
6248 nested_vmx_failValid(vcpu,
6249 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
6250 skip_emulated_instruction(vcpu);
6251 return 1;
6252 }
Abel Gordone7953d72013-04-18 14:37:55 +03006253 if (vmx->nested.current_vmptr != -1ull)
6254 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03006255
6256 vmx->nested.current_vmptr = vmptr;
6257 vmx->nested.current_vmcs12 = new_vmcs12;
6258 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03006259 if (enable_shadow_vmcs) {
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006260 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6261 exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
6262 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6263 vmcs_write64(VMCS_LINK_POINTER,
6264 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03006265 vmx->nested.sync_shadow_vmcs = true;
6266 }
Nadav Har'El63846662011-05-25 23:07:29 +03006267 }
6268
6269 nested_vmx_succeed(vcpu);
6270 skip_emulated_instruction(vcpu);
6271 return 1;
6272}
6273
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006274/* Emulate the VMPTRST instruction */
6275static int handle_vmptrst(struct kvm_vcpu *vcpu)
6276{
6277 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6278 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6279 gva_t vmcs_gva;
6280 struct x86_exception e;
6281
6282 if (!nested_vmx_check_permission(vcpu))
6283 return 1;
6284
6285 if (get_vmx_mem_address(vcpu, exit_qualification,
6286 vmx_instruction_info, &vmcs_gva))
6287 return 1;
6288 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
6289 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
6290 (void *)&to_vmx(vcpu)->nested.current_vmptr,
6291 sizeof(u64), &e)) {
6292 kvm_inject_page_fault(vcpu, &e);
6293 return 1;
6294 }
6295 nested_vmx_succeed(vcpu);
6296 skip_emulated_instruction(vcpu);
6297 return 1;
6298}
6299
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006300/* Emulate the INVEPT instruction */
6301static int handle_invept(struct kvm_vcpu *vcpu)
6302{
6303 u32 vmx_instruction_info, types;
6304 unsigned long type;
6305 gva_t gva;
6306 struct x86_exception e;
6307 struct {
6308 u64 eptp, gpa;
6309 } operand;
6310 u64 eptp_mask = ((1ull << 51) - 1) & PAGE_MASK;
6311
6312 if (!(nested_vmx_secondary_ctls_high & SECONDARY_EXEC_ENABLE_EPT) ||
6313 !(nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
6314 kvm_queue_exception(vcpu, UD_VECTOR);
6315 return 1;
6316 }
6317
6318 if (!nested_vmx_check_permission(vcpu))
6319 return 1;
6320
6321 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
6322 kvm_queue_exception(vcpu, UD_VECTOR);
6323 return 1;
6324 }
6325
6326 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6327 type = kvm_register_read(vcpu, (vmx_instruction_info >> 28) & 0xf);
6328
6329 types = (nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
6330
6331 if (!(types & (1UL << type))) {
6332 nested_vmx_failValid(vcpu,
6333 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
6334 return 1;
6335 }
6336
6337 /* According to the Intel VMX instruction reference, the memory
6338 * operand is read even if it isn't needed (e.g., for type==global)
6339 */
6340 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6341 vmx_instruction_info, &gva))
6342 return 1;
6343 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
6344 sizeof(operand), &e)) {
6345 kvm_inject_page_fault(vcpu, &e);
6346 return 1;
6347 }
6348
6349 switch (type) {
6350 case VMX_EPT_EXTENT_CONTEXT:
6351 if ((operand.eptp & eptp_mask) !=
6352 (nested_ept_get_cr3(vcpu) & eptp_mask))
6353 break;
6354 case VMX_EPT_EXTENT_GLOBAL:
6355 kvm_mmu_sync_roots(vcpu);
6356 kvm_mmu_flush_tlb(vcpu);
6357 nested_vmx_succeed(vcpu);
6358 break;
6359 default:
6360 BUG_ON(1);
6361 break;
6362 }
6363
6364 skip_emulated_instruction(vcpu);
6365 return 1;
6366}
6367
Nadav Har'El0140cae2011-05-25 23:06:28 +03006368/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08006369 * The exit handlers return 1 if the exit was handled fully and guest execution
6370 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
6371 * to be done to userspace and return 0.
6372 */
Mathias Krause772e0312012-08-30 01:30:19 +02006373static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006374 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
6375 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08006376 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08006377 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006378 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006379 [EXIT_REASON_CR_ACCESS] = handle_cr,
6380 [EXIT_REASON_DR_ACCESS] = handle_dr,
6381 [EXIT_REASON_CPUID] = handle_cpuid,
6382 [EXIT_REASON_MSR_READ] = handle_rdmsr,
6383 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
6384 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
6385 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006386 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03006387 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02006388 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02006389 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03006390 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006391 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03006392 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006393 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006394 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006395 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006396 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006397 [EXIT_REASON_VMOFF] = handle_vmoff,
6398 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08006399 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
6400 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08006401 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08006402 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02006403 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08006404 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02006405 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08006406 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006407 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
6408 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006409 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08006410 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
6411 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006412 [EXIT_REASON_INVEPT] = handle_invept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006413};
6414
6415static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04006416 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006417
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006418static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
6419 struct vmcs12 *vmcs12)
6420{
6421 unsigned long exit_qualification;
6422 gpa_t bitmap, last_bitmap;
6423 unsigned int port;
6424 int size;
6425 u8 b;
6426
6427 if (nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING))
6428 return 1;
6429
6430 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
6431 return 0;
6432
6433 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6434
6435 port = exit_qualification >> 16;
6436 size = (exit_qualification & 7) + 1;
6437
6438 last_bitmap = (gpa_t)-1;
6439 b = -1;
6440
6441 while (size > 0) {
6442 if (port < 0x8000)
6443 bitmap = vmcs12->io_bitmap_a;
6444 else if (port < 0x10000)
6445 bitmap = vmcs12->io_bitmap_b;
6446 else
6447 return 1;
6448 bitmap += (port & 0x7fff) / 8;
6449
6450 if (last_bitmap != bitmap)
6451 if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
6452 return 1;
6453 if (b & (1 << (port & 7)))
6454 return 1;
6455
6456 port++;
6457 size--;
6458 last_bitmap = bitmap;
6459 }
6460
6461 return 0;
6462}
6463
Nadav Har'El644d7112011-05-25 23:12:35 +03006464/*
6465 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
6466 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
6467 * disinterest in the current event (read or write a specific MSR) by using an
6468 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
6469 */
6470static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
6471 struct vmcs12 *vmcs12, u32 exit_reason)
6472{
6473 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
6474 gpa_t bitmap;
6475
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01006476 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Nadav Har'El644d7112011-05-25 23:12:35 +03006477 return 1;
6478
6479 /*
6480 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
6481 * for the four combinations of read/write and low/high MSR numbers.
6482 * First we need to figure out which of the four to use:
6483 */
6484 bitmap = vmcs12->msr_bitmap;
6485 if (exit_reason == EXIT_REASON_MSR_WRITE)
6486 bitmap += 2048;
6487 if (msr_index >= 0xc0000000) {
6488 msr_index -= 0xc0000000;
6489 bitmap += 1024;
6490 }
6491
6492 /* Then read the msr_index'th bit from this bitmap: */
6493 if (msr_index < 1024*8) {
6494 unsigned char b;
Jan Kiszkabd31a7f2013-02-14 19:46:27 +01006495 if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
6496 return 1;
Nadav Har'El644d7112011-05-25 23:12:35 +03006497 return 1 & (b >> (msr_index & 7));
6498 } else
6499 return 1; /* let L1 handle the wrong parameter */
6500}
6501
6502/*
6503 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
6504 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
6505 * intercept (via guest_host_mask etc.) the current event.
6506 */
6507static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
6508 struct vmcs12 *vmcs12)
6509{
6510 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6511 int cr = exit_qualification & 15;
6512 int reg = (exit_qualification >> 8) & 15;
6513 unsigned long val = kvm_register_read(vcpu, reg);
6514
6515 switch ((exit_qualification >> 4) & 3) {
6516 case 0: /* mov to cr */
6517 switch (cr) {
6518 case 0:
6519 if (vmcs12->cr0_guest_host_mask &
6520 (val ^ vmcs12->cr0_read_shadow))
6521 return 1;
6522 break;
6523 case 3:
6524 if ((vmcs12->cr3_target_count >= 1 &&
6525 vmcs12->cr3_target_value0 == val) ||
6526 (vmcs12->cr3_target_count >= 2 &&
6527 vmcs12->cr3_target_value1 == val) ||
6528 (vmcs12->cr3_target_count >= 3 &&
6529 vmcs12->cr3_target_value2 == val) ||
6530 (vmcs12->cr3_target_count >= 4 &&
6531 vmcs12->cr3_target_value3 == val))
6532 return 0;
6533 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
6534 return 1;
6535 break;
6536 case 4:
6537 if (vmcs12->cr4_guest_host_mask &
6538 (vmcs12->cr4_read_shadow ^ val))
6539 return 1;
6540 break;
6541 case 8:
6542 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
6543 return 1;
6544 break;
6545 }
6546 break;
6547 case 2: /* clts */
6548 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
6549 (vmcs12->cr0_read_shadow & X86_CR0_TS))
6550 return 1;
6551 break;
6552 case 1: /* mov from cr */
6553 switch (cr) {
6554 case 3:
6555 if (vmcs12->cpu_based_vm_exec_control &
6556 CPU_BASED_CR3_STORE_EXITING)
6557 return 1;
6558 break;
6559 case 8:
6560 if (vmcs12->cpu_based_vm_exec_control &
6561 CPU_BASED_CR8_STORE_EXITING)
6562 return 1;
6563 break;
6564 }
6565 break;
6566 case 3: /* lmsw */
6567 /*
6568 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
6569 * cr0. Other attempted changes are ignored, with no exit.
6570 */
6571 if (vmcs12->cr0_guest_host_mask & 0xe &
6572 (val ^ vmcs12->cr0_read_shadow))
6573 return 1;
6574 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
6575 !(vmcs12->cr0_read_shadow & 0x1) &&
6576 (val & 0x1))
6577 return 1;
6578 break;
6579 }
6580 return 0;
6581}
6582
6583/*
6584 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
6585 * should handle it ourselves in L0 (and then continue L2). Only call this
6586 * when in is_guest_mode (L2).
6587 */
6588static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
6589{
Nadav Har'El644d7112011-05-25 23:12:35 +03006590 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6591 struct vcpu_vmx *vmx = to_vmx(vcpu);
6592 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01006593 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03006594
6595 if (vmx->nested.nested_run_pending)
6596 return 0;
6597
6598 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006599 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
6600 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03006601 return 1;
6602 }
6603
6604 switch (exit_reason) {
6605 case EXIT_REASON_EXCEPTION_NMI:
6606 if (!is_exception(intr_info))
6607 return 0;
6608 else if (is_page_fault(intr_info))
6609 return enable_ept;
6610 return vmcs12->exception_bitmap &
6611 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
6612 case EXIT_REASON_EXTERNAL_INTERRUPT:
6613 return 0;
6614 case EXIT_REASON_TRIPLE_FAULT:
6615 return 1;
6616 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006617 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006618 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006619 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006620 case EXIT_REASON_TASK_SWITCH:
6621 return 1;
6622 case EXIT_REASON_CPUID:
6623 return 1;
6624 case EXIT_REASON_HLT:
6625 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
6626 case EXIT_REASON_INVD:
6627 return 1;
6628 case EXIT_REASON_INVLPG:
6629 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
6630 case EXIT_REASON_RDPMC:
6631 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
6632 case EXIT_REASON_RDTSC:
6633 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
6634 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
6635 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
6636 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
6637 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
6638 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006639 case EXIT_REASON_INVEPT:
Nadav Har'El644d7112011-05-25 23:12:35 +03006640 /*
6641 * VMX instructions trap unconditionally. This allows L1 to
6642 * emulate them for its L2 guest, i.e., allows 3-level nesting!
6643 */
6644 return 1;
6645 case EXIT_REASON_CR_ACCESS:
6646 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
6647 case EXIT_REASON_DR_ACCESS:
6648 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
6649 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006650 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03006651 case EXIT_REASON_MSR_READ:
6652 case EXIT_REASON_MSR_WRITE:
6653 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
6654 case EXIT_REASON_INVALID_STATE:
6655 return 1;
6656 case EXIT_REASON_MWAIT_INSTRUCTION:
6657 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
6658 case EXIT_REASON_MONITOR_INSTRUCTION:
6659 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
6660 case EXIT_REASON_PAUSE_INSTRUCTION:
6661 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
6662 nested_cpu_has2(vmcs12,
6663 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
6664 case EXIT_REASON_MCE_DURING_VMENTRY:
6665 return 0;
6666 case EXIT_REASON_TPR_BELOW_THRESHOLD:
6667 return 1;
6668 case EXIT_REASON_APIC_ACCESS:
6669 return nested_cpu_has2(vmcs12,
6670 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
6671 case EXIT_REASON_EPT_VIOLATION:
6672 case EXIT_REASON_EPT_MISCONFIG:
6673 return 0;
Jan Kiszka0238ea92013-03-13 11:31:24 +01006674 case EXIT_REASON_PREEMPTION_TIMER:
6675 return vmcs12->pin_based_vm_exec_control &
6676 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'El644d7112011-05-25 23:12:35 +03006677 case EXIT_REASON_WBINVD:
6678 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
6679 case EXIT_REASON_XSETBV:
6680 return 1;
6681 default:
6682 return 1;
6683 }
6684}
6685
Avi Kivity586f9602010-11-18 13:09:54 +02006686static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
6687{
6688 *info1 = vmcs_readl(EXIT_QUALIFICATION);
6689 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
6690}
6691
Avi Kivity6aa8b732006-12-10 02:21:36 -08006692/*
6693 * The guest has exited. See if we can fix it or if we need userspace
6694 * assistance.
6695 */
Avi Kivity851ba692009-08-24 11:10:17 +03006696static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006697{
Avi Kivity29bd8a72007-09-10 17:27:03 +03006698 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006699 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02006700 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03006701
Mohammed Gamal80ced182009-09-01 12:48:18 +02006702 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02006703 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02006704 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006705
Nadav Har'Elb6f12502011-05-25 23:13:06 +03006706 /*
6707 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
6708 * we did not inject a still-pending event to L1 now because of
6709 * nested_run_pending, we need to re-enable this bit.
6710 */
6711 if (vmx->nested.nested_run_pending)
6712 kvm_make_request(KVM_REQ_EVENT, vcpu);
6713
Nadav Har'El509c75e2011-06-02 11:54:52 +03006714 if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
6715 exit_reason == EXIT_REASON_VMRESUME))
Nadav Har'El644d7112011-05-25 23:12:35 +03006716 vmx->nested.nested_run_pending = 1;
6717 else
6718 vmx->nested.nested_run_pending = 0;
6719
6720 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
6721 nested_vmx_vmexit(vcpu);
6722 return 1;
6723 }
6724
Mohammed Gamal51207022010-05-31 22:40:54 +03006725 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
6726 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6727 vcpu->run->fail_entry.hardware_entry_failure_reason
6728 = exit_reason;
6729 return 0;
6730 }
6731
Avi Kivity29bd8a72007-09-10 17:27:03 +03006732 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03006733 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6734 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03006735 = vmcs_read32(VM_INSTRUCTION_ERROR);
6736 return 0;
6737 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006738
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006739 /*
6740 * Note:
6741 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
6742 * delivery event since it indicates guest is accessing MMIO.
6743 * The vm-exit can be triggered again after return to guest that
6744 * will cause infinite loop.
6745 */
Mike Dayd77c26f2007-10-08 09:02:08 -04006746 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08006747 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02006748 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006749 exit_reason != EXIT_REASON_TASK_SWITCH)) {
6750 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6751 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
6752 vcpu->run->internal.ndata = 2;
6753 vcpu->run->internal.data[0] = vectoring_info;
6754 vcpu->run->internal.data[1] = exit_reason;
6755 return 0;
6756 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006757
Nadav Har'El644d7112011-05-25 23:12:35 +03006758 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
6759 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
6760 get_vmcs12(vcpu), vcpu)))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03006761 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006762 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006763 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01006764 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006765 /*
6766 * This CPU don't support us in finding the end of an
6767 * NMI-blocked window if the guest runs with IRQs
6768 * disabled. So we pull the trigger after 1 s of
6769 * futile waiting, but inform the user about this.
6770 */
6771 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6772 "state on VCPU %d after 1 s timeout\n",
6773 __func__, vcpu->vcpu_id);
6774 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006775 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006776 }
6777
Avi Kivity6aa8b732006-12-10 02:21:36 -08006778 if (exit_reason < kvm_vmx_max_exit_handlers
6779 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03006780 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006781 else {
Avi Kivity851ba692009-08-24 11:10:17 +03006782 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6783 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006784 }
6785 return 0;
6786}
6787
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006788static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006789{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006790 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006791 vmcs_write32(TPR_THRESHOLD, 0);
6792 return;
6793 }
6794
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006795 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006796}
6797
Yang Zhang8d146952013-01-25 10:18:50 +08006798static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
6799{
6800 u32 sec_exec_control;
6801
6802 /*
6803 * There is not point to enable virtualize x2apic without enable
6804 * apicv
6805 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08006806 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
6807 !vmx_vm_has_apicv(vcpu->kvm))
Yang Zhang8d146952013-01-25 10:18:50 +08006808 return;
6809
6810 if (!vm_need_tpr_shadow(vcpu->kvm))
6811 return;
6812
6813 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6814
6815 if (set) {
6816 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6817 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6818 } else {
6819 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6820 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6821 }
6822 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
6823
6824 vmx_set_msr_bitmap(vcpu);
6825}
6826
Yang Zhangc7c9c562013-01-25 10:18:51 +08006827static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
6828{
6829 u16 status;
6830 u8 old;
6831
6832 if (!vmx_vm_has_apicv(kvm))
6833 return;
6834
6835 if (isr == -1)
6836 isr = 0;
6837
6838 status = vmcs_read16(GUEST_INTR_STATUS);
6839 old = status >> 8;
6840 if (isr != old) {
6841 status &= 0xff;
6842 status |= isr << 8;
6843 vmcs_write16(GUEST_INTR_STATUS, status);
6844 }
6845}
6846
6847static void vmx_set_rvi(int vector)
6848{
6849 u16 status;
6850 u8 old;
6851
6852 status = vmcs_read16(GUEST_INTR_STATUS);
6853 old = (u8)status & 0xff;
6854 if ((u8)vector != old) {
6855 status &= ~0xff;
6856 status |= (u8)vector;
6857 vmcs_write16(GUEST_INTR_STATUS, status);
6858 }
6859}
6860
6861static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6862{
6863 if (max_irr == -1)
6864 return;
6865
6866 vmx_set_rvi(max_irr);
6867}
6868
6869static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
6870{
Yang Zhang3d81bc72013-04-11 19:25:13 +08006871 if (!vmx_vm_has_apicv(vcpu->kvm))
6872 return;
6873
Yang Zhangc7c9c562013-01-25 10:18:51 +08006874 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6875 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6876 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6877 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6878}
6879
Avi Kivity51aa01d2010-07-20 14:31:20 +03006880static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006881{
Avi Kivity00eba012011-03-07 17:24:54 +02006882 u32 exit_intr_info;
6883
6884 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
6885 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
6886 return;
6887
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006888 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02006889 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08006890
6891 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006892 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006893 kvm_machine_check();
6894
Gleb Natapov20f65982009-05-11 13:35:55 +03006895 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006896 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006897 (exit_intr_info & INTR_INFO_VALID_MASK)) {
6898 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006899 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006900 kvm_after_handle_nmi(&vmx->vcpu);
6901 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006902}
Gleb Natapov20f65982009-05-11 13:35:55 +03006903
Yang Zhanga547c6d2013-04-11 19:25:10 +08006904static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
6905{
6906 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6907
6908 /*
6909 * If external interrupt exists, IF bit is set in rflags/eflags on the
6910 * interrupt stack frame, and interrupt will be enabled on a return
6911 * from interrupt handler.
6912 */
6913 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
6914 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
6915 unsigned int vector;
6916 unsigned long entry;
6917 gate_desc *desc;
6918 struct vcpu_vmx *vmx = to_vmx(vcpu);
6919#ifdef CONFIG_X86_64
6920 unsigned long tmp;
6921#endif
6922
6923 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6924 desc = (gate_desc *)vmx->host_idt_base + vector;
6925 entry = gate_offset(*desc);
6926 asm volatile(
6927#ifdef CONFIG_X86_64
6928 "mov %%" _ASM_SP ", %[sp]\n\t"
6929 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6930 "push $%c[ss]\n\t"
6931 "push %[sp]\n\t"
6932#endif
6933 "pushf\n\t"
6934 "orl $0x200, (%%" _ASM_SP ")\n\t"
6935 __ASM_SIZE(push) " $%c[cs]\n\t"
6936 "call *%[entry]\n\t"
6937 :
6938#ifdef CONFIG_X86_64
6939 [sp]"=&r"(tmp)
6940#endif
6941 :
6942 [entry]"r"(entry),
6943 [ss]"i"(__KERNEL_DS),
6944 [cs]"i"(__KERNEL_CS)
6945 );
6946 } else
6947 local_irq_enable();
6948}
6949
Avi Kivity51aa01d2010-07-20 14:31:20 +03006950static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6951{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006952 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006953 bool unblock_nmi;
6954 u8 vector;
6955 bool idtv_info_valid;
6956
6957 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006958
Avi Kivitycf393f72008-07-01 16:20:21 +03006959 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02006960 if (vmx->nmi_known_unmasked)
6961 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006962 /*
6963 * Can't use vmx->exit_intr_info since we're not sure what
6964 * the exit reason is.
6965 */
6966 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03006967 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6968 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6969 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006970 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03006971 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6972 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006973 * SDM 3: 23.2.2 (September 2008)
6974 * Bit 12 is undefined in any of the following cases:
6975 * If the VM exit sets the valid bit in the IDT-vectoring
6976 * information field.
6977 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03006978 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006979 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6980 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03006981 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6982 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02006983 else
6984 vmx->nmi_known_unmasked =
6985 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6986 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006987 } else if (unlikely(vmx->soft_vnmi_blocked))
6988 vmx->vnmi_blocked_time +=
6989 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006990}
6991
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006992static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006993 u32 idt_vectoring_info,
6994 int instr_len_field,
6995 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006996{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006997 u8 vector;
6998 int type;
6999 bool idtv_info_valid;
7000
7001 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03007002
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007003 vcpu->arch.nmi_injected = false;
7004 kvm_clear_exception_queue(vcpu);
7005 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007006
7007 if (!idtv_info_valid)
7008 return;
7009
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007010 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03007011
Avi Kivity668f6122008-07-02 09:28:55 +03007012 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
7013 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007014
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007015 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03007016 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007017 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03007018 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007019 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03007020 * Clear bit "block by NMI" before VM entry if a NMI
7021 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03007022 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007023 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007024 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007025 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007026 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007027 /* fall through */
7028 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03007029 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03007030 u32 err = vmcs_read32(error_code_field);
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007031 kvm_queue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03007032 } else
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007033 kvm_queue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007034 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007035 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007036 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007037 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03007038 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007039 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007040 break;
7041 default:
7042 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03007043 }
Avi Kivitycf393f72008-07-01 16:20:21 +03007044}
7045
Avi Kivity83422e12010-07-20 14:43:23 +03007046static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
7047{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007048 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03007049 VM_EXIT_INSTRUCTION_LEN,
7050 IDT_VECTORING_ERROR_CODE);
7051}
7052
Avi Kivityb463a6f2010-07-20 15:06:17 +03007053static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
7054{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007055 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007056 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
7057 VM_ENTRY_INSTRUCTION_LEN,
7058 VM_ENTRY_EXCEPTION_ERROR_CODE);
7059
7060 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
7061}
7062
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007063static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
7064{
7065 int i, nr_msrs;
7066 struct perf_guest_switch_msr *msrs;
7067
7068 msrs = perf_guest_get_msrs(&nr_msrs);
7069
7070 if (!msrs)
7071 return;
7072
7073 for (i = 0; i < nr_msrs; i++)
7074 if (msrs[i].host == msrs[i].guest)
7075 clear_atomic_switch_msr(vmx, msrs[i].msr);
7076 else
7077 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
7078 msrs[i].host);
7079}
7080
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08007081static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007082{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007083 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007084 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02007085
7086 /* Record the guest's net vcpu time for enforced NMI injections. */
7087 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
7088 vmx->entry_time = ktime_get();
7089
7090 /* Don't enter VMX if guest state is invalid, let the exit handler
7091 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02007092 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02007093 return;
7094
Abel Gordon012f83c2013-04-18 14:39:25 +03007095 if (vmx->nested.sync_shadow_vmcs) {
7096 copy_vmcs12_to_shadow(vmx);
7097 vmx->nested.sync_shadow_vmcs = false;
7098 }
7099
Avi Kivity104f2262010-11-18 13:12:52 +02007100 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
7101 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
7102 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
7103 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
7104
7105 /* When single-stepping over STI and MOV SS, we must clear the
7106 * corresponding interruptibility bits in the guest state. Otherwise
7107 * vmentry fails as it then expects bit 14 (BS) in pending debug
7108 * exceptions being set, but that's not correct for the guest debugging
7109 * case. */
7110 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
7111 vmx_set_interrupt_shadow(vcpu, 0);
7112
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007113 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007114 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007115
Nadav Har'Eld462b812011-05-24 15:26:10 +03007116 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02007117 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08007118 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007119 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
7120 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
7121 "push %%" _ASM_CX " \n\t"
7122 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03007123 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007124 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007125 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03007126 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007127 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007128 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
7129 "mov %%cr2, %%" _ASM_DX " \n\t"
7130 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007131 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007132 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007133 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007134 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02007135 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007136 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007137 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
7138 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
7139 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
7140 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
7141 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
7142 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007143#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007144 "mov %c[r8](%0), %%r8 \n\t"
7145 "mov %c[r9](%0), %%r9 \n\t"
7146 "mov %c[r10](%0), %%r10 \n\t"
7147 "mov %c[r11](%0), %%r11 \n\t"
7148 "mov %c[r12](%0), %%r12 \n\t"
7149 "mov %c[r13](%0), %%r13 \n\t"
7150 "mov %c[r14](%0), %%r14 \n\t"
7151 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007152#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007153 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03007154
Avi Kivity6aa8b732006-12-10 02:21:36 -08007155 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03007156 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007157 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007158 "jmp 2f \n\t"
7159 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
7160 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08007161 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007162 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02007163 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007164 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
7165 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
7166 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
7167 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
7168 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
7169 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
7170 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007171#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007172 "mov %%r8, %c[r8](%0) \n\t"
7173 "mov %%r9, %c[r9](%0) \n\t"
7174 "mov %%r10, %c[r10](%0) \n\t"
7175 "mov %%r11, %c[r11](%0) \n\t"
7176 "mov %%r12, %c[r12](%0) \n\t"
7177 "mov %%r13, %c[r13](%0) \n\t"
7178 "mov %%r14, %c[r14](%0) \n\t"
7179 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007180#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007181 "mov %%cr2, %%" _ASM_AX " \n\t"
7182 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03007183
Avi Kivityb188c81f2012-09-16 15:10:58 +03007184 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02007185 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007186 ".pushsection .rodata \n\t"
7187 ".global vmx_return \n\t"
7188 "vmx_return: " _ASM_PTR " 2b \n\t"
7189 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02007190 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03007191 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02007192 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +03007193 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007194 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
7195 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
7196 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
7197 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
7198 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
7199 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
7200 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007201#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007202 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
7203 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
7204 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
7205 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
7206 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
7207 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
7208 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
7209 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08007210#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02007211 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
7212 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02007213 : "cc", "memory"
7214#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03007215 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007216 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007217#else
7218 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007219#endif
7220 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08007221
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007222 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
7223 if (debugctlmsr)
7224 update_debugctlmsr(debugctlmsr);
7225
Avi Kivityaa67f602012-08-01 16:48:03 +03007226#ifndef CONFIG_X86_64
7227 /*
7228 * The sysexit path does not restore ds/es, so we must set them to
7229 * a reasonable value ourselves.
7230 *
7231 * We can't defer this to vmx_load_host_state() since that function
7232 * may be executed in interrupt context, which saves and restore segments
7233 * around it, nullifying its effect.
7234 */
7235 loadsegment(ds, __USER_DS);
7236 loadsegment(es, __USER_DS);
7237#endif
7238
Avi Kivity6de4f3a2009-05-31 22:58:47 +03007239 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02007240 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02007241 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007242 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03007243 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007244 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007245 vcpu->arch.regs_dirty = 0;
7246
Avi Kivity1155f762007-11-22 11:30:47 +02007247 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
7248
Nadav Har'Eld462b812011-05-24 15:26:10 +03007249 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02007250
Avi Kivity51aa01d2010-07-20 14:31:20 +03007251 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02007252 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03007253
7254 vmx_complete_atomic_exit(vmx);
7255 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03007256 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007257}
7258
Avi Kivity6aa8b732006-12-10 02:21:36 -08007259static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
7260{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007261 struct vcpu_vmx *vmx = to_vmx(vcpu);
7262
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007263 free_vpid(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007264 free_nested(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03007265 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007266 kfree(vmx->guest_msrs);
7267 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10007268 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007269}
7270
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007271static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007272{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007273 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10007274 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03007275 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007276
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007277 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007278 return ERR_PTR(-ENOMEM);
7279
Sheng Yang2384d2b2008-01-17 15:14:33 +08007280 allocate_vpid(vmx);
7281
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007282 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
7283 if (err)
7284 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007285
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007286 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007287 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007288 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007289 goto uninit_vcpu;
7290 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007291
Nadav Har'Eld462b812011-05-24 15:26:10 +03007292 vmx->loaded_vmcs = &vmx->vmcs01;
7293 vmx->loaded_vmcs->vmcs = alloc_vmcs();
7294 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007295 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03007296 if (!vmm_exclusive)
7297 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
7298 loaded_vmcs_init(vmx->loaded_vmcs);
7299 if (!vmm_exclusive)
7300 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007301
Avi Kivity15ad7142007-07-11 18:17:21 +03007302 cpu = get_cpu();
7303 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10007304 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10007305 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007306 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03007307 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007308 if (err)
7309 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007310 if (vm_need_virtualize_apic_accesses(kvm)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007311 err = alloc_apic_access_page(kvm);
7312 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02007313 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007314 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007315
Sheng Yangb927a3c2009-07-21 10:42:48 +08007316 if (enable_ept) {
7317 if (!kvm->arch.ept_identity_map_addr)
7318 kvm->arch.ept_identity_map_addr =
7319 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007320 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007321 if (alloc_identity_pagetable(kvm) != 0)
7322 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007323 if (!init_rmode_identity_map(kvm))
7324 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08007325 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007326
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03007327 vmx->nested.current_vmptr = -1ull;
7328 vmx->nested.current_vmcs12 = NULL;
7329
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007330 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007331
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007332free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08007333 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007334free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007335 kfree(vmx->guest_msrs);
7336uninit_vcpu:
7337 kvm_vcpu_uninit(&vmx->vcpu);
7338free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007339 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10007340 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007341 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007342}
7343
Yang, Sheng002c7f72007-07-31 14:23:01 +03007344static void __init vmx_check_processor_compat(void *rtn)
7345{
7346 struct vmcs_config vmcs_conf;
7347
7348 *(int *)rtn = 0;
7349 if (setup_vmcs_config(&vmcs_conf) < 0)
7350 *(int *)rtn = -EIO;
7351 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
7352 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
7353 smp_processor_id());
7354 *(int *)rtn = -EIO;
7355 }
7356}
7357
Sheng Yang67253af2008-04-25 10:20:22 +08007358static int get_ept_level(void)
7359{
7360 return VMX_EPT_DEFAULT_GAW + 1;
7361}
7362
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007363static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08007364{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007365 u64 ret;
7366
Sheng Yang522c68c2009-04-27 20:35:43 +08007367 /* For VT-d and EPT combination
7368 * 1. MMIO: always map as UC
7369 * 2. EPT with VT-d:
7370 * a. VT-d without snooping control feature: can't guarantee the
7371 * result, try to trust guest.
7372 * b. VT-d with snooping control feature: snooping control feature of
7373 * VT-d engine can guarantee the cache correctness. Just set it
7374 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08007375 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08007376 * consistent with host MTRR
7377 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007378 if (is_mmio)
7379 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang522c68c2009-04-27 20:35:43 +08007380 else if (vcpu->kvm->arch.iommu_domain &&
7381 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
7382 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
7383 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007384 else
Sheng Yang522c68c2009-04-27 20:35:43 +08007385 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08007386 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007387
7388 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08007389}
7390
Sheng Yang17cc3932010-01-05 19:02:27 +08007391static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02007392{
Sheng Yang878403b2010-01-05 19:02:29 +08007393 if (enable_ept && !cpu_has_vmx_ept_1g_page())
7394 return PT_DIRECTORY_LEVEL;
7395 else
7396 /* For shadow and EPT supported 1GB page */
7397 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02007398}
7399
Sheng Yang0e851882009-12-18 16:48:46 +08007400static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7401{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007402 struct kvm_cpuid_entry2 *best;
7403 struct vcpu_vmx *vmx = to_vmx(vcpu);
7404 u32 exec_control;
7405
7406 vmx->rdtscp_enabled = false;
7407 if (vmx_rdtscp_supported()) {
7408 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7409 if (exec_control & SECONDARY_EXEC_RDTSCP) {
7410 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
7411 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
7412 vmx->rdtscp_enabled = true;
7413 else {
7414 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7415 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7416 exec_control);
7417 }
7418 }
7419 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007420
Mao, Junjiead756a12012-07-02 01:18:48 +00007421 /* Exposing INVPCID only when PCID is exposed */
7422 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
7423 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00007424 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00007425 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007426 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00007427 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
7428 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7429 exec_control);
7430 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007431 if (cpu_has_secondary_exec_ctrls()) {
7432 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7433 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
7434 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7435 exec_control);
7436 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007437 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00007438 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00007439 }
Sheng Yang0e851882009-12-18 16:48:46 +08007440}
7441
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007442static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7443{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007444 if (func == 1 && nested)
7445 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007446}
7447
Yang Zhang25d92082013-08-06 12:00:32 +03007448static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
7449 struct x86_exception *fault)
7450{
7451 struct vmcs12 *vmcs12;
7452 nested_vmx_vmexit(vcpu);
7453 vmcs12 = get_vmcs12(vcpu);
7454
7455 if (fault->error_code & PFERR_RSVD_MASK)
7456 vmcs12->vm_exit_reason = EXIT_REASON_EPT_MISCONFIG;
7457 else
7458 vmcs12->vm_exit_reason = EXIT_REASON_EPT_VIOLATION;
7459 vmcs12->exit_qualification = vcpu->arch.exit_qualification;
7460 vmcs12->guest_physical_address = fault->address;
7461}
7462
Nadav Har'El155a97a2013-08-05 11:07:16 +03007463/* Callbacks for nested_ept_init_mmu_context: */
7464
7465static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
7466{
7467 /* return the page table to be shadowed - in our case, EPT12 */
7468 return get_vmcs12(vcpu)->ept_pointer;
7469}
7470
7471static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
7472{
7473 int r = kvm_init_shadow_ept_mmu(vcpu, &vcpu->arch.mmu,
7474 nested_vmx_ept_caps & VMX_EPT_EXECUTE_ONLY_BIT);
7475
7476 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
7477 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
7478 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
7479
7480 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
7481
7482 return r;
7483}
7484
7485static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
7486{
7487 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
7488}
7489
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007490/*
7491 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
7492 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
7493 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
7494 * guest in a way that will both be appropriate to L1's requests, and our
7495 * needs. In addition to modifying the active vmcs (which is vmcs02), this
7496 * function also has additional necessary side-effects, like setting various
7497 * vcpu->arch fields.
7498 */
7499static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7500{
7501 struct vcpu_vmx *vmx = to_vmx(vcpu);
7502 u32 exec_control;
7503
7504 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
7505 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
7506 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
7507 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
7508 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
7509 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
7510 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
7511 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
7512 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
7513 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
7514 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
7515 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
7516 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
7517 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
7518 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
7519 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
7520 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
7521 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
7522 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
7523 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
7524 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
7525 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
7526 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
7527 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
7528 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
7529 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
7530 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
7531 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
7532 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
7533 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
7534 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
7535 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
7536 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
7537 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
7538 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
7539 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
7540
7541 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
7542 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
7543 vmcs12->vm_entry_intr_info_field);
7544 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
7545 vmcs12->vm_entry_exception_error_code);
7546 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
7547 vmcs12->vm_entry_instruction_len);
7548 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
7549 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007550 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01007551 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
Gleb Natapov63fbf592013-07-28 18:31:06 +03007552 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007553 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
7554 vmcs12->guest_pending_dbg_exceptions);
7555 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
7556 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
7557
7558 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7559
7560 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
7561 (vmcs_config.pin_based_exec_ctrl |
7562 vmcs12->pin_based_vm_exec_control));
7563
Jan Kiszka0238ea92013-03-13 11:31:24 +01007564 if (vmcs12->pin_based_vm_exec_control & PIN_BASED_VMX_PREEMPTION_TIMER)
7565 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE,
7566 vmcs12->vmx_preemption_timer_value);
7567
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007568 /*
7569 * Whether page-faults are trapped is determined by a combination of
7570 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
7571 * If enable_ept, L0 doesn't care about page faults and we should
7572 * set all of these to L1's desires. However, if !enable_ept, L0 does
7573 * care about (at least some) page faults, and because it is not easy
7574 * (if at all possible?) to merge L0 and L1's desires, we simply ask
7575 * to exit on each and every L2 page fault. This is done by setting
7576 * MASK=MATCH=0 and (see below) EB.PF=1.
7577 * Note that below we don't need special code to set EB.PF beyond the
7578 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
7579 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
7580 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
7581 *
7582 * A problem with this approach (when !enable_ept) is that L1 may be
7583 * injected with more page faults than it asked for. This could have
7584 * caused problems, but in practice existing hypervisors don't care.
7585 * To fix this, we will need to emulate the PFEC checking (on the L1
7586 * page tables), using walk_addr(), when injecting PFs to L1.
7587 */
7588 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
7589 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
7590 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
7591 enable_ept ? vmcs12->page_fault_error_code_match : 0);
7592
7593 if (cpu_has_secondary_exec_ctrls()) {
7594 u32 exec_control = vmx_secondary_exec_control(vmx);
7595 if (!vmx->rdtscp_enabled)
7596 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7597 /* Take the following fields only from vmcs12 */
7598 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7599 if (nested_cpu_has(vmcs12,
7600 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
7601 exec_control |= vmcs12->secondary_vm_exec_control;
7602
7603 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
7604 /*
7605 * Translate L1 physical address to host physical
7606 * address for vmcs02. Keep the page pinned, so this
7607 * physical address remains valid. We keep a reference
7608 * to it so we can release it later.
7609 */
7610 if (vmx->nested.apic_access_page) /* shouldn't happen */
7611 nested_release_page(vmx->nested.apic_access_page);
7612 vmx->nested.apic_access_page =
7613 nested_get_page(vcpu, vmcs12->apic_access_addr);
7614 /*
7615 * If translation failed, no matter: This feature asks
7616 * to exit when accessing the given address, and if it
7617 * can never be accessed, this feature won't do
7618 * anything anyway.
7619 */
7620 if (!vmx->nested.apic_access_page)
7621 exec_control &=
7622 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7623 else
7624 vmcs_write64(APIC_ACCESS_ADDR,
7625 page_to_phys(vmx->nested.apic_access_page));
7626 }
7627
7628 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7629 }
7630
7631
7632 /*
7633 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
7634 * Some constant fields are set here by vmx_set_constant_host_state().
7635 * Other fields are different per CPU, and will be set later when
7636 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
7637 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08007638 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007639
7640 /*
7641 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
7642 * entry, but only if the current (host) sp changed from the value
7643 * we wrote last (vmx->host_rsp). This cache is no longer relevant
7644 * if we switch vmcs, and rather than hold a separate cache per vmcs,
7645 * here we just force the write to happen on entry.
7646 */
7647 vmx->host_rsp = 0;
7648
7649 exec_control = vmx_exec_control(vmx); /* L0's desires */
7650 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
7651 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
7652 exec_control &= ~CPU_BASED_TPR_SHADOW;
7653 exec_control |= vmcs12->cpu_based_vm_exec_control;
7654 /*
7655 * Merging of IO and MSR bitmaps not currently supported.
7656 * Rather, exit every time.
7657 */
7658 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
7659 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
7660 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
7661
7662 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
7663
7664 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
7665 * bitwise-or of what L1 wants to trap for L2, and what we want to
7666 * trap. Note that CR0.TS also needs updating - we do this later.
7667 */
7668 update_exception_bitmap(vcpu);
7669 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
7670 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7671
Nadav Har'El8049d652013-08-05 11:07:06 +03007672 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
7673 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
7674 * bits are further modified by vmx_set_efer() below.
7675 */
7676 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
7677
7678 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
7679 * emulated by vmx_set_efer(), below.
7680 */
7681 vmcs_write32(VM_ENTRY_CONTROLS,
7682 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
7683 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007684 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
7685
7686 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
7687 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
7688 else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
7689 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
7690
7691
7692 set_cr4_guest_host_mask(vmx);
7693
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007694 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
7695 vmcs_write64(TSC_OFFSET,
7696 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
7697 else
7698 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007699
7700 if (enable_vpid) {
7701 /*
7702 * Trivially support vpid by letting L2s share their parent
7703 * L1's vpid. TODO: move to a more elaborate solution, giving
7704 * each L2 its own vpid and exposing the vpid feature to L1.
7705 */
7706 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
7707 vmx_flush_tlb(vcpu);
7708 }
7709
Nadav Har'El155a97a2013-08-05 11:07:16 +03007710 if (nested_cpu_has_ept(vmcs12)) {
7711 kvm_mmu_unload(vcpu);
7712 nested_ept_init_mmu_context(vcpu);
7713 }
7714
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007715 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
7716 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02007717 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007718 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7719 else
7720 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7721 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
7722 vmx_set_efer(vcpu, vcpu->arch.efer);
7723
7724 /*
7725 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
7726 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
7727 * The CR0_READ_SHADOW is what L2 should have expected to read given
7728 * the specifications by L1; It's not enough to take
7729 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
7730 * have more bits than L1 expected.
7731 */
7732 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
7733 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
7734
7735 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
7736 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
7737
7738 /* shadow page tables on either EPT or shadow page tables */
7739 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
7740 kvm_mmu_reset_context(vcpu);
7741
Nadav Har'El3633cfc2013-08-05 11:07:07 +03007742 /*
7743 * L1 may access the L2's PDPTR, so save them to construct vmcs12
7744 */
7745 if (enable_ept) {
7746 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
7747 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
7748 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
7749 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
7750 }
7751
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007752 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
7753 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
7754}
7755
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007756/*
7757 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
7758 * for running an L2 nested guest.
7759 */
7760static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
7761{
7762 struct vmcs12 *vmcs12;
7763 struct vcpu_vmx *vmx = to_vmx(vcpu);
7764 int cpu;
7765 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02007766 bool ia32e;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007767
7768 if (!nested_vmx_check_permission(vcpu) ||
7769 !nested_vmx_check_vmcs12(vcpu))
7770 return 1;
7771
7772 skip_emulated_instruction(vcpu);
7773 vmcs12 = get_vmcs12(vcpu);
7774
Abel Gordon012f83c2013-04-18 14:39:25 +03007775 if (enable_shadow_vmcs)
7776 copy_shadow_to_vmcs12(vmx);
7777
Nadav Har'El7c177932011-05-25 23:12:04 +03007778 /*
7779 * The nested entry process starts with enforcing various prerequisites
7780 * on vmcs12 as required by the Intel SDM, and act appropriately when
7781 * they fail: As the SDM explains, some conditions should cause the
7782 * instruction to fail, while others will cause the instruction to seem
7783 * to succeed, but return an EXIT_REASON_INVALID_STATE.
7784 * To speed up the normal (success) code path, we should avoid checking
7785 * for misconfigurations which will anyway be caught by the processor
7786 * when using the merged vmcs02.
7787 */
7788 if (vmcs12->launch_state == launch) {
7789 nested_vmx_failValid(vcpu,
7790 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
7791 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
7792 return 1;
7793 }
7794
Paolo Bonzini26539bd2013-04-15 15:00:27 +02007795 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE) {
7796 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7797 return 1;
7798 }
7799
Nadav Har'El7c177932011-05-25 23:12:04 +03007800 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
7801 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
7802 /*TODO: Also verify bits beyond physical address width are 0*/
7803 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7804 return 1;
7805 }
7806
7807 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
7808 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
7809 /*TODO: Also verify bits beyond physical address width are 0*/
7810 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7811 return 1;
7812 }
7813
7814 if (vmcs12->vm_entry_msr_load_count > 0 ||
7815 vmcs12->vm_exit_msr_load_count > 0 ||
7816 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007817 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
7818 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03007819 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7820 return 1;
7821 }
7822
7823 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
7824 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
7825 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
7826 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
7827 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
7828 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
7829 !vmx_control_verify(vmcs12->vm_exit_controls,
7830 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
7831 !vmx_control_verify(vmcs12->vm_entry_controls,
7832 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
7833 {
7834 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7835 return 1;
7836 }
7837
7838 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
7839 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
7840 nested_vmx_failValid(vcpu,
7841 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
7842 return 1;
7843 }
7844
7845 if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
7846 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
7847 nested_vmx_entry_failure(vcpu, vmcs12,
7848 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
7849 return 1;
7850 }
7851 if (vmcs12->vmcs_link_pointer != -1ull) {
7852 nested_vmx_entry_failure(vcpu, vmcs12,
7853 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
7854 return 1;
7855 }
7856
7857 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02007858 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02007859 * are performed on the field for the IA32_EFER MSR:
7860 * - Bits reserved in the IA32_EFER MSR must be 0.
7861 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
7862 * the IA-32e mode guest VM-exit control. It must also be identical
7863 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
7864 * CR0.PG) is 1.
7865 */
7866 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
7867 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
7868 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
7869 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
7870 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
7871 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
7872 nested_vmx_entry_failure(vcpu, vmcs12,
7873 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
7874 return 1;
7875 }
7876 }
7877
7878 /*
7879 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
7880 * IA32_EFER MSR must be 0 in the field for that register. In addition,
7881 * the values of the LMA and LME bits in the field must each be that of
7882 * the host address-space size VM-exit control.
7883 */
7884 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
7885 ia32e = (vmcs12->vm_exit_controls &
7886 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
7887 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
7888 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
7889 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
7890 nested_vmx_entry_failure(vcpu, vmcs12,
7891 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
7892 return 1;
7893 }
7894 }
7895
7896 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03007897 * We're finally done with prerequisite checking, and can start with
7898 * the nested entry.
7899 */
7900
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007901 vmcs02 = nested_get_current_vmcs02(vmx);
7902 if (!vmcs02)
7903 return -ENOMEM;
7904
7905 enter_guest_mode(vcpu);
7906
7907 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
7908
7909 cpu = get_cpu();
7910 vmx->loaded_vmcs = vmcs02;
7911 vmx_vcpu_put(vcpu);
7912 vmx_vcpu_load(vcpu, cpu);
7913 vcpu->cpu = cpu;
7914 put_cpu();
7915
Jan Kiszka36c3cc42013-02-23 22:35:37 +01007916 vmx_segment_cache_clear(vmx);
7917
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007918 vmcs12->launch_state = 1;
7919
7920 prepare_vmcs02(vcpu, vmcs12);
7921
7922 /*
7923 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
7924 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
7925 * returned as far as L1 is concerned. It will only return (and set
7926 * the success flag) when L2 exits (see nested_vmx_vmexit()).
7927 */
7928 return 1;
7929}
7930
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007931/*
7932 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
7933 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
7934 * This function returns the new value we should put in vmcs12.guest_cr0.
7935 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
7936 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
7937 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
7938 * didn't trap the bit, because if L1 did, so would L0).
7939 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
7940 * been modified by L2, and L1 knows it. So just leave the old value of
7941 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
7942 * isn't relevant, because if L0 traps this bit it can set it to anything.
7943 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
7944 * changed these bits, and therefore they need to be updated, but L0
7945 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
7946 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
7947 */
7948static inline unsigned long
7949vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7950{
7951 return
7952 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
7953 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
7954 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
7955 vcpu->arch.cr0_guest_owned_bits));
7956}
7957
7958static inline unsigned long
7959vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7960{
7961 return
7962 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
7963 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
7964 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
7965 vcpu->arch.cr4_guest_owned_bits));
7966}
7967
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007968static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
7969 struct vmcs12 *vmcs12)
7970{
7971 u32 idt_vectoring;
7972 unsigned int nr;
7973
7974 if (vcpu->arch.exception.pending) {
7975 nr = vcpu->arch.exception.nr;
7976 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
7977
7978 if (kvm_exception_is_soft(nr)) {
7979 vmcs12->vm_exit_instruction_len =
7980 vcpu->arch.event_exit_inst_len;
7981 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
7982 } else
7983 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
7984
7985 if (vcpu->arch.exception.has_error_code) {
7986 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
7987 vmcs12->idt_vectoring_error_code =
7988 vcpu->arch.exception.error_code;
7989 }
7990
7991 vmcs12->idt_vectoring_info_field = idt_vectoring;
7992 } else if (vcpu->arch.nmi_pending) {
7993 vmcs12->idt_vectoring_info_field =
7994 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
7995 } else if (vcpu->arch.interrupt.pending) {
7996 nr = vcpu->arch.interrupt.nr;
7997 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
7998
7999 if (vcpu->arch.interrupt.soft) {
8000 idt_vectoring |= INTR_TYPE_SOFT_INTR;
8001 vmcs12->vm_entry_instruction_len =
8002 vcpu->arch.event_exit_inst_len;
8003 } else
8004 idt_vectoring |= INTR_TYPE_EXT_INTR;
8005
8006 vmcs12->idt_vectoring_info_field = idt_vectoring;
8007 }
8008}
8009
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008010/*
8011 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
8012 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
8013 * and this function updates it to reflect the changes to the guest state while
8014 * L2 was running (and perhaps made some exits which were handled directly by L0
8015 * without going back to L1), and to reflect the exit reason.
8016 * Note that we do not have to copy here all VMCS fields, just those that
8017 * could have changed by the L2 guest or the exit - i.e., the guest-state and
8018 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
8019 * which already writes to vmcs12 directly.
8020 */
Jan Kiszka733568f2013-02-23 15:07:47 +01008021static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008022{
8023 /* update guest state fields: */
8024 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
8025 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
8026
8027 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
8028 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
8029 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
8030 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
8031
8032 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
8033 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
8034 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
8035 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
8036 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
8037 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
8038 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
8039 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
8040 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
8041 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
8042 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
8043 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
8044 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
8045 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
8046 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
8047 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
8048 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
8049 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
8050 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
8051 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
8052 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
8053 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
8054 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
8055 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
8056 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
8057 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
8058 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
8059 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
8060 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
8061 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
8062 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
8063 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
8064 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
8065 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
8066 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
8067 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
8068
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008069 vmcs12->guest_interruptibility_info =
8070 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
8071 vmcs12->guest_pending_dbg_exceptions =
8072 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
8073
Nadav Har'El3633cfc2013-08-05 11:07:07 +03008074 /*
8075 * In some cases (usually, nested EPT), L2 is allowed to change its
8076 * own CR3 without exiting. If it has changed it, we must keep it.
8077 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
8078 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
8079 *
8080 * Additionally, restore L2's PDPTR to vmcs12.
8081 */
8082 if (enable_ept) {
8083 vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
8084 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
8085 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
8086 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
8087 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
8088 }
8089
Jan Kiszkac18911a2013-03-13 16:06:41 +01008090 vmcs12->vm_entry_controls =
8091 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
8092 (vmcs_read32(VM_ENTRY_CONTROLS) & VM_ENTRY_IA32E_MODE);
8093
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008094 /* TODO: These cannot have changed unless we have MSR bitmaps and
8095 * the relevant bit asks not to trap the change */
8096 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
Jan Kiszkab8c07d52013-04-06 13:51:21 +02008097 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008098 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
8099 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
8100 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
8101 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
8102
8103 /* update exit information fields: */
8104
Jan Kiszka957c8972013-02-24 14:11:34 +01008105 vmcs12->vm_exit_reason = to_vmx(vcpu)->exit_reason;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008106 vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8107
8108 vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Jan Kiszkac0d1c772013-04-14 12:12:50 +02008109 if ((vmcs12->vm_exit_intr_info &
8110 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8111 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
8112 vmcs12->vm_exit_intr_error_code =
8113 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008114 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008115 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
8116 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8117
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008118 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
8119 /* vm_entry_intr_info_field is cleared on exit. Emulate this
8120 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008121 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008122
8123 /*
8124 * Transfer the event that L0 or L1 may wanted to inject into
8125 * L2 to IDT_VECTORING_INFO_FIELD.
8126 */
8127 vmcs12_save_pending_event(vcpu, vmcs12);
8128 }
8129
8130 /*
8131 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
8132 * preserved above and would only end up incorrectly in L1.
8133 */
8134 vcpu->arch.nmi_injected = false;
8135 kvm_clear_exception_queue(vcpu);
8136 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008137}
8138
8139/*
8140 * A part of what we need to when the nested L2 guest exits and we want to
8141 * run its L1 parent, is to reset L1's guest state to the host state specified
8142 * in vmcs12.
8143 * This function is to be called not only on normal nested exit, but also on
8144 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
8145 * Failures During or After Loading Guest State").
8146 * This function should be called when the active VMCS is L1's (vmcs01).
8147 */
Jan Kiszka733568f2013-02-23 15:07:47 +01008148static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
8149 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008150{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008151 struct kvm_segment seg;
8152
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008153 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
8154 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02008155 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008156 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
8157 else
8158 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
8159 vmx_set_efer(vcpu, vcpu->arch.efer);
8160
8161 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
8162 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -07008163 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008164 /*
8165 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
8166 * actually changed, because it depends on the current state of
8167 * fpu_active (which may have changed).
8168 * Note that vmx_set_cr0 refers to efer set above.
8169 */
8170 kvm_set_cr0(vcpu, vmcs12->host_cr0);
8171 /*
8172 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
8173 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
8174 * but we also need to update cr0_guest_host_mask and exception_bitmap.
8175 */
8176 update_exception_bitmap(vcpu);
8177 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
8178 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
8179
8180 /*
8181 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
8182 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
8183 */
8184 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
8185 kvm_set_cr4(vcpu, vmcs12->host_cr4);
8186
Nadav Har'El155a97a2013-08-05 11:07:16 +03008187 if (nested_cpu_has_ept(vmcs12))
8188 nested_ept_uninit_mmu_context(vcpu);
8189
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008190 kvm_set_cr3(vcpu, vmcs12->host_cr3);
8191 kvm_mmu_reset_context(vcpu);
8192
8193 if (enable_vpid) {
8194 /*
8195 * Trivially support vpid by letting L2s share their parent
8196 * L1's vpid. TODO: move to a more elaborate solution, giving
8197 * each L2 its own vpid and exposing the vpid feature to L1.
8198 */
8199 vmx_flush_tlb(vcpu);
8200 }
8201
8202
8203 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
8204 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
8205 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
8206 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
8207 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008208
8209 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
8210 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
8211 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
8212 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
8213 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008214
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008215 /* Set L1 segment info according to Intel SDM
8216 27.5.2 Loading Host Segment and Descriptor-Table Registers */
8217 seg = (struct kvm_segment) {
8218 .base = 0,
8219 .limit = 0xFFFFFFFF,
8220 .selector = vmcs12->host_cs_selector,
8221 .type = 11,
8222 .present = 1,
8223 .s = 1,
8224 .g = 1
8225 };
8226 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
8227 seg.l = 1;
8228 else
8229 seg.db = 1;
8230 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
8231 seg = (struct kvm_segment) {
8232 .base = 0,
8233 .limit = 0xFFFFFFFF,
8234 .type = 3,
8235 .present = 1,
8236 .s = 1,
8237 .db = 1,
8238 .g = 1
8239 };
8240 seg.selector = vmcs12->host_ds_selector;
8241 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
8242 seg.selector = vmcs12->host_es_selector;
8243 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
8244 seg.selector = vmcs12->host_ss_selector;
8245 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
8246 seg.selector = vmcs12->host_fs_selector;
8247 seg.base = vmcs12->host_fs_base;
8248 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
8249 seg.selector = vmcs12->host_gs_selector;
8250 seg.base = vmcs12->host_gs_base;
8251 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
8252 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +03008253 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008254 .limit = 0x67,
8255 .selector = vmcs12->host_tr_selector,
8256 .type = 11,
8257 .present = 1
8258 };
8259 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
8260
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008261 kvm_set_dr(vcpu, 7, 0x400);
8262 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008263}
8264
8265/*
8266 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
8267 * and modify vmcs12 to make it see what it would expect to see there if
8268 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
8269 */
8270static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
8271{
8272 struct vcpu_vmx *vmx = to_vmx(vcpu);
8273 int cpu;
8274 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8275
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008276 /* trying to cancel vmlaunch/vmresume is a bug */
8277 WARN_ON_ONCE(vmx->nested.nested_run_pending);
8278
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008279 leave_guest_mode(vcpu);
8280 prepare_vmcs12(vcpu, vmcs12);
8281
8282 cpu = get_cpu();
8283 vmx->loaded_vmcs = &vmx->vmcs01;
8284 vmx_vcpu_put(vcpu);
8285 vmx_vcpu_load(vcpu, cpu);
8286 vcpu->cpu = cpu;
8287 put_cpu();
8288
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008289 vmx_segment_cache_clear(vmx);
8290
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008291 /* if no vmcs02 cache requested, remove the one we used */
8292 if (VMCS02_POOL_SIZE == 0)
8293 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
8294
8295 load_vmcs12_host_state(vcpu, vmcs12);
8296
Nadav Har'El27fc51b2011-08-02 15:54:52 +03008297 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008298 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
8299
8300 /* This is needed for same reason as it was needed in prepare_vmcs02 */
8301 vmx->host_rsp = 0;
8302
8303 /* Unpin physical memory we referred to in vmcs02 */
8304 if (vmx->nested.apic_access_page) {
8305 nested_release_page(vmx->nested.apic_access_page);
8306 vmx->nested.apic_access_page = 0;
8307 }
8308
8309 /*
8310 * Exiting from L2 to L1, we're now back to L1 which thinks it just
8311 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
8312 * success or failure flag accordingly.
8313 */
8314 if (unlikely(vmx->fail)) {
8315 vmx->fail = 0;
8316 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
8317 } else
8318 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008319 if (enable_shadow_vmcs)
8320 vmx->nested.sync_shadow_vmcs = true;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008321}
8322
Nadav Har'El7c177932011-05-25 23:12:04 +03008323/*
8324 * L1's failure to enter L2 is a subset of a normal exit, as explained in
8325 * 23.7 "VM-entry failures during or after loading guest state" (this also
8326 * lists the acceptable exit-reason and exit-qualification parameters).
8327 * It should only be called before L2 actually succeeded to run, and when
8328 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
8329 */
8330static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
8331 struct vmcs12 *vmcs12,
8332 u32 reason, unsigned long qualification)
8333{
8334 load_vmcs12_host_state(vcpu, vmcs12);
8335 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
8336 vmcs12->exit_qualification = qualification;
8337 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008338 if (enable_shadow_vmcs)
8339 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +03008340}
8341
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008342static int vmx_check_intercept(struct kvm_vcpu *vcpu,
8343 struct x86_instruction_info *info,
8344 enum x86_intercept_stage stage)
8345{
8346 return X86EMUL_CONTINUE;
8347}
8348
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03008349static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008350 .cpu_has_kvm_support = cpu_has_kvm_support,
8351 .disabled_by_bios = vmx_disabled_by_bios,
8352 .hardware_setup = hardware_setup,
8353 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03008354 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008355 .hardware_enable = hardware_enable,
8356 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08008357 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008358
8359 .vcpu_create = vmx_create_vcpu,
8360 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03008361 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008362
Avi Kivity04d2cc72007-09-10 18:10:54 +03008363 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008364 .vcpu_load = vmx_vcpu_load,
8365 .vcpu_put = vmx_vcpu_put,
8366
Jan Kiszkac8639012012-09-21 05:42:55 +02008367 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008368 .get_msr = vmx_get_msr,
8369 .set_msr = vmx_set_msr,
8370 .get_segment_base = vmx_get_segment_base,
8371 .get_segment = vmx_get_segment,
8372 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02008373 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008374 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02008375 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02008376 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03008377 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008378 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008379 .set_cr3 = vmx_set_cr3,
8380 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008381 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008382 .get_idt = vmx_get_idt,
8383 .set_idt = vmx_set_idt,
8384 .get_gdt = vmx_get_gdt,
8385 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03008386 .set_dr7 = vmx_set_dr7,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008387 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008388 .get_rflags = vmx_get_rflags,
8389 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02008390 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02008391 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008392
8393 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008394
Avi Kivity6aa8b732006-12-10 02:21:36 -08008395 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02008396 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008397 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04008398 .set_interrupt_shadow = vmx_set_interrupt_shadow,
8399 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02008400 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03008401 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008402 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02008403 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008404 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02008405 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008406 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01008407 .get_nmi_mask = vmx_get_nmi_mask,
8408 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008409 .enable_nmi_window = enable_nmi_window,
8410 .enable_irq_window = enable_irq_window,
8411 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +08008412 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008413 .vm_has_apicv = vmx_vm_has_apicv,
8414 .load_eoi_exitmap = vmx_load_eoi_exitmap,
8415 .hwapic_irr_update = vmx_hwapic_irr_update,
8416 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +08008417 .sync_pir_to_irr = vmx_sync_pir_to_irr,
8418 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008419
Izik Eiduscbc94022007-10-25 00:29:55 +02008420 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08008421 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008422 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03008423
Avi Kivity586f9602010-11-18 13:09:54 +02008424 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02008425
Sheng Yang17cc3932010-01-05 19:02:27 +08008426 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08008427
8428 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008429
8430 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00008431 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008432
8433 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08008434
8435 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10008436
Joerg Roedel4051b182011-03-25 09:44:49 +01008437 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08008438 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10008439 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10008440 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01008441 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03008442 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02008443
8444 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008445
8446 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +08008447 .handle_external_intr = vmx_handle_external_intr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008448};
8449
8450static int __init vmx_init(void)
8451{
Yang Zhang8d146952013-01-25 10:18:50 +08008452 int r, i, msr;
Avi Kivity26bb0982009-09-07 11:14:12 +03008453
8454 rdmsrl_safe(MSR_EFER, &host_efer);
8455
8456 for (i = 0; i < NR_VMX_MSR; ++i)
8457 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03008458
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008459 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03008460 if (!vmx_io_bitmap_a)
8461 return -ENOMEM;
8462
Guo Chao2106a542012-06-15 11:31:56 +08008463 r = -ENOMEM;
8464
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008465 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008466 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03008467 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03008468
Avi Kivity58972972009-02-24 22:26:47 +02008469 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008470 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08008471 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08008472
Yang Zhang8d146952013-01-25 10:18:50 +08008473 vmx_msr_bitmap_legacy_x2apic =
8474 (unsigned long *)__get_free_page(GFP_KERNEL);
8475 if (!vmx_msr_bitmap_legacy_x2apic)
8476 goto out2;
Sheng Yang25c5f222008-03-28 13:18:56 +08008477
Avi Kivity58972972009-02-24 22:26:47 +02008478 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008479 if (!vmx_msr_bitmap_longmode)
Yang Zhang8d146952013-01-25 10:18:50 +08008480 goto out3;
Guo Chao2106a542012-06-15 11:31:56 +08008481
Yang Zhang8d146952013-01-25 10:18:50 +08008482 vmx_msr_bitmap_longmode_x2apic =
8483 (unsigned long *)__get_free_page(GFP_KERNEL);
8484 if (!vmx_msr_bitmap_longmode_x2apic)
8485 goto out4;
Abel Gordon4607c2d2013-04-18 14:35:55 +03008486 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
8487 if (!vmx_vmread_bitmap)
8488 goto out5;
8489
8490 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
8491 if (!vmx_vmwrite_bitmap)
8492 goto out6;
8493
8494 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
8495 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
8496 /* shadowed read/write fields */
8497 for (i = 0; i < max_shadow_read_write_fields; i++) {
8498 clear_bit(shadow_read_write_fields[i], vmx_vmwrite_bitmap);
8499 clear_bit(shadow_read_write_fields[i], vmx_vmread_bitmap);
8500 }
8501 /* shadowed read only fields */
8502 for (i = 0; i < max_shadow_read_only_fields; i++)
8503 clear_bit(shadow_read_only_fields[i], vmx_vmread_bitmap);
Avi Kivity58972972009-02-24 22:26:47 +02008504
He, Qingfdef3ad2007-04-30 09:45:24 +03008505 /*
8506 * Allow direct access to the PC debug port (it is often used for I/O
8507 * delays, but the vmexits simply slow things down).
8508 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008509 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
8510 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03008511
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008512 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008513
Avi Kivity58972972009-02-24 22:26:47 +02008514 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
8515 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08008516
Sheng Yang2384d2b2008-01-17 15:14:33 +08008517 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
8518
Avi Kivity0ee75be2010-04-28 15:39:01 +03008519 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
8520 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008521 if (r)
Abel Gordon4607c2d2013-04-18 14:35:55 +03008522 goto out7;
Sheng Yang25c5f222008-03-28 13:18:56 +08008523
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008524#ifdef CONFIG_KEXEC
8525 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8526 crash_vmclear_local_loaded_vmcss);
8527#endif
8528
Avi Kivity58972972009-02-24 22:26:47 +02008529 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
8530 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
8531 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
8532 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
8533 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
8534 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Yang Zhang8d146952013-01-25 10:18:50 +08008535 memcpy(vmx_msr_bitmap_legacy_x2apic,
8536 vmx_msr_bitmap_legacy, PAGE_SIZE);
8537 memcpy(vmx_msr_bitmap_longmode_x2apic,
8538 vmx_msr_bitmap_longmode, PAGE_SIZE);
8539
Yang Zhang01e439b2013-04-11 19:25:12 +08008540 if (enable_apicv) {
Yang Zhang8d146952013-01-25 10:18:50 +08008541 for (msr = 0x800; msr <= 0x8ff; msr++)
8542 vmx_disable_intercept_msr_read_x2apic(msr);
8543
8544 /* According SDM, in x2apic mode, the whole id reg is used.
8545 * But in KVM, it only use the highest eight bits. Need to
8546 * intercept it */
8547 vmx_enable_intercept_msr_read_x2apic(0x802);
8548 /* TMCCT */
8549 vmx_enable_intercept_msr_read_x2apic(0x839);
8550 /* TPR */
8551 vmx_disable_intercept_msr_write_x2apic(0x808);
Yang Zhangc7c9c562013-01-25 10:18:51 +08008552 /* EOI */
8553 vmx_disable_intercept_msr_write_x2apic(0x80b);
8554 /* SELF-IPI */
8555 vmx_disable_intercept_msr_write_x2apic(0x83f);
Yang Zhang8d146952013-01-25 10:18:50 +08008556 }
He, Qingfdef3ad2007-04-30 09:45:24 +03008557
Avi Kivity089d0342009-03-23 18:26:32 +02008558 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08008559 kvm_mmu_set_mask_ptes(0ull,
8560 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
8561 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
8562 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08008563 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08008564 kvm_enable_tdp();
8565 } else
8566 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08008567
He, Qingfdef3ad2007-04-30 09:45:24 +03008568 return 0;
8569
Abel Gordon4607c2d2013-04-18 14:35:55 +03008570out7:
8571 free_page((unsigned long)vmx_vmwrite_bitmap);
8572out6:
8573 free_page((unsigned long)vmx_vmread_bitmap);
Yang Zhang458f2122013-04-08 15:26:33 +08008574out5:
8575 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Yang Zhang8d146952013-01-25 10:18:50 +08008576out4:
Avi Kivity58972972009-02-24 22:26:47 +02008577 free_page((unsigned long)vmx_msr_bitmap_longmode);
Yang Zhang8d146952013-01-25 10:18:50 +08008578out3:
8579 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Sheng Yang25c5f222008-03-28 13:18:56 +08008580out2:
Avi Kivity58972972009-02-24 22:26:47 +02008581 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03008582out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008583 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03008584out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008585 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03008586 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008587}
8588
8589static void __exit vmx_exit(void)
8590{
Yang Zhang8d146952013-01-25 10:18:50 +08008591 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
8592 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Avi Kivity58972972009-02-24 22:26:47 +02008593 free_page((unsigned long)vmx_msr_bitmap_legacy);
8594 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008595 free_page((unsigned long)vmx_io_bitmap_b);
8596 free_page((unsigned long)vmx_io_bitmap_a);
Abel Gordon4607c2d2013-04-18 14:35:55 +03008597 free_page((unsigned long)vmx_vmwrite_bitmap);
8598 free_page((unsigned long)vmx_vmread_bitmap);
He, Qingfdef3ad2007-04-30 09:45:24 +03008599
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008600#ifdef CONFIG_KEXEC
8601 rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
8602 synchronize_rcu();
8603#endif
8604
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08008605 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08008606}
8607
8608module_init(vmx_init)
8609module_exit(vmx_exit)