blob: 50158b9298bb9bbdb3842d361199b4e877ba3bd4 [file] [log] [blame]
Clemens Ladisch3c57e892009-12-16 21:38:25 +01001/*
Wei Hu30b146d12013-08-23 13:14:03 -07002 * k10temp.c - AMD Family 10h/11h/12h/14h/15h/16h processor hardware monitoring
Clemens Ladisch3c57e892009-12-16 21:38:25 +01003 *
4 * Copyright (c) 2009 Clemens Ladisch <clemens@ladisch.de>
5 *
6 *
7 * This driver is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This driver is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
14 * See the GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this driver; if not, see <http://www.gnu.org/licenses/>.
18 */
19
20#include <linux/err.h>
21#include <linux/hwmon.h>
22#include <linux/hwmon-sysfs.h>
23#include <linux/init.h>
24#include <linux/module.h>
25#include <linux/pci.h>
Woods, Briandedf7dc2018-11-06 20:08:14 +000026#include <linux/pci_ids.h>
Guenter Roeck3b031622018-05-04 13:01:33 -070027#include <asm/amd_nb.h>
Clemens Ladisch3c57e892009-12-16 21:38:25 +010028#include <asm/processor.h>
29
Andre Przywara9e581312011-05-25 20:43:31 +020030MODULE_DESCRIPTION("AMD Family 10h+ CPU core temperature monitor");
Clemens Ladisch3c57e892009-12-16 21:38:25 +010031MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
32MODULE_LICENSE("GPL");
33
34static bool force;
35module_param(force, bool, 0444);
36MODULE_PARM_DESC(force, "force loading on processors with erratum 319");
37
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050038/* Provide lock for writing to NB_SMU_IND_ADDR */
39static DEFINE_MUTEX(nb_smu_ind_mutex);
40
Guenter Roeckccaf63b2018-04-29 09:16:45 -070041#ifndef PCI_DEVICE_ID_AMD_15H_M70H_NB_F3
42#define PCI_DEVICE_ID_AMD_15H_M70H_NB_F3 0x15b3
43#endif
44
Clemens Ladischc5114a12010-01-10 20:52:34 +010045/* CPUID function 0x80000001, ebx */
46#define CPUID_PKGTYPE_MASK 0xf0000000
47#define CPUID_PKGTYPE_F 0x00000000
48#define CPUID_PKGTYPE_AM2R2_AM3 0x10000000
49
50/* DRAM controller (PCI function 2) */
51#define REG_DCT0_CONFIG_HIGH 0x094
52#define DDR3_MODE 0x00000100
53
54/* miscellaneous (PCI function 3) */
Clemens Ladisch3c57e892009-12-16 21:38:25 +010055#define REG_HARDWARE_THERMAL_CONTROL 0x64
56#define HTC_ENABLE 0x00000001
57
58#define REG_REPORTED_TEMPERATURE 0xa4
59
60#define REG_NORTHBRIDGE_CAPABILITIES 0xe8
61#define NB_CAP_HTC 0x00000400
62
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050063/*
Guenter Roeck40626a12018-04-29 08:08:24 -070064 * For F15h M60h and M70h, REG_HARDWARE_THERMAL_CONTROL
65 * and REG_REPORTED_TEMPERATURE have been moved to
66 * D0F0xBC_xD820_0C64 [Hardware Temperature Control]
67 * D0F0xBC_xD820_0CA4 [Reported Temperature Control]
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050068 */
Guenter Roeck40626a12018-04-29 08:08:24 -070069#define F15H_M60H_HARDWARE_TEMP_CTRL_OFFSET 0xd8200c64
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050070#define F15H_M60H_REPORTED_TEMP_CTRL_OFFSET 0xd8200ca4
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050071
Guenter Roeck9af0a9a2017-09-04 18:33:53 -070072/* F17h M01h Access througn SMN */
73#define F17H_M01H_REPORTED_TEMP_CTRL_OFFSET 0x00059800
74
Guenter Roeck68546ab2017-09-04 18:33:53 -070075struct k10temp_data {
76 struct pci_dev *pdev;
Guenter Roeck40626a12018-04-29 08:08:24 -070077 void (*read_htcreg)(struct pci_dev *pdev, u32 *regval);
Guenter Roeck68546ab2017-09-04 18:33:53 -070078 void (*read_tempreg)(struct pci_dev *pdev, u32 *regval);
Guenter Roeck1b50b772017-09-04 18:33:53 -070079 int temp_offset;
Guenter Roeck1b597882018-04-24 06:55:55 -070080 u32 temp_adjust_mask;
Guenter Roeckf934c052018-04-26 12:22:29 -070081 bool show_tdie;
Guenter Roeck1b50b772017-09-04 18:33:53 -070082};
83
84struct tctl_offset {
85 u8 model;
86 char const *id;
87 int offset;
88};
89
90static const struct tctl_offset tctl_offset_table[] = {
Guenter Roeckab5ee242017-11-13 12:38:23 -080091 { 0x17, "AMD Ryzen 5 1600X", 20000 },
Guenter Roeck1b50b772017-09-04 18:33:53 -070092 { 0x17, "AMD Ryzen 7 1700X", 20000 },
93 { 0x17, "AMD Ryzen 7 1800X", 20000 },
Guenter Roeck1b597882018-04-24 06:55:55 -070094 { 0x17, "AMD Ryzen 7 2700X", 10000 },
Guenter Roeckcd6a2062018-08-09 11:50:46 -070095 { 0x17, "AMD Ryzen Threadripper 19", 27000 }, /* 19{00,20,50}X */
96 { 0x17, "AMD Ryzen Threadripper 29", 27000 }, /* 29{20,50,70,90}[W]X */
Guenter Roeck68546ab2017-09-04 18:33:53 -070097};
98
Guenter Roeck40626a12018-04-29 08:08:24 -070099static void read_htcreg_pci(struct pci_dev *pdev, u32 *regval)
100{
101 pci_read_config_dword(pdev, REG_HARDWARE_THERMAL_CONTROL, regval);
102}
103
Guenter Roeck68546ab2017-09-04 18:33:53 -0700104static void read_tempreg_pci(struct pci_dev *pdev, u32 *regval)
105{
106 pci_read_config_dword(pdev, REG_REPORTED_TEMPERATURE, regval);
107}
108
109static void amd_nb_index_read(struct pci_dev *pdev, unsigned int devfn,
110 unsigned int base, int offset, u32 *val)
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500111{
112 mutex_lock(&nb_smu_ind_mutex);
113 pci_bus_write_config_dword(pdev->bus, devfn,
Guenter Roeck68546ab2017-09-04 18:33:53 -0700114 base, offset);
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500115 pci_bus_read_config_dword(pdev->bus, devfn,
Guenter Roeck68546ab2017-09-04 18:33:53 -0700116 base + 4, val);
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500117 mutex_unlock(&nb_smu_ind_mutex);
118}
119
Guenter Roeck40626a12018-04-29 08:08:24 -0700120static void read_htcreg_nb_f15(struct pci_dev *pdev, u32 *regval)
121{
122 amd_nb_index_read(pdev, PCI_DEVFN(0, 0), 0xb8,
123 F15H_M60H_HARDWARE_TEMP_CTRL_OFFSET, regval);
124}
125
Guenter Roeck68546ab2017-09-04 18:33:53 -0700126static void read_tempreg_nb_f15(struct pci_dev *pdev, u32 *regval)
127{
128 amd_nb_index_read(pdev, PCI_DEVFN(0, 0), 0xb8,
129 F15H_M60H_REPORTED_TEMP_CTRL_OFFSET, regval);
130}
131
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700132static void read_tempreg_nb_f17(struct pci_dev *pdev, u32 *regval)
133{
Guenter Roeck3b031622018-05-04 13:01:33 -0700134 amd_smn_read(amd_pci_dev_to_node_id(pdev),
135 F17H_M01H_REPORTED_TEMP_CTRL_OFFSET, regval);
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700136}
137
Colin Ian Kingfb8eefd2018-06-01 14:37:13 +0100138static unsigned int get_raw_temp(struct k10temp_data *data)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100139{
Guenter Roeck68546ab2017-09-04 18:33:53 -0700140 unsigned int temp;
Guenter Roeckf934c052018-04-26 12:22:29 -0700141 u32 regval;
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100142
Guenter Roeck68546ab2017-09-04 18:33:53 -0700143 data->read_tempreg(data->pdev, &regval);
144 temp = (regval >> 21) * 125;
Guenter Roeck1b597882018-04-24 06:55:55 -0700145 if (regval & data->temp_adjust_mask)
146 temp -= 49000;
Guenter Roeckf934c052018-04-26 12:22:29 -0700147 return temp;
148}
149
150static ssize_t temp1_input_show(struct device *dev,
151 struct device_attribute *attr, char *buf)
152{
153 struct k10temp_data *data = dev_get_drvdata(dev);
154 unsigned int temp = get_raw_temp(data);
155
Guenter Roeckaef17ca2018-02-07 17:49:39 -0800156 if (temp > data->temp_offset)
157 temp -= data->temp_offset;
158 else
159 temp = 0;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700160
161 return sprintf(buf, "%u\n", temp);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100162}
163
Guenter Roeckf934c052018-04-26 12:22:29 -0700164static ssize_t temp2_input_show(struct device *dev,
165 struct device_attribute *devattr, char *buf)
166{
167 struct k10temp_data *data = dev_get_drvdata(dev);
168 unsigned int temp = get_raw_temp(data);
169
170 return sprintf(buf, "%u\n", temp);
171}
172
173static ssize_t temp_label_show(struct device *dev,
174 struct device_attribute *devattr, char *buf)
175{
176 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
177
178 return sprintf(buf, "%s\n", attr->index ? "Tctl" : "Tdie");
179}
180
Julia Lawall0c36d722016-12-22 13:05:19 +0100181static ssize_t temp1_max_show(struct device *dev,
182 struct device_attribute *attr, char *buf)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100183{
184 return sprintf(buf, "%d\n", 70 * 1000);
185}
186
Guenter Roeckfac5ba62018-12-06 10:33:21 -0800187static ssize_t temp_crit_show(struct device *dev,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100188 struct device_attribute *devattr, char *buf)
189{
190 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
Guenter Roeck68546ab2017-09-04 18:33:53 -0700191 struct k10temp_data *data = dev_get_drvdata(dev);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100192 int show_hyst = attr->index;
193 u32 regval;
194 int value;
195
Guenter Roeck40626a12018-04-29 08:08:24 -0700196 data->read_htcreg(data->pdev, &regval);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100197 value = ((regval >> 16) & 0x7f) * 500 + 52000;
198 if (show_hyst)
199 value -= ((regval >> 24) & 0xf) * 500;
200 return sprintf(buf, "%d\n", value);
201}
202
Julia Lawall0c36d722016-12-22 13:05:19 +0100203static DEVICE_ATTR_RO(temp1_input);
204static DEVICE_ATTR_RO(temp1_max);
Guenter Roeckfac5ba62018-12-06 10:33:21 -0800205static SENSOR_DEVICE_ATTR_RO(temp1_crit, temp_crit, 0);
206static SENSOR_DEVICE_ATTR_RO(temp1_crit_hyst, temp_crit, 1);
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700207
Guenter Roeckfac5ba62018-12-06 10:33:21 -0800208static SENSOR_DEVICE_ATTR_RO(temp1_label, temp_label, 0);
Guenter Roeckf934c052018-04-26 12:22:29 -0700209static DEVICE_ATTR_RO(temp2_input);
Guenter Roeckfac5ba62018-12-06 10:33:21 -0800210static SENSOR_DEVICE_ATTR_RO(temp2_label, temp_label, 1);
Guenter Roeckf934c052018-04-26 12:22:29 -0700211
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700212static umode_t k10temp_is_visible(struct kobject *kobj,
213 struct attribute *attr, int index)
214{
215 struct device *dev = container_of(kobj, struct device, kobj);
Guenter Roeck68546ab2017-09-04 18:33:53 -0700216 struct k10temp_data *data = dev_get_drvdata(dev);
217 struct pci_dev *pdev = data->pdev;
Guenter Roeckf934c052018-04-26 12:22:29 -0700218 u32 reg;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700219
Guenter Roeckf934c052018-04-26 12:22:29 -0700220 switch (index) {
221 case 0 ... 1: /* temp1_input, temp1_max */
222 default:
223 break;
224 case 2 ... 3: /* temp1_crit, temp1_crit_hyst */
Guenter Roeck40626a12018-04-29 08:08:24 -0700225 if (!data->read_htcreg)
226 return 0;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700227
228 pci_read_config_dword(pdev, REG_NORTHBRIDGE_CAPABILITIES,
Guenter Roeck40626a12018-04-29 08:08:24 -0700229 &reg);
230 if (!(reg & NB_CAP_HTC))
231 return 0;
232
233 data->read_htcreg(data->pdev, &reg);
234 if (!(reg & HTC_ENABLE))
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700235 return 0;
Guenter Roeckf934c052018-04-26 12:22:29 -0700236 break;
237 case 4 ... 6: /* temp1_label, temp2_input, temp2_label */
238 if (!data->show_tdie)
239 return 0;
240 break;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700241 }
242 return attr->mode;
243}
244
245static struct attribute *k10temp_attrs[] = {
246 &dev_attr_temp1_input.attr,
247 &dev_attr_temp1_max.attr,
248 &sensor_dev_attr_temp1_crit.dev_attr.attr,
249 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
Guenter Roeckf934c052018-04-26 12:22:29 -0700250 &sensor_dev_attr_temp1_label.dev_attr.attr,
251 &dev_attr_temp2_input.attr,
252 &sensor_dev_attr_temp2_label.dev_attr.attr,
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700253 NULL
254};
255
256static const struct attribute_group k10temp_group = {
257 .attrs = k10temp_attrs,
258 .is_visible = k10temp_is_visible,
259};
260__ATTRIBUTE_GROUPS(k10temp);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100261
Bill Pemberton6c931ae2012-11-19 13:22:35 -0500262static bool has_erratum_319(struct pci_dev *pdev)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100263{
Clemens Ladischc5114a12010-01-10 20:52:34 +0100264 u32 pkg_type, reg_dram_cfg;
265
266 if (boot_cpu_data.x86 != 0x10)
267 return false;
268
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100269 /*
Clemens Ladischc5114a12010-01-10 20:52:34 +0100270 * Erratum 319: The thermal sensor of Socket F/AM2+ processors
271 * may be unreliable.
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100272 */
Clemens Ladischc5114a12010-01-10 20:52:34 +0100273 pkg_type = cpuid_ebx(0x80000001) & CPUID_PKGTYPE_MASK;
274 if (pkg_type == CPUID_PKGTYPE_F)
275 return true;
276 if (pkg_type != CPUID_PKGTYPE_AM2R2_AM3)
277 return false;
278
Jean Delvareeefc2d92010-06-20 09:22:31 +0200279 /* DDR3 memory implies socket AM3, which is good */
Clemens Ladischc5114a12010-01-10 20:52:34 +0100280 pci_bus_read_config_dword(pdev->bus,
281 PCI_DEVFN(PCI_SLOT(pdev->devfn), 2),
282 REG_DCT0_CONFIG_HIGH, &reg_dram_cfg);
Jean Delvareeefc2d92010-06-20 09:22:31 +0200283 if (reg_dram_cfg & DDR3_MODE)
284 return false;
285
286 /*
287 * Unfortunately it is possible to run a socket AM3 CPU with DDR2
288 * memory. We blacklist all the cores which do exist in socket AM2+
289 * format. It still isn't perfect, as RB-C2 cores exist in both AM2+
290 * and AM3 formats, but that's the best we can do.
291 */
292 return boot_cpu_data.x86_model < 4 ||
Jia Zhangb3991512018-01-01 09:52:10 +0800293 (boot_cpu_data.x86_model == 4 && boot_cpu_data.x86_stepping <= 2);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100294}
295
Bill Pemberton6c931ae2012-11-19 13:22:35 -0500296static int k10temp_probe(struct pci_dev *pdev,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100297 const struct pci_device_id *id)
298{
Clemens Ladischc5114a12010-01-10 20:52:34 +0100299 int unreliable = has_erratum_319(pdev);
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700300 struct device *dev = &pdev->dev;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700301 struct k10temp_data *data;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700302 struct device *hwmon_dev;
Guenter Roeck1b50b772017-09-04 18:33:53 -0700303 int i;
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100304
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700305 if (unreliable) {
306 if (!force) {
307 dev_err(dev,
308 "unreliable CPU thermal sensor; monitoring disabled\n");
309 return -ENODEV;
310 }
311 dev_warn(dev,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100312 "unreliable CPU thermal sensor; check erratum 319\n");
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700313 }
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100314
Guenter Roeck68546ab2017-09-04 18:33:53 -0700315 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
316 if (!data)
317 return -ENOMEM;
318
319 data->pdev = pdev;
320
Guenter Roeck53dfa002018-09-02 12:02:53 -0700321 if (boot_cpu_data.x86 == 0x15 &&
322 ((boot_cpu_data.x86_model & 0xf0) == 0x60 ||
323 (boot_cpu_data.x86_model & 0xf0) == 0x70)) {
Guenter Roeck40626a12018-04-29 08:08:24 -0700324 data->read_htcreg = read_htcreg_nb_f15;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700325 data->read_tempreg = read_tempreg_nb_f15;
Pu Wend93217d2018-12-08 14:33:28 +0800326 } else if (boot_cpu_data.x86 == 0x17 || boot_cpu_data.x86 == 0x18) {
Guenter Roeck1b597882018-04-24 06:55:55 -0700327 data->temp_adjust_mask = 0x80000;
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700328 data->read_tempreg = read_tempreg_nb_f17;
Guenter Roeckf934c052018-04-26 12:22:29 -0700329 data->show_tdie = true;
Guenter Roeck1b597882018-04-24 06:55:55 -0700330 } else {
Guenter Roeck40626a12018-04-29 08:08:24 -0700331 data->read_htcreg = read_htcreg_pci;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700332 data->read_tempreg = read_tempreg_pci;
Guenter Roeck1b597882018-04-24 06:55:55 -0700333 }
Guenter Roeck68546ab2017-09-04 18:33:53 -0700334
Guenter Roeck1b50b772017-09-04 18:33:53 -0700335 for (i = 0; i < ARRAY_SIZE(tctl_offset_table); i++) {
336 const struct tctl_offset *entry = &tctl_offset_table[i];
337
338 if (boot_cpu_data.x86 == entry->model &&
339 strstr(boot_cpu_data.x86_model_id, entry->id)) {
340 data->temp_offset = entry->offset;
341 break;
342 }
343 }
344
Guenter Roeck68546ab2017-09-04 18:33:53 -0700345 hwmon_dev = devm_hwmon_device_register_with_groups(dev, "k10temp", data,
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700346 k10temp_groups);
347 return PTR_ERR_OR_ZERO(hwmon_dev);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100348}
349
Jingoo Hancd9bb052013-12-03 07:10:29 +0000350static const struct pci_device_id k10temp_id_table[] = {
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100351 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
352 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_11H_NB_MISC) },
Clemens Ladischaa4790a2011-02-17 03:22:40 -0500353 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CNB17H_F3) },
Andre Przywara9e581312011-05-25 20:43:31 +0200354 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) },
Borislav Petkov24214442012-05-04 18:28:21 +0200355 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M10H_F3) },
Phil Pokornyd303b1b2014-01-14 10:46:46 -0800356 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F3) },
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500357 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F3) },
Guenter Roeckccaf63b2018-04-29 09:16:45 -0700358 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M70H_NB_F3) },
Wei Hu30b146d12013-08-23 13:14:03 -0700359 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_NB_F3) },
Aravind Gopalakrishnanec015952014-03-11 16:25:59 -0500360 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F3) },
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700361 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_DF_F3) },
Guenter Roeck3b031622018-05-04 13:01:33 -0700362 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M10H_DF_F3) },
Woods, Brian210ba122018-11-06 20:08:21 +0000363 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M30H_DF_F3) },
Pu Wend93217d2018-12-08 14:33:28 +0800364 { PCI_VDEVICE(HYGON, PCI_DEVICE_ID_AMD_17H_DF_F3) },
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100365 {}
366};
367MODULE_DEVICE_TABLE(pci, k10temp_id_table);
368
369static struct pci_driver k10temp_driver = {
370 .name = "k10temp",
371 .id_table = k10temp_id_table,
372 .probe = k10temp_probe,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100373};
374
Axel Linf71f5a52012-04-02 21:25:46 -0400375module_pci_driver(k10temp_driver);