blob: 25ea4a9e0dbca69cbe739fcbdcc047309ba4c7f5 [file] [log] [blame]
Shadi Ammouri60cadec2008-08-05 13:01:09 -07001/*
Grant Likelyca632f52011-06-06 01:16:30 -06002 * Marvell Orion SPI controller driver
Shadi Ammouri60cadec2008-08-05 13:01:09 -07003 *
4 * Author: Shadi Ammouri <shadi@marvell.com>
5 * Copyright (C) 2007-2008 Marvell Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
Shadi Ammouri60cadec2008-08-05 13:01:09 -070012#include <linux/interrupt.h>
13#include <linux/delay.h>
14#include <linux/platform_device.h>
15#include <linux/err.h>
16#include <linux/io.h>
17#include <linux/spi/spi.h>
Paul Gortmakerd7614de2011-07-03 15:44:29 -040018#include <linux/module.h>
Russell King5c678692014-06-21 12:22:37 +010019#include <linux/pm_runtime.h>
Andrew Lunnf814f9a2012-07-23 12:08:09 +020020#include <linux/of.h>
Stefan Roeseb3c195b2016-05-19 09:07:05 +020021#include <linux/of_address.h>
Greg Ungererdf59fa72014-09-28 23:24:04 +100022#include <linux/of_device.h>
Jan Kundrátfb9acf52018-06-04 16:34:25 +020023#include <linux/of_gpio.h>
Andrew Lunn4574b882012-04-06 17:17:26 +020024#include <linux/clk.h>
Mark Brown895248f2013-07-29 05:10:21 +010025#include <linux/sizes.h>
Chris Packhamb28b9142017-05-23 16:03:21 +120026#include <linux/gpio.h>
Shadi Ammouri60cadec2008-08-05 13:01:09 -070027#include <asm/unaligned.h>
28
29#define DRIVER_NAME "orion_spi"
30
Russell King5c678692014-06-21 12:22:37 +010031/* Runtime PM autosuspend timeout: PM is fairly light on this driver */
32#define SPI_AUTOSUSPEND_TIMEOUT 200
33
Ken Wilson23244402015-01-16 13:10:47 +100034/* Some SoCs using this driver support up to 8 chip selects.
35 * It is up to the implementer to only use the chip selects
36 * that are available.
37 */
38#define ORION_NUM_CHIPSELECTS 8
39
Shadi Ammouri60cadec2008-08-05 13:01:09 -070040#define ORION_SPI_WAIT_RDY_MAX_LOOP 2000 /* in usec */
41
42#define ORION_SPI_IF_CTRL_REG 0x00
43#define ORION_SPI_IF_CONFIG_REG 0x04
Bastian Stender1017f422017-04-07 15:52:33 +020044#define ORION_SPI_IF_RXLSBF BIT(14)
45#define ORION_SPI_IF_TXLSBF BIT(13)
Shadi Ammouri60cadec2008-08-05 13:01:09 -070046#define ORION_SPI_DATA_OUT_REG 0x08
47#define ORION_SPI_DATA_IN_REG 0x0c
48#define ORION_SPI_INT_CAUSE_REG 0x10
Nadav Haklai38d62112015-08-11 11:58:47 +020049#define ORION_SPI_TIMING_PARAMS_REG 0x18
50
Stefan Roeseb3c195b2016-05-19 09:07:05 +020051/* Register for the "Direct Mode" */
52#define SPI_DIRECT_WRITE_CONFIG_REG 0x20
53
Nadav Haklai38d62112015-08-11 11:58:47 +020054#define ORION_SPI_TMISO_SAMPLE_MASK (0x3 << 6)
55#define ORION_SPI_TMISO_SAMPLE_1 (1 << 6)
56#define ORION_SPI_TMISO_SAMPLE_2 (2 << 6)
Shadi Ammouri60cadec2008-08-05 13:01:09 -070057
Jason Gunthorpeb15d5d72012-11-21 12:23:35 -070058#define ORION_SPI_MODE_CPOL (1 << 11)
59#define ORION_SPI_MODE_CPHA (1 << 12)
Shadi Ammouri60cadec2008-08-05 13:01:09 -070060#define ORION_SPI_IF_8_16_BIT_MODE (1 << 5)
61#define ORION_SPI_CLK_PRESCALE_MASK 0x1F
Greg Ungererdf59fa72014-09-28 23:24:04 +100062#define ARMADA_SPI_CLK_PRESCALE_MASK 0xDF
Jason Gunthorpeb15d5d72012-11-21 12:23:35 -070063#define ORION_SPI_MODE_MASK (ORION_SPI_MODE_CPOL | \
64 ORION_SPI_MODE_CPHA)
Ken Wilson23244402015-01-16 13:10:47 +100065#define ORION_SPI_CS_MASK 0x1C
66#define ORION_SPI_CS_SHIFT 2
67#define ORION_SPI_CS(cs) ((cs << ORION_SPI_CS_SHIFT) & \
68 ORION_SPI_CS_MASK)
Shadi Ammouri60cadec2008-08-05 13:01:09 -070069
Greg Ungererdf59fa72014-09-28 23:24:04 +100070enum orion_spi_type {
71 ORION_SPI,
72 ARMADA_SPI,
73};
74
75struct orion_spi_dev {
76 enum orion_spi_type typ;
Gregory CLEMENTce2f6ea2015-05-26 11:44:42 +020077 /*
78 * min_divisor and max_hz should be exclusive, the only we can
79 * have both is for managing the armada-370-spi case with old
80 * device tree
81 */
82 unsigned long max_hz;
Greg Ungererdf59fa72014-09-28 23:24:04 +100083 unsigned int min_divisor;
84 unsigned int max_divisor;
85 u32 prescale_mask;
Nadav Haklai38d62112015-08-11 11:58:47 +020086 bool is_errata_50mhz_ac;
Greg Ungererdf59fa72014-09-28 23:24:04 +100087};
88
Stefan Roeseb3c195b2016-05-19 09:07:05 +020089struct orion_direct_acc {
90 void __iomem *vaddr;
91 u32 size;
92};
93
Jan Kundrát5c22af72018-02-10 12:20:23 +010094struct orion_child_options {
95 struct orion_direct_acc direct_access;
96};
97
Shadi Ammouri60cadec2008-08-05 13:01:09 -070098struct orion_spi {
Shadi Ammouri60cadec2008-08-05 13:01:09 -070099 struct spi_master *master;
100 void __iomem *base;
Andrew Lunn4574b882012-04-06 17:17:26 +0200101 struct clk *clk;
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100102 struct clk *axi_clk;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000103 const struct orion_spi_dev *devdata;
Jan Kundrát544248622018-01-26 23:56:10 +0100104 int unused_hw_gpio;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200105
Jan Kundrát5c22af72018-02-10 12:20:23 +0100106 struct orion_child_options child[ORION_NUM_CHIPSELECTS];
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700107};
108
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700109static inline void __iomem *spi_reg(struct orion_spi *orion_spi, u32 reg)
110{
111 return orion_spi->base + reg;
112}
113
114static inline void
115orion_spi_setbits(struct orion_spi *orion_spi, u32 reg, u32 mask)
116{
117 void __iomem *reg_addr = spi_reg(orion_spi, reg);
118 u32 val;
119
120 val = readl(reg_addr);
121 val |= mask;
122 writel(val, reg_addr);
123}
124
125static inline void
126orion_spi_clrbits(struct orion_spi *orion_spi, u32 reg, u32 mask)
127{
128 void __iomem *reg_addr = spi_reg(orion_spi, reg);
129 u32 val;
130
131 val = readl(reg_addr);
132 val &= ~mask;
133 writel(val, reg_addr);
134}
135
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700136static int orion_spi_baudrate_set(struct spi_device *spi, unsigned int speed)
137{
138 u32 tclk_hz;
139 u32 rate;
140 u32 prescale;
141 u32 reg;
142 struct orion_spi *orion_spi;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000143 const struct orion_spi_dev *devdata;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700144
145 orion_spi = spi_master_get_devdata(spi->master);
Greg Ungererdf59fa72014-09-28 23:24:04 +1000146 devdata = orion_spi->devdata;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700147
Andrew Lunn4574b882012-04-06 17:17:26 +0200148 tclk_hz = clk_get_rate(orion_spi->clk);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700149
Greg Ungererdf59fa72014-09-28 23:24:04 +1000150 if (devdata->typ == ARMADA_SPI) {
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100151 /*
152 * Given the core_clk (tclk_hz) and the target rate (speed) we
153 * determine the best values for SPR (in [0 .. 15]) and SPPR (in
154 * [0..7]) such that
155 *
156 * core_clk / (SPR * 2 ** SPPR)
157 *
158 * is as big as possible but not bigger than speed.
159 */
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700160
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100161 /* best integer divider: */
162 unsigned divider = DIV_ROUND_UP(tclk_hz, speed);
163 unsigned spr, sppr;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700164
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100165 if (divider < 16) {
166 /* This is the easy case, divider is less than 16 */
167 spr = divider;
168 sppr = 0;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700169
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100170 } else {
171 unsigned two_pow_sppr;
172 /*
173 * Find the highest bit set in divider. This and the
174 * three next bits define SPR (apart from rounding).
175 * SPPR is then the number of zero bits that must be
176 * appended:
177 */
178 sppr = fls(divider) - 4;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000179
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100180 /*
181 * As SPR only has 4 bits, we have to round divider up
182 * to the next multiple of 2 ** sppr.
183 */
184 two_pow_sppr = 1 << sppr;
185 divider = (divider + two_pow_sppr - 1) & -two_pow_sppr;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000186
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100187 /*
188 * recalculate sppr as rounding up divider might have
189 * increased it enough to change the position of the
190 * highest set bit. In this case the bit that now
191 * doesn't make it into SPR is 0, so there is no need to
192 * round again.
193 */
194 sppr = fls(divider) - 4;
195 spr = divider >> sppr;
196
197 /*
198 * Now do range checking. SPR is constructed to have a
199 * width of 4 bits, so this is fine for sure. So we
200 * still need to check for sppr to fit into 3 bits:
201 */
202 if (sppr > 7)
203 return -EINVAL;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000204 }
205
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100206 prescale = ((sppr & 0x6) << 5) | ((sppr & 0x1) << 4) | spr;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000207 } else {
208 /*
209 * the supported rates are: 4,6,8...30
210 * round up as we look for equal or less speed
211 */
212 rate = DIV_ROUND_UP(tclk_hz, speed);
213 rate = roundup(rate, 2);
214
215 /* check if requested speed is too small */
216 if (rate > 30)
217 return -EINVAL;
218
219 if (rate < 4)
220 rate = 4;
221
222 /* Convert the rate to SPI clock divisor value. */
223 prescale = 0x10 + rate/2;
224 }
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700225
226 reg = readl(spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG));
Greg Ungererdf59fa72014-09-28 23:24:04 +1000227 reg = ((reg & ~devdata->prescale_mask) | prescale);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700228 writel(reg, spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG));
229
230 return 0;
231}
232
Jason Gunthorpeb15d5d72012-11-21 12:23:35 -0700233static void
234orion_spi_mode_set(struct spi_device *spi)
235{
236 u32 reg;
237 struct orion_spi *orion_spi;
238
239 orion_spi = spi_master_get_devdata(spi->master);
240
241 reg = readl(spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG));
242 reg &= ~ORION_SPI_MODE_MASK;
243 if (spi->mode & SPI_CPOL)
244 reg |= ORION_SPI_MODE_CPOL;
245 if (spi->mode & SPI_CPHA)
246 reg |= ORION_SPI_MODE_CPHA;
Bastian Stender1017f422017-04-07 15:52:33 +0200247 if (spi->mode & SPI_LSB_FIRST)
248 reg |= ORION_SPI_IF_RXLSBF | ORION_SPI_IF_TXLSBF;
249 else
250 reg &= ~(ORION_SPI_IF_RXLSBF | ORION_SPI_IF_TXLSBF);
251
Jason Gunthorpeb15d5d72012-11-21 12:23:35 -0700252 writel(reg, spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG));
253}
254
Nadav Haklai38d62112015-08-11 11:58:47 +0200255static void
256orion_spi_50mhz_ac_timing_erratum(struct spi_device *spi, unsigned int speed)
257{
258 u32 reg;
259 struct orion_spi *orion_spi;
260
261 orion_spi = spi_master_get_devdata(spi->master);
262
263 /*
264 * Erratum description: (Erratum NO. FE-9144572) The device
265 * SPI interface supports frequencies of up to 50 MHz.
266 * However, due to this erratum, when the device core clock is
267 * 250 MHz and the SPI interfaces is configured for 50MHz SPI
268 * clock and CPOL=CPHA=1 there might occur data corruption on
269 * reads from the SPI device.
270 * Erratum Workaround:
271 * Work in one of the following configurations:
272 * 1. Set CPOL=CPHA=0 in "SPI Interface Configuration
273 * Register".
274 * 2. Set TMISO_SAMPLE value to 0x2 in "SPI Timing Parameters 1
275 * Register" before setting the interface.
276 */
277 reg = readl(spi_reg(orion_spi, ORION_SPI_TIMING_PARAMS_REG));
278 reg &= ~ORION_SPI_TMISO_SAMPLE_MASK;
279
280 if (clk_get_rate(orion_spi->clk) == 250000000 &&
281 speed == 50000000 && spi->mode & SPI_CPOL &&
282 spi->mode & SPI_CPHA)
283 reg |= ORION_SPI_TMISO_SAMPLE_2;
284 else
285 reg |= ORION_SPI_TMISO_SAMPLE_1; /* This is the default value */
286
287 writel(reg, spi_reg(orion_spi, ORION_SPI_TIMING_PARAMS_REG));
288}
289
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700290/*
291 * called only when no transfer is active on the bus
292 */
293static int
294orion_spi_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
295{
296 struct orion_spi *orion_spi;
297 unsigned int speed = spi->max_speed_hz;
298 unsigned int bits_per_word = spi->bits_per_word;
299 int rc;
300
301 orion_spi = spi_master_get_devdata(spi->master);
302
303 if ((t != NULL) && t->speed_hz)
304 speed = t->speed_hz;
305
306 if ((t != NULL) && t->bits_per_word)
307 bits_per_word = t->bits_per_word;
308
Jason Gunthorpeb15d5d72012-11-21 12:23:35 -0700309 orion_spi_mode_set(spi);
310
Nadav Haklai38d62112015-08-11 11:58:47 +0200311 if (orion_spi->devdata->is_errata_50mhz_ac)
312 orion_spi_50mhz_ac_timing_erratum(spi, speed);
313
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700314 rc = orion_spi_baudrate_set(spi, speed);
315 if (rc)
316 return rc;
317
Axel Lin495b3352014-02-11 20:51:36 +0800318 if (bits_per_word == 16)
319 orion_spi_setbits(orion_spi, ORION_SPI_IF_CONFIG_REG,
320 ORION_SPI_IF_8_16_BIT_MODE);
321 else
322 orion_spi_clrbits(orion_spi, ORION_SPI_IF_CONFIG_REG,
323 ORION_SPI_IF_8_16_BIT_MODE);
324
325 return 0;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700326}
327
Ken Wilson75872eb2015-01-12 13:13:59 +1000328static void orion_spi_set_cs(struct spi_device *spi, bool enable)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700329{
Ken Wilson75872eb2015-01-12 13:13:59 +1000330 struct orion_spi *orion_spi;
Chris Packhamb28b9142017-05-23 16:03:21 +1200331 int cs;
332
Jan Kundrát544248622018-01-26 23:56:10 +0100333 orion_spi = spi_master_get_devdata(spi->master);
334
Chris Packhamb28b9142017-05-23 16:03:21 +1200335 if (gpio_is_valid(spi->cs_gpio))
Jan Kundrát544248622018-01-26 23:56:10 +0100336 cs = orion_spi->unused_hw_gpio;
Chris Packhamb28b9142017-05-23 16:03:21 +1200337 else
338 cs = spi->chip_select;
Ken Wilson75872eb2015-01-12 13:13:59 +1000339
Ken Wilson23244402015-01-16 13:10:47 +1000340 orion_spi_clrbits(orion_spi, ORION_SPI_IF_CTRL_REG, ORION_SPI_CS_MASK);
341 orion_spi_setbits(orion_spi, ORION_SPI_IF_CTRL_REG,
Chris Packhamb28b9142017-05-23 16:03:21 +1200342 ORION_SPI_CS(cs));
Ken Wilson23244402015-01-16 13:10:47 +1000343
Ken Wilson75872eb2015-01-12 13:13:59 +1000344 /* Chip select logic is inverted from spi_set_cs */
345 if (!enable)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700346 orion_spi_setbits(orion_spi, ORION_SPI_IF_CTRL_REG, 0x1);
347 else
348 orion_spi_clrbits(orion_spi, ORION_SPI_IF_CTRL_REG, 0x1);
349}
350
351static inline int orion_spi_wait_till_ready(struct orion_spi *orion_spi)
352{
353 int i;
354
355 for (i = 0; i < ORION_SPI_WAIT_RDY_MAX_LOOP; i++) {
356 if (readl(spi_reg(orion_spi, ORION_SPI_INT_CAUSE_REG)))
357 return 1;
Jingoo Hanb8434042014-09-02 11:51:39 +0900358
359 udelay(1);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700360 }
361
362 return -1;
363}
364
365static inline int
366orion_spi_write_read_8bit(struct spi_device *spi,
367 const u8 **tx_buf, u8 **rx_buf)
368{
369 void __iomem *tx_reg, *rx_reg, *int_reg;
370 struct orion_spi *orion_spi;
371
372 orion_spi = spi_master_get_devdata(spi->master);
373 tx_reg = spi_reg(orion_spi, ORION_SPI_DATA_OUT_REG);
374 rx_reg = spi_reg(orion_spi, ORION_SPI_DATA_IN_REG);
375 int_reg = spi_reg(orion_spi, ORION_SPI_INT_CAUSE_REG);
376
377 /* clear the interrupt cause register */
378 writel(0x0, int_reg);
379
380 if (tx_buf && *tx_buf)
381 writel(*(*tx_buf)++, tx_reg);
382 else
383 writel(0, tx_reg);
384
385 if (orion_spi_wait_till_ready(orion_spi) < 0) {
386 dev_err(&spi->dev, "TXS timed out\n");
387 return -1;
388 }
389
390 if (rx_buf && *rx_buf)
391 *(*rx_buf)++ = readl(rx_reg);
392
393 return 1;
394}
395
396static inline int
397orion_spi_write_read_16bit(struct spi_device *spi,
398 const u16 **tx_buf, u16 **rx_buf)
399{
400 void __iomem *tx_reg, *rx_reg, *int_reg;
401 struct orion_spi *orion_spi;
402
403 orion_spi = spi_master_get_devdata(spi->master);
404 tx_reg = spi_reg(orion_spi, ORION_SPI_DATA_OUT_REG);
405 rx_reg = spi_reg(orion_spi, ORION_SPI_DATA_IN_REG);
406 int_reg = spi_reg(orion_spi, ORION_SPI_INT_CAUSE_REG);
407
408 /* clear the interrupt cause register */
409 writel(0x0, int_reg);
410
411 if (tx_buf && *tx_buf)
412 writel(__cpu_to_le16(get_unaligned((*tx_buf)++)), tx_reg);
413 else
414 writel(0, tx_reg);
415
416 if (orion_spi_wait_till_ready(orion_spi) < 0) {
417 dev_err(&spi->dev, "TXS timed out\n");
418 return -1;
419 }
420
421 if (rx_buf && *rx_buf)
422 put_unaligned(__le16_to_cpu(readl(rx_reg)), (*rx_buf)++);
423
424 return 1;
425}
426
427static unsigned int
428orion_spi_write_read(struct spi_device *spi, struct spi_transfer *xfer)
429{
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700430 unsigned int count;
431 int word_len;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200432 struct orion_spi *orion_spi;
433 int cs = spi->chip_select;
Kosta Zertsekelc7ba4732018-08-15 22:04:49 +0300434 void __iomem *vaddr;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700435
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700436 word_len = spi->bits_per_word;
437 count = xfer->len;
438
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200439 orion_spi = spi_master_get_devdata(spi->master);
440
441 /*
442 * Use SPI direct write mode if base address is available. Otherwise
443 * fall back to PIO mode for this transfer.
444 */
Kosta Zertsekelc7ba4732018-08-15 22:04:49 +0300445 vaddr = orion_spi->child[cs].direct_access.vaddr;
446
447 if (vaddr && xfer->tx_buf && word_len == 8) {
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200448 unsigned int cnt = count / 4;
449 unsigned int rem = count % 4;
450
451 /*
452 * Send the TX-data to the SPI device via the direct
453 * mapped address window
454 */
Kosta Zertsekelc7ba4732018-08-15 22:04:49 +0300455 iowrite32_rep(vaddr, xfer->tx_buf, cnt);
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200456 if (rem) {
457 u32 *buf = (u32 *)xfer->tx_buf;
458
Kosta Zertsekelc7ba4732018-08-15 22:04:49 +0300459 iowrite8_rep(vaddr, &buf[cnt], rem);
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200460 }
461
462 return count;
463 }
464
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700465 if (word_len == 8) {
466 const u8 *tx = xfer->tx_buf;
467 u8 *rx = xfer->rx_buf;
468
469 do {
470 if (orion_spi_write_read_8bit(spi, &tx, &rx) < 0)
471 goto out;
472 count--;
Jan Kundrát84d8df72019-03-07 15:38:35 +0100473 if (xfer->word_delay_usecs)
474 udelay(xfer->word_delay_usecs);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700475 } while (count);
476 } else if (word_len == 16) {
477 const u16 *tx = xfer->tx_buf;
478 u16 *rx = xfer->rx_buf;
479
480 do {
481 if (orion_spi_write_read_16bit(spi, &tx, &rx) < 0)
482 goto out;
483 count -= 2;
Jan Kundrát84d8df72019-03-07 15:38:35 +0100484 if (xfer->word_delay_usecs)
485 udelay(xfer->word_delay_usecs);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700486 } while (count);
487 }
488
489out:
490 return xfer->len - count;
491}
492
Ken Wilson75872eb2015-01-12 13:13:59 +1000493static int orion_spi_transfer_one(struct spi_master *master,
494 struct spi_device *spi,
495 struct spi_transfer *t)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700496{
Andrew Lunnba59a802012-07-23 13:16:55 +0200497 int status = 0;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700498
Ken Wilson75872eb2015-01-12 13:13:59 +1000499 status = orion_spi_setup_transfer(spi, t);
Andrew Lunnba59a802012-07-23 13:16:55 +0200500 if (status < 0)
Ken Wilson75872eb2015-01-12 13:13:59 +1000501 return status;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700502
Ken Wilson75872eb2015-01-12 13:13:59 +1000503 if (t->len)
504 orion_spi_write_read(spi, t);
Andrew Lunnba59a802012-07-23 13:16:55 +0200505
Ken Wilson75872eb2015-01-12 13:13:59 +1000506 return status;
507}
Andrew Lunnba59a802012-07-23 13:16:55 +0200508
Ken Wilson75872eb2015-01-12 13:13:59 +1000509static int orion_spi_setup(struct spi_device *spi)
510{
Jan Kundrát544248622018-01-26 23:56:10 +0100511 if (gpio_is_valid(spi->cs_gpio)) {
512 gpio_direction_output(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
513 }
Ken Wilson75872eb2015-01-12 13:13:59 +1000514 return orion_spi_setup_transfer(spi, NULL);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700515}
516
Grant Likely2deff8d2013-02-05 13:27:35 +0000517static int orion_spi_reset(struct orion_spi *orion_spi)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700518{
519 /* Verify that the CS is deasserted */
Ken Wilson75872eb2015-01-12 13:13:59 +1000520 orion_spi_clrbits(orion_spi, ORION_SPI_IF_CTRL_REG, 0x1);
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200521
522 /* Don't deassert CS between the direct mapped SPI transfers */
523 writel(0, spi_reg(orion_spi, SPI_DIRECT_WRITE_CONFIG_REG));
524
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700525 return 0;
526}
527
Greg Ungererdf59fa72014-09-28 23:24:04 +1000528static const struct orion_spi_dev orion_spi_dev_data = {
529 .typ = ORION_SPI,
530 .min_divisor = 4,
531 .max_divisor = 30,
532 .prescale_mask = ORION_SPI_CLK_PRESCALE_MASK,
533};
534
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200535static const struct orion_spi_dev armada_370_spi_dev_data = {
Greg Ungererdf59fa72014-09-28 23:24:04 +1000536 .typ = ARMADA_SPI,
Gregory CLEMENTce2f6ea2015-05-26 11:44:42 +0200537 .min_divisor = 4,
Greg Ungererdf59fa72014-09-28 23:24:04 +1000538 .max_divisor = 1920,
Gregory CLEMENTce2f6ea2015-05-26 11:44:42 +0200539 .max_hz = 50000000,
Greg Ungererdf59fa72014-09-28 23:24:04 +1000540 .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK,
541};
542
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200543static const struct orion_spi_dev armada_xp_spi_dev_data = {
544 .typ = ARMADA_SPI,
545 .max_hz = 50000000,
546 .max_divisor = 1920,
547 .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK,
548};
549
550static const struct orion_spi_dev armada_375_spi_dev_data = {
551 .typ = ARMADA_SPI,
552 .min_divisor = 15,
553 .max_divisor = 1920,
554 .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK,
555};
556
Nadav Haklai38d62112015-08-11 11:58:47 +0200557static const struct orion_spi_dev armada_380_spi_dev_data = {
558 .typ = ARMADA_SPI,
559 .max_hz = 50000000,
560 .max_divisor = 1920,
561 .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK,
562 .is_errata_50mhz_ac = true,
563};
564
Greg Ungererdf59fa72014-09-28 23:24:04 +1000565static const struct of_device_id orion_spi_of_match_table[] = {
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200566 {
567 .compatible = "marvell,orion-spi",
568 .data = &orion_spi_dev_data,
569 },
570 {
571 .compatible = "marvell,armada-370-spi",
572 .data = &armada_370_spi_dev_data,
573 },
574 {
575 .compatible = "marvell,armada-375-spi",
576 .data = &armada_375_spi_dev_data,
577 },
578 {
579 .compatible = "marvell,armada-380-spi",
Nadav Haklai38d62112015-08-11 11:58:47 +0200580 .data = &armada_380_spi_dev_data,
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200581 },
582 {
583 .compatible = "marvell,armada-390-spi",
584 .data = &armada_xp_spi_dev_data,
585 },
586 {
587 .compatible = "marvell,armada-xp-spi",
588 .data = &armada_xp_spi_dev_data,
589 },
590
Greg Ungererdf59fa72014-09-28 23:24:04 +1000591 {}
592};
593MODULE_DEVICE_TABLE(of, orion_spi_of_match_table);
594
Grant Likely2deff8d2013-02-05 13:27:35 +0000595static int orion_spi_probe(struct platform_device *pdev)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700596{
Greg Ungererdf59fa72014-09-28 23:24:04 +1000597 const struct of_device_id *of_id;
598 const struct orion_spi_dev *devdata;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700599 struct spi_master *master;
600 struct orion_spi *spi;
601 struct resource *r;
Andrew Lunn4574b882012-04-06 17:17:26 +0200602 unsigned long tclk_hz;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700603 int status = 0;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200604 struct device_node *np;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700605
Jingoo Han3fed8062013-10-14 10:35:08 +0900606 master = spi_alloc_master(&pdev->dev, sizeof(*spi));
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700607 if (master == NULL) {
608 dev_dbg(&pdev->dev, "master allocation failed\n");
609 return -ENOMEM;
610 }
611
612 if (pdev->id != -1)
613 master->bus_num = pdev->id;
Andrew Lunnf814f9a2012-07-23 12:08:09 +0200614 if (pdev->dev.of_node) {
Thomas Petazzonie06871c2014-07-27 23:53:19 +0200615 u32 cell_index;
Jingoo Hanb8434042014-09-02 11:51:39 +0900616
Thomas Petazzonie06871c2014-07-27 23:53:19 +0200617 if (!of_property_read_u32(pdev->dev.of_node, "cell-index",
618 &cell_index))
619 master->bus_num = cell_index;
Andrew Lunnf814f9a2012-07-23 12:08:09 +0200620 }
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700621
Bastian Stender1017f422017-04-07 15:52:33 +0200622 /* we support all 4 SPI modes and LSB first option */
623 master->mode_bits = SPI_CPHA | SPI_CPOL | SPI_LSB_FIRST;
Ken Wilson75872eb2015-01-12 13:13:59 +1000624 master->set_cs = orion_spi_set_cs;
625 master->transfer_one = orion_spi_transfer_one;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700626 master->num_chipselect = ORION_NUM_CHIPSELECTS;
Ken Wilson75872eb2015-01-12 13:13:59 +1000627 master->setup = orion_spi_setup;
Axel Lin495b3352014-02-11 20:51:36 +0800628 master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
Russell King5c678692014-06-21 12:22:37 +0100629 master->auto_runtime_pm = true;
Chris Packhamb28b9142017-05-23 16:03:21 +1200630 master->flags = SPI_MASTER_GPIO_SS;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700631
Jingoo Han24b5a822013-05-23 19:20:40 +0900632 platform_set_drvdata(pdev, master);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700633
634 spi = spi_master_get_devdata(master);
635 spi->master = master;
Jan Kundrát544248622018-01-26 23:56:10 +0100636 spi->unused_hw_gpio = -1;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700637
Greg Ungererdf59fa72014-09-28 23:24:04 +1000638 of_id = of_match_device(orion_spi_of_match_table, &pdev->dev);
Greg Ungerer9a2d3632014-10-21 15:57:48 +1000639 devdata = (of_id) ? of_id->data : &orion_spi_dev_data;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000640 spi->devdata = devdata;
641
Jingoo Hanbb489842013-12-09 19:21:22 +0900642 spi->clk = devm_clk_get(&pdev->dev, NULL);
Andrew Lunn4574b882012-04-06 17:17:26 +0200643 if (IS_ERR(spi->clk)) {
644 status = PTR_ERR(spi->clk);
645 goto out;
646 }
647
Russell Kingc85012a2014-06-21 11:32:23 +0100648 status = clk_prepare_enable(spi->clk);
649 if (status)
650 goto out;
651
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100652 /* The following clock is only used by some SoCs */
653 spi->axi_clk = devm_clk_get(&pdev->dev, "axi");
654 if (IS_ERR(spi->axi_clk) &&
Christophe Jaillet479c03a2018-01-25 21:16:17 +0100655 PTR_ERR(spi->axi_clk) == -EPROBE_DEFER) {
656 status = -EPROBE_DEFER;
657 goto out_rel_clk;
658 }
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100659 if (!IS_ERR(spi->axi_clk))
660 clk_prepare_enable(spi->axi_clk);
661
Andrew Lunn4574b882012-04-06 17:17:26 +0200662 tclk_hz = clk_get_rate(spi->clk);
Gregory CLEMENTce2f6ea2015-05-26 11:44:42 +0200663
664 /*
665 * With old device tree, armada-370-spi could be used with
666 * Armada XP, however for this SoC the maximum frequency is
667 * 50MHz instead of tclk/4. On Armada 370, tclk cannot be
668 * higher than 200MHz. So, in order to be able to handle both
669 * SoCs, we can take the minimum of 50MHz and tclk/4.
670 */
671 if (of_device_is_compatible(pdev->dev.of_node,
672 "marvell,armada-370-spi"))
673 master->max_speed_hz = min(devdata->max_hz,
674 DIV_ROUND_UP(tclk_hz, devdata->min_divisor));
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200675 else if (devdata->min_divisor)
Gregory CLEMENTce2f6ea2015-05-26 11:44:42 +0200676 master->max_speed_hz =
677 DIV_ROUND_UP(tclk_hz, devdata->min_divisor);
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200678 else
679 master->max_speed_hz = devdata->max_hz;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000680 master->min_speed_hz = DIV_ROUND_UP(tclk_hz, devdata->max_divisor);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700681
682 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Mark Brown1729ce32013-07-28 14:38:06 +0100683 spi->base = devm_ioremap_resource(&pdev->dev, r);
684 if (IS_ERR(spi->base)) {
685 status = PTR_ERR(spi->base);
Christophe Jaillet479c03a2018-01-25 21:16:17 +0100686 goto out_rel_axi_clk;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700687 }
688
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200689 for_each_available_child_of_node(pdev->dev.of_node, np) {
Kosta Zertsekelc7ba4732018-08-15 22:04:49 +0300690 struct orion_direct_acc *dir_acc;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200691 u32 cs;
Jan Kundrátfb9acf52018-06-04 16:34:25 +0200692 int cs_gpio;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200693
694 /* Get chip-select number from the "reg" property */
695 status = of_property_read_u32(np, "reg", &cs);
696 if (status) {
697 dev_err(&pdev->dev,
Rob Herring25c56c82017-07-18 16:43:31 -0500698 "%pOF has no valid 'reg' property (%d)\n",
699 np, status);
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200700 continue;
701 }
702
703 /*
Jan Kundrátfb9acf52018-06-04 16:34:25 +0200704 * Initialize the CS GPIO:
705 * - properly request the actual GPIO signal
706 * - de-assert the logical signal so that all GPIO CS lines
707 * are inactive when probing for slaves
708 * - find an unused physical CS which will be driven for any
709 * slave which uses a CS GPIO
710 */
711 cs_gpio = of_get_named_gpio(pdev->dev.of_node, "cs-gpios", cs);
712 if (cs_gpio > 0) {
713 char *gpio_name;
714 int cs_flags;
715
716 if (spi->unused_hw_gpio == -1) {
717 dev_info(&pdev->dev,
718 "Selected unused HW CS#%d for any GPIO CSes\n",
719 cs);
720 spi->unused_hw_gpio = cs;
721 }
722
723 gpio_name = devm_kasprintf(&pdev->dev, GFP_KERNEL,
724 "%s-CS%d", dev_name(&pdev->dev), cs);
725 if (!gpio_name) {
726 status = -ENOMEM;
727 goto out_rel_axi_clk;
728 }
729
730 cs_flags = of_property_read_bool(np, "spi-cs-high") ?
731 GPIOF_OUT_INIT_LOW : GPIOF_OUT_INIT_HIGH;
732 status = devm_gpio_request_one(&pdev->dev, cs_gpio,
733 cs_flags, gpio_name);
734 if (status) {
735 dev_err(&pdev->dev,
736 "Can't request GPIO for CS %d\n", cs);
737 goto out_rel_axi_clk;
738 }
739 }
740
741 /*
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200742 * Check if an address is configured for this SPI device. If
743 * not, the MBus mapping via the 'ranges' property in the 'soc'
744 * node is not configured and this device should not use the
745 * direct mode. In this case, just continue with the next
746 * device.
747 */
748 status = of_address_to_resource(pdev->dev.of_node, cs + 1, r);
749 if (status)
750 continue;
751
752 /*
753 * Only map one page for direct access. This is enough for the
754 * simple TX transfer which only writes to the first word.
755 * This needs to get extended for the direct SPI-NOR / SPI-NAND
756 * support, once this gets implemented.
757 */
Kosta Zertsekelc7ba4732018-08-15 22:04:49 +0300758 dir_acc = &spi->child[cs].direct_access;
759 dir_acc->vaddr = devm_ioremap(&pdev->dev, r->start, PAGE_SIZE);
760 if (!dir_acc->vaddr) {
Wei Yongjun57c624a2016-06-13 14:32:23 +0000761 status = -ENOMEM;
Christophe Jaillet479c03a2018-01-25 21:16:17 +0100762 goto out_rel_axi_clk;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200763 }
Kosta Zertsekelc7ba4732018-08-15 22:04:49 +0300764 dir_acc->size = PAGE_SIZE;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200765
766 dev_info(&pdev->dev, "CS%d configured for direct access\n", cs);
767 }
768
Russell King5c678692014-06-21 12:22:37 +0100769 pm_runtime_set_active(&pdev->dev);
770 pm_runtime_use_autosuspend(&pdev->dev);
771 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
772 pm_runtime_enable(&pdev->dev);
773
Wei Yongjun14033812014-07-20 22:03:14 +0800774 status = orion_spi_reset(spi);
775 if (status < 0)
Russell King5c678692014-06-21 12:22:37 +0100776 goto out_rel_pm;
777
778 pm_runtime_mark_last_busy(&pdev->dev);
779 pm_runtime_put_autosuspend(&pdev->dev);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700780
Andrew Lunnf814f9a2012-07-23 12:08:09 +0200781 master->dev.of_node = pdev->dev.of_node;
Russell King5c678692014-06-21 12:22:37 +0100782 status = spi_register_master(master);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700783 if (status < 0)
Russell King5c678692014-06-21 12:22:37 +0100784 goto out_rel_pm;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700785
786 return status;
787
Russell King5c678692014-06-21 12:22:37 +0100788out_rel_pm:
789 pm_runtime_disable(&pdev->dev);
Christophe Jaillet479c03a2018-01-25 21:16:17 +0100790out_rel_axi_clk:
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100791 clk_disable_unprepare(spi->axi_clk);
Christophe Jaillet479c03a2018-01-25 21:16:17 +0100792out_rel_clk:
Andrew Lunn4574b882012-04-06 17:17:26 +0200793 clk_disable_unprepare(spi->clk);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700794out:
795 spi_master_put(master);
796 return status;
797}
798
799
Grant Likely2deff8d2013-02-05 13:27:35 +0000800static int orion_spi_remove(struct platform_device *pdev)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700801{
Russell King5c678692014-06-21 12:22:37 +0100802 struct spi_master *master = platform_get_drvdata(pdev);
803 struct orion_spi *spi = spi_master_get_devdata(master);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700804
Russell King5c678692014-06-21 12:22:37 +0100805 pm_runtime_get_sync(&pdev->dev);
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100806 clk_disable_unprepare(spi->axi_clk);
Andrew Lunn4574b882012-04-06 17:17:26 +0200807 clk_disable_unprepare(spi->clk);
Andrew Lunn4574b882012-04-06 17:17:26 +0200808
Russell King5c678692014-06-21 12:22:37 +0100809 spi_unregister_master(master);
810 pm_runtime_disable(&pdev->dev);
811
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700812 return 0;
813}
814
815MODULE_ALIAS("platform:" DRIVER_NAME);
816
Rafael J. Wysockiec833052014-12-13 00:41:15 +0100817#ifdef CONFIG_PM
Russell King5c678692014-06-21 12:22:37 +0100818static int orion_spi_runtime_suspend(struct device *dev)
819{
820 struct spi_master *master = dev_get_drvdata(dev);
821 struct orion_spi *spi = spi_master_get_devdata(master);
822
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100823 clk_disable_unprepare(spi->axi_clk);
Russell King5c678692014-06-21 12:22:37 +0100824 clk_disable_unprepare(spi->clk);
825 return 0;
826}
827
828static int orion_spi_runtime_resume(struct device *dev)
829{
830 struct spi_master *master = dev_get_drvdata(dev);
831 struct orion_spi *spi = spi_master_get_devdata(master);
832
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100833 if (!IS_ERR(spi->axi_clk))
834 clk_prepare_enable(spi->axi_clk);
Russell King5c678692014-06-21 12:22:37 +0100835 return clk_prepare_enable(spi->clk);
836}
837#endif
838
839static const struct dev_pm_ops orion_spi_pm_ops = {
840 SET_RUNTIME_PM_OPS(orion_spi_runtime_suspend,
841 orion_spi_runtime_resume,
842 NULL)
843};
844
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700845static struct platform_driver orion_spi_driver = {
846 .driver = {
847 .name = DRIVER_NAME,
Russell King5c678692014-06-21 12:22:37 +0100848 .pm = &orion_spi_pm_ops,
Andrew Lunnf814f9a2012-07-23 12:08:09 +0200849 .of_match_table = of_match_ptr(orion_spi_of_match_table),
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700850 },
Ezequiel Garcia41ab7242013-02-04 09:26:26 -0300851 .probe = orion_spi_probe,
Grant Likely2deff8d2013-02-05 13:27:35 +0000852 .remove = orion_spi_remove,
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700853};
854
Ezequiel Garcia41ab7242013-02-04 09:26:26 -0300855module_platform_driver(orion_spi_driver);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700856
857MODULE_DESCRIPTION("Orion SPI driver");
858MODULE_AUTHOR("Shadi Ammouri <shadi@marvell.com>");
859MODULE_LICENSE("GPL");