Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 1 | /****************************************************************************** |
| 2 | * |
Wey-Yi Guy | 901069c | 2011-04-05 09:42:00 -0700 | [diff] [blame] | 3 | * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved. |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 4 | * |
| 5 | * Portions of this file are derived from the ipw3945 project, as well |
| 6 | * as portions of the ieee80211 subsystem header files. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify it |
| 9 | * under the terms of version 2 of the GNU General Public License as |
| 10 | * published by the Free Software Foundation. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 13 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 14 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 15 | * more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License along with |
| 18 | * this program; if not, write to the Free Software Foundation, Inc., |
| 19 | * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA |
| 20 | * |
| 21 | * The full GNU General Public License is included in this distribution in the |
| 22 | * file called LICENSE. |
| 23 | * |
| 24 | * Contact Information: |
Winkler, Tomas | 759ef89 | 2008-12-09 11:28:58 -0800 | [diff] [blame] | 25 | * Intel Linux Wireless <ilw@linux.intel.com> |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 26 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 27 | * |
| 28 | *****************************************************************************/ |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 29 | #include <linux/etherdevice.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 30 | #include <linux/slab.h> |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 31 | #include <linux/sched.h> |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 32 | |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 33 | /* TODO: remove include to iwl-dev.h */ |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 34 | #include "iwl-dev.h" |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 35 | #include "iwl-debug.h" |
| 36 | #include "iwl-csr.h" |
| 37 | #include "iwl-prph.h" |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 38 | #include "iwl-io.h" |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 39 | #include "iwl-agn-hw.h" |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 40 | #include "iwl-helpers.h" |
Johannes Berg | c17d068 | 2011-09-15 11:46:42 -0700 | [diff] [blame] | 41 | #include "iwl-trans-pcie-int.h" |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 42 | |
Emmanuel Grumbach | 522376d | 2011-09-06 09:31:19 -0700 | [diff] [blame] | 43 | #define IWL_TX_CRC_SIZE 4 |
| 44 | #define IWL_TX_DELIMITER_SIZE 4 |
| 45 | |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 46 | /** |
| 47 | * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array |
| 48 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 49 | void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 50 | struct iwl_tx_queue *txq, |
| 51 | u16 byte_cnt) |
| 52 | { |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 53 | struct iwlagn_scd_bc_tbl *scd_bc_tbl; |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 54 | struct iwl_trans_pcie *trans_pcie = |
| 55 | IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 56 | int write_ptr = txq->q.write_ptr; |
| 57 | int txq_id = txq->q.id; |
| 58 | u8 sec_ctl = 0; |
| 59 | u8 sta_id = 0; |
| 60 | u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE; |
| 61 | __le16 bc_ent; |
| 62 | |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 63 | scd_bc_tbl = trans_pcie->scd_bc_tbls.addr; |
| 64 | |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 65 | WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX); |
| 66 | |
| 67 | sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id; |
| 68 | sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl; |
| 69 | |
| 70 | switch (sec_ctl & TX_CMD_SEC_MSK) { |
| 71 | case TX_CMD_SEC_CCM: |
| 72 | len += CCMP_MIC_LEN; |
| 73 | break; |
| 74 | case TX_CMD_SEC_TKIP: |
| 75 | len += TKIP_ICV_LEN; |
| 76 | break; |
| 77 | case TX_CMD_SEC_WEP: |
| 78 | len += WEP_IV_LEN + WEP_ICV_LEN; |
| 79 | break; |
| 80 | } |
| 81 | |
| 82 | bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12)); |
| 83 | |
| 84 | scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent; |
| 85 | |
| 86 | if (write_ptr < TFD_QUEUE_SIZE_BC_DUP) |
| 87 | scd_bc_tbl[txq_id]. |
| 88 | tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent; |
| 89 | } |
| 90 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 91 | /** |
| 92 | * iwl_txq_update_write_ptr - Send new write index to hardware |
| 93 | */ |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 94 | void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 95 | { |
| 96 | u32 reg = 0; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 97 | int txq_id = txq->q.id; |
| 98 | |
| 99 | if (txq->need_update == 0) |
Abhijeet Kolekar | 7bfedc5 | 2010-02-03 13:47:56 -0800 | [diff] [blame] | 100 | return; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 101 | |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 102 | if (hw_params(trans).shadow_reg_enable) { |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 103 | /* shadow register enabled */ |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 104 | iwl_write32(bus(trans), HBUS_TARG_WRPTR, |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 105 | txq->q.write_ptr | (txq_id << 8)); |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 106 | } else { |
| 107 | /* if we're trying to save power */ |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 108 | if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) { |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 109 | /* wake up nic if it's powered down ... |
| 110 | * uCode will wake up, and interrupt us again, so next |
| 111 | * time we'll skip this part. */ |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 112 | reg = iwl_read32(bus(trans), CSR_UCODE_DRV_GP1); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 113 | |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 114 | if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) { |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 115 | IWL_DEBUG_INFO(trans, |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 116 | "Tx queue %d requesting wakeup," |
| 117 | " GP1 = 0x%x\n", txq_id, reg); |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 118 | iwl_set_bit(bus(trans), CSR_GP_CNTRL, |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 119 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
| 120 | return; |
| 121 | } |
| 122 | |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 123 | iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 124 | txq->q.write_ptr | (txq_id << 8)); |
| 125 | |
| 126 | /* |
| 127 | * else not in power-save mode, |
| 128 | * uCode will never sleep when we're |
| 129 | * trying to tx (during RFKILL, we're not trying to tx). |
| 130 | */ |
| 131 | } else |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 132 | iwl_write32(bus(trans), HBUS_TARG_WRPTR, |
Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 133 | txq->q.write_ptr | (txq_id << 8)); |
| 134 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 135 | txq->need_update = 0; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 136 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 137 | |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 138 | static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx) |
| 139 | { |
| 140 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; |
| 141 | |
| 142 | dma_addr_t addr = get_unaligned_le32(&tb->lo); |
| 143 | if (sizeof(dma_addr_t) > sizeof(u32)) |
| 144 | addr |= |
| 145 | ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16; |
| 146 | |
| 147 | return addr; |
| 148 | } |
| 149 | |
| 150 | static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx) |
| 151 | { |
| 152 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; |
| 153 | |
| 154 | return le16_to_cpu(tb->hi_n_len) >> 4; |
| 155 | } |
| 156 | |
| 157 | static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx, |
| 158 | dma_addr_t addr, u16 len) |
| 159 | { |
| 160 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; |
| 161 | u16 hi_n_len = len << 4; |
| 162 | |
| 163 | put_unaligned_le32(addr, &tb->lo); |
| 164 | if (sizeof(dma_addr_t) > sizeof(u32)) |
| 165 | hi_n_len |= ((addr >> 16) >> 16) & 0xF; |
| 166 | |
| 167 | tb->hi_n_len = cpu_to_le16(hi_n_len); |
| 168 | |
| 169 | tfd->num_tbs = idx + 1; |
| 170 | } |
| 171 | |
| 172 | static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd) |
| 173 | { |
| 174 | return tfd->num_tbs & 0x1f; |
| 175 | } |
| 176 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 177 | static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta, |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 178 | struct iwl_tfd *tfd, enum dma_data_direction dma_dir) |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 179 | { |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 180 | int i; |
| 181 | int num_tbs; |
| 182 | |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 183 | /* Sanity check on number of chunks */ |
| 184 | num_tbs = iwl_tfd_get_num_tbs(tfd); |
| 185 | |
| 186 | if (num_tbs >= IWL_NUM_OF_TBS) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 187 | IWL_ERR(trans, "Too many chunks: %i\n", num_tbs); |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 188 | /* @todo issue fatal error, it is quite serious situation */ |
| 189 | return; |
| 190 | } |
| 191 | |
| 192 | /* Unmap tx_cmd */ |
| 193 | if (num_tbs) |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 194 | dma_unmap_single(bus(trans)->dev, |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 195 | dma_unmap_addr(meta, mapping), |
| 196 | dma_unmap_len(meta, len), |
Emmanuel Grumbach | 795414d | 2011-06-18 08:12:57 -0700 | [diff] [blame] | 197 | DMA_BIDIRECTIONAL); |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 198 | |
| 199 | /* Unmap chunks, if any. */ |
| 200 | for (i = 1; i < num_tbs; i++) |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 201 | dma_unmap_single(bus(trans)->dev, iwl_tfd_tb_get_addr(tfd, i), |
Johannes Berg | e815407 | 2011-06-27 07:54:49 -0700 | [diff] [blame] | 202 | iwl_tfd_tb_get_len(tfd, i), dma_dir); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 203 | } |
| 204 | |
| 205 | /** |
| 206 | * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr] |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 207 | * @trans - transport private data |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 208 | * @txq - tx queue |
Emmanuel Grumbach | 1359ca4 | 2011-07-08 08:46:10 -0700 | [diff] [blame] | 209 | * @index - the index of the TFD to be freed |
Emmanuel Grumbach | 39644e9 | 2011-09-15 11:46:29 -0700 | [diff] [blame] | 210 | *@dma_dir - the direction of the DMA mapping |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 211 | * |
| 212 | * Does NOT advance any TFD circular buffer read/write indexes |
| 213 | * Does NOT free the TFD itself (which is within circular buffer) |
| 214 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 215 | void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq, |
Emmanuel Grumbach | 39644e9 | 2011-09-15 11:46:29 -0700 | [diff] [blame] | 216 | int index, enum dma_data_direction dma_dir) |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 217 | { |
| 218 | struct iwl_tfd *tfd_tmp = txq->tfds; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 219 | |
Emmanuel Grumbach | 39644e9 | 2011-09-15 11:46:29 -0700 | [diff] [blame] | 220 | iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir); |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 221 | |
| 222 | /* free SKB */ |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 223 | if (txq->skbs) { |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 224 | struct sk_buff *skb; |
| 225 | |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 226 | skb = txq->skbs[index]; |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 227 | |
Emmanuel Grumbach | 909e9b2 | 2011-09-15 11:46:30 -0700 | [diff] [blame] | 228 | /* Can be called from irqs-disabled context |
| 229 | * If skb is not NULL, it means that the whole queue is being |
| 230 | * freed and that the queue is not empty - free the skb |
| 231 | */ |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 232 | if (skb) { |
Emmanuel Grumbach | 909e9b2 | 2011-09-15 11:46:30 -0700 | [diff] [blame] | 233 | iwl_free_skb(priv(trans), skb); |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 234 | txq->skbs[index] = NULL; |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 235 | } |
| 236 | } |
| 237 | } |
| 238 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 239 | int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans, |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 240 | struct iwl_tx_queue *txq, |
| 241 | dma_addr_t addr, u16 len, |
Johannes Berg | 4c42db0 | 2011-05-04 07:50:48 -0700 | [diff] [blame] | 242 | u8 reset) |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 243 | { |
| 244 | struct iwl_queue *q; |
| 245 | struct iwl_tfd *tfd, *tfd_tmp; |
| 246 | u32 num_tbs; |
| 247 | |
| 248 | q = &txq->q; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 249 | tfd_tmp = txq->tfds; |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 250 | tfd = &tfd_tmp[q->write_ptr]; |
| 251 | |
| 252 | if (reset) |
| 253 | memset(tfd, 0, sizeof(*tfd)); |
| 254 | |
| 255 | num_tbs = iwl_tfd_get_num_tbs(tfd); |
| 256 | |
| 257 | /* Each TFD can point to a maximum 20 Tx buffers */ |
| 258 | if (num_tbs >= IWL_NUM_OF_TBS) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 259 | IWL_ERR(trans, "Error can not send more than %d chunks\n", |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 260 | IWL_NUM_OF_TBS); |
| 261 | return -EINVAL; |
| 262 | } |
| 263 | |
| 264 | if (WARN_ON(addr & ~DMA_BIT_MASK(36))) |
| 265 | return -EINVAL; |
| 266 | |
| 267 | if (unlikely(addr & ~IWL_TX_DMA_MASK)) |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 268 | IWL_ERR(trans, "Unaligned address = %llx\n", |
Johannes Berg | 214d14d | 2011-05-04 07:50:44 -0700 | [diff] [blame] | 269 | (unsigned long long)addr); |
| 270 | |
| 271 | iwl_tfd_set_tb(tfd, num_tbs, addr, len); |
| 272 | |
| 273 | return 0; |
| 274 | } |
| 275 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 276 | /*************** DMA-QUEUE-GENERAL-FUNCTIONS ***** |
| 277 | * DMA services |
| 278 | * |
| 279 | * Theory of operation |
| 280 | * |
| 281 | * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer |
| 282 | * of buffer descriptors, each of which points to one or more data buffers for |
| 283 | * the device to read from or fill. Driver and device exchange status of each |
| 284 | * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty |
| 285 | * entries in each circular buffer, to protect against confusing empty and full |
| 286 | * queue states. |
| 287 | * |
| 288 | * The device reads or writes the data in the queues via the device's several |
| 289 | * DMA/FIFO channels. Each queue is mapped to a single DMA channel. |
| 290 | * |
| 291 | * For Tx queue, there are low mark and high mark limits. If, after queuing |
| 292 | * the packet for Tx, free space become < low mark, Tx queue stopped. When |
| 293 | * reclaiming packets (on 'tx done IRQ), if free space become > high mark, |
| 294 | * Tx queue resumed. |
| 295 | * |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 296 | ***************************************************/ |
| 297 | |
| 298 | int iwl_queue_space(const struct iwl_queue *q) |
| 299 | { |
| 300 | int s = q->read_ptr - q->write_ptr; |
| 301 | |
| 302 | if (q->read_ptr > q->write_ptr) |
| 303 | s -= q->n_bd; |
| 304 | |
| 305 | if (s <= 0) |
| 306 | s += q->n_window; |
| 307 | /* keep some reserve to not confuse empty and full situations */ |
| 308 | s -= 2; |
| 309 | if (s < 0) |
| 310 | s = 0; |
| 311 | return s; |
| 312 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 313 | |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 314 | /** |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 315 | * iwl_queue_init - Initialize queue's high/low-water and read/write indexes |
| 316 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 317 | int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id) |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 318 | { |
| 319 | q->n_bd = count; |
| 320 | q->n_window = slots_num; |
| 321 | q->id = id; |
| 322 | |
| 323 | /* count must be power-of-two size, otherwise iwl_queue_inc_wrap |
| 324 | * and iwl_queue_dec_wrap are broken. */ |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 325 | if (WARN_ON(!is_power_of_2(count))) |
| 326 | return -EINVAL; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 327 | |
| 328 | /* slots_num must be power-of-two size, otherwise |
| 329 | * get_cmd_index is broken. */ |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 330 | if (WARN_ON(!is_power_of_2(slots_num))) |
| 331 | return -EINVAL; |
Ron Rindjunsky | 1053d35 | 2008-05-05 10:22:43 +0800 | [diff] [blame] | 332 | |
| 333 | q->low_mark = q->n_window / 4; |
| 334 | if (q->low_mark < 4) |
| 335 | q->low_mark = 4; |
| 336 | |
| 337 | q->high_mark = q->n_window / 8; |
| 338 | if (q->high_mark < 2) |
| 339 | q->high_mark = 2; |
| 340 | |
| 341 | q->write_ptr = q->read_ptr = 0; |
| 342 | |
| 343 | return 0; |
| 344 | } |
| 345 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 346 | static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 347 | struct iwl_tx_queue *txq) |
| 348 | { |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 349 | struct iwl_trans_pcie *trans_pcie = |
| 350 | IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 351 | struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 352 | int txq_id = txq->q.id; |
| 353 | int read_ptr = txq->q.read_ptr; |
| 354 | u8 sta_id = 0; |
| 355 | __le16 bc_ent; |
| 356 | |
| 357 | WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX); |
| 358 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 359 | if (txq_id != trans->shrd->cmd_queue) |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 360 | sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id; |
| 361 | |
| 362 | bc_ent = cpu_to_le16(1 | (sta_id << 12)); |
| 363 | scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent; |
| 364 | |
| 365 | if (read_ptr < TFD_QUEUE_SIZE_BC_DUP) |
| 366 | scd_bc_tbl[txq_id]. |
| 367 | tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent; |
| 368 | } |
| 369 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 370 | static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 371 | u16 txq_id) |
| 372 | { |
| 373 | u32 tbl_dw_addr; |
| 374 | u32 tbl_dw; |
| 375 | u16 scd_q2ratid; |
| 376 | |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 377 | struct iwl_trans_pcie *trans_pcie = |
| 378 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 379 | |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 380 | scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK; |
| 381 | |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 382 | tbl_dw_addr = trans_pcie->scd_base_addr + |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 383 | SCD_TRANS_TBL_OFFSET_QUEUE(txq_id); |
| 384 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 385 | tbl_dw = iwl_read_targ_mem(bus(trans), tbl_dw_addr); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 386 | |
| 387 | if (txq_id & 0x1) |
| 388 | tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF); |
| 389 | else |
| 390 | tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000); |
| 391 | |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 392 | iwl_write_targ_mem(bus(trans), tbl_dw_addr, tbl_dw); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 393 | |
| 394 | return 0; |
| 395 | } |
| 396 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 397 | static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id) |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 398 | { |
| 399 | /* Simply stop the queue, but don't change any configuration; |
| 400 | * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */ |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 401 | iwl_write_prph(bus(trans), |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 402 | SCD_QUEUE_STATUS_BITS(txq_id), |
| 403 | (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)| |
| 404 | (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN)); |
| 405 | } |
| 406 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 407 | void iwl_trans_set_wr_ptrs(struct iwl_trans *trans, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 408 | int txq_id, u32 index) |
| 409 | { |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 410 | iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 411 | (index & 0xff) | (txq_id << 8)); |
Emmanuel Grumbach | 83ed901 | 2011-08-25 23:11:14 -0700 | [diff] [blame] | 412 | iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(txq_id), index); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 413 | } |
| 414 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 415 | void iwl_trans_tx_queue_set_status(struct iwl_trans *trans, |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 416 | struct iwl_tx_queue *txq, |
| 417 | int tx_fifo_id, int scd_retry) |
| 418 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 419 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 420 | int txq_id = txq->q.id; |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 421 | int active = |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 422 | test_bit(txq_id, &trans_pcie->txq_ctx_active_msk) ? 1 : 0; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 423 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 424 | iwl_write_prph(bus(trans), SCD_QUEUE_STATUS_BITS(txq_id), |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 425 | (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) | |
| 426 | (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) | |
| 427 | (1 << SCD_QUEUE_STTS_REG_POS_WSL) | |
| 428 | SCD_QUEUE_STTS_REG_MSK); |
| 429 | |
| 430 | txq->sched_retry = scd_retry; |
| 431 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 432 | IWL_DEBUG_INFO(trans, "%s %s Queue %d on FIFO %d\n", |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 433 | active ? "Activate" : "Deactivate", |
| 434 | scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id); |
| 435 | } |
| 436 | |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 437 | static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie, |
| 438 | u8 ctx, u16 tid) |
Emmanuel Grumbach | ba562f7 | 2011-08-25 23:11:22 -0700 | [diff] [blame] | 439 | { |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 440 | const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx]; |
Emmanuel Grumbach | ba562f7 | 2011-08-25 23:11:22 -0700 | [diff] [blame] | 441 | if (likely(tid < ARRAY_SIZE(tid_to_ac))) |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 442 | return ac_to_fifo[tid_to_ac[tid]]; |
Emmanuel Grumbach | ba562f7 | 2011-08-25 23:11:22 -0700 | [diff] [blame] | 443 | |
| 444 | /* no support for TIDs 8-15 yet */ |
| 445 | return -EINVAL; |
| 446 | } |
| 447 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 448 | void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans, |
| 449 | enum iwl_rxon_context_id ctx, int sta_id, |
| 450 | int tid, int frame_limit) |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 451 | { |
| 452 | int tx_fifo, txq_id, ssn_idx; |
| 453 | u16 ra_tid; |
| 454 | unsigned long flags; |
| 455 | struct iwl_tid_data *tid_data; |
| 456 | |
Emmanuel Grumbach | 105183b | 2011-08-25 23:11:02 -0700 | [diff] [blame] | 457 | struct iwl_trans_pcie *trans_pcie = |
| 458 | IWL_TRANS_GET_PCIE_TRANS(trans); |
| 459 | |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 460 | if (WARN_ON(sta_id == IWL_INVALID_STATION)) |
| 461 | return; |
Emmanuel Grumbach | 5f85a78 | 2011-08-25 23:11:18 -0700 | [diff] [blame] | 462 | if (WARN_ON(tid >= IWL_MAX_TID_COUNT)) |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 463 | return; |
| 464 | |
Emmanuel Grumbach | e13c0c5 | 2011-08-25 23:11:24 -0700 | [diff] [blame] | 465 | tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid); |
Emmanuel Grumbach | ba562f7 | 2011-08-25 23:11:22 -0700 | [diff] [blame] | 466 | if (WARN_ON(tx_fifo < 0)) { |
| 467 | IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo); |
| 468 | return; |
| 469 | } |
| 470 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 471 | spin_lock_irqsave(&trans->shrd->sta_lock, flags); |
| 472 | tid_data = &trans->shrd->tid_data[sta_id][tid]; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 473 | ssn_idx = SEQ_TO_SN(tid_data->seq_number); |
| 474 | txq_id = tid_data->agg.txq_id; |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 475 | spin_unlock_irqrestore(&trans->shrd->sta_lock, flags); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 476 | |
| 477 | ra_tid = BUILD_RAxTID(sta_id, tid); |
| 478 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 479 | spin_lock_irqsave(&trans->shrd->lock, flags); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 480 | |
| 481 | /* Stop this Tx queue before configuring it */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 482 | iwlagn_tx_queue_stop_scheduler(trans, txq_id); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 483 | |
| 484 | /* Map receiver-address / traffic-ID to this queue */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 485 | iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 486 | |
| 487 | /* Set this queue as a chain-building queue */ |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 488 | iwl_set_bits_prph(bus(trans), SCD_QUEUECHAIN_SEL, (1<<txq_id)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 489 | |
| 490 | /* enable aggregations for the queue */ |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 491 | iwl_set_bits_prph(bus(trans), SCD_AGGR_SEL, (1<<txq_id)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 492 | |
| 493 | /* Place first TFD at index corresponding to start sequence number. |
| 494 | * Assumes that ssn_idx is valid (!= 0xFFF) */ |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 495 | trans_pcie->txq[txq_id].q.read_ptr = (ssn_idx & 0xff); |
| 496 | trans_pcie->txq[txq_id].q.write_ptr = (ssn_idx & 0xff); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 497 | iwl_trans_set_wr_ptrs(trans, txq_id, ssn_idx); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 498 | |
| 499 | /* Set up Tx window size and frame limit for this queue */ |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 500 | iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr + |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 501 | SCD_CONTEXT_QUEUE_OFFSET(txq_id) + |
| 502 | sizeof(u32), |
| 503 | ((frame_limit << |
| 504 | SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) & |
| 505 | SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) | |
| 506 | ((frame_limit << |
| 507 | SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) & |
| 508 | SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK)); |
| 509 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 510 | iwl_set_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 511 | |
| 512 | /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */ |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 513 | iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 514 | tx_fifo, 1); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 515 | |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 516 | trans_pcie->txq[txq_id].sta_id = sta_id; |
| 517 | trans_pcie->txq[txq_id].tid = tid; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 518 | |
Emmanuel Grumbach | c91bd12 | 2011-08-25 23:11:28 -0700 | [diff] [blame] | 519 | spin_unlock_irqrestore(&trans->shrd->lock, flags); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 520 | } |
| 521 | |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 522 | /* |
| 523 | * Find first available (lowest unused) Tx Queue, mark it "active". |
| 524 | * Called only when finding queue for aggregation. |
| 525 | * Should never return anything < 7, because they should already |
| 526 | * be in use as EDCA AC (0-3), Command (4), reserved (5, 6) |
| 527 | */ |
| 528 | static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans) |
| 529 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 530 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 531 | int txq_id; |
| 532 | |
| 533 | for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) |
| 534 | if (!test_and_set_bit(txq_id, |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 535 | &trans_pcie->txq_ctx_active_msk)) |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 536 | return txq_id; |
| 537 | return -1; |
| 538 | } |
| 539 | |
| 540 | int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans, |
| 541 | enum iwl_rxon_context_id ctx, int sta_id, |
| 542 | int tid, u16 *ssn) |
| 543 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 544 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 545 | struct iwl_tid_data *tid_data; |
| 546 | unsigned long flags; |
Wey-Yi Guy | 143bb15 | 2011-09-15 11:46:54 -0700 | [diff] [blame] | 547 | int txq_id; |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 548 | |
| 549 | txq_id = iwlagn_txq_ctx_activate_free(trans); |
| 550 | if (txq_id == -1) { |
| 551 | IWL_ERR(trans, "No free aggregation queue available\n"); |
| 552 | return -ENXIO; |
| 553 | } |
| 554 | |
| 555 | spin_lock_irqsave(&trans->shrd->sta_lock, flags); |
| 556 | tid_data = &trans->shrd->tid_data[sta_id][tid]; |
| 557 | *ssn = SEQ_TO_SN(tid_data->seq_number); |
| 558 | tid_data->agg.txq_id = txq_id; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 559 | iwl_set_swq_id(&trans_pcie->txq[txq_id], get_ac_from_tid(tid), txq_id); |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 560 | |
| 561 | tid_data = &trans->shrd->tid_data[sta_id][tid]; |
| 562 | if (tid_data->tfds_in_queue == 0) { |
| 563 | IWL_DEBUG_HT(trans, "HW queue is empty\n"); |
| 564 | tid_data->agg.state = IWL_AGG_ON; |
| 565 | iwl_start_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid); |
| 566 | } else { |
| 567 | IWL_DEBUG_HT(trans, "HW queue is NOT empty: %d packets in HW" |
| 568 | "queue\n", tid_data->tfds_in_queue); |
| 569 | tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA; |
| 570 | } |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 571 | spin_unlock_irqrestore(&trans->shrd->sta_lock, flags); |
Emmanuel Grumbach | 288712a | 2011-08-25 23:11:25 -0700 | [diff] [blame] | 572 | |
| 573 | return 0; |
| 574 | } |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 575 | |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame] | 576 | void iwl_trans_pcie_txq_agg_disable(struct iwl_trans *trans, int txq_id) |
| 577 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 578 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 579 | iwlagn_tx_queue_stop_scheduler(trans, txq_id); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 580 | |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame] | 581 | iwl_clear_bits_prph(bus(trans), SCD_AGGR_SEL, (1 << txq_id)); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 582 | |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 583 | trans_pcie->txq[txq_id].q.read_ptr = 0; |
| 584 | trans_pcie->txq[txq_id].q.write_ptr = 0; |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 585 | /* supposes that ssn_idx is valid (!= 0xFFF) */ |
Emmanuel Grumbach | ba562f7 | 2011-08-25 23:11:22 -0700 | [diff] [blame] | 586 | iwl_trans_set_wr_ptrs(trans, txq_id, 0); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 587 | |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame] | 588 | iwl_clear_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id)); |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 589 | iwl_txq_ctx_deactivate(trans_pcie, txq_id); |
| 590 | iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], 0, 0); |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame] | 591 | } |
| 592 | |
| 593 | int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, |
| 594 | enum iwl_rxon_context_id ctx, int sta_id, |
| 595 | int tid) |
| 596 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 597 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame] | 598 | unsigned long flags; |
| 599 | int read_ptr, write_ptr; |
| 600 | struct iwl_tid_data *tid_data; |
| 601 | int txq_id; |
| 602 | |
| 603 | spin_lock_irqsave(&trans->shrd->sta_lock, flags); |
| 604 | |
| 605 | tid_data = &trans->shrd->tid_data[sta_id][tid]; |
| 606 | txq_id = tid_data->agg.txq_id; |
| 607 | |
| 608 | if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) || |
| 609 | (IWLAGN_FIRST_AMPDU_QUEUE + |
| 610 | hw_params(trans).num_ampdu_queues <= txq_id)) { |
| 611 | IWL_ERR(trans, |
| 612 | "queue number out of range: %d, must be %d to %d\n", |
| 613 | txq_id, IWLAGN_FIRST_AMPDU_QUEUE, |
| 614 | IWLAGN_FIRST_AMPDU_QUEUE + |
| 615 | hw_params(trans).num_ampdu_queues - 1); |
| 616 | spin_unlock_irqrestore(&trans->shrd->sta_lock, flags); |
| 617 | return -EINVAL; |
| 618 | } |
| 619 | |
| 620 | switch (trans->shrd->tid_data[sta_id][tid].agg.state) { |
| 621 | case IWL_EMPTYING_HW_QUEUE_ADDBA: |
| 622 | /* |
| 623 | * This can happen if the peer stops aggregation |
| 624 | * again before we've had a chance to drain the |
| 625 | * queue we selected previously, i.e. before the |
| 626 | * session was really started completely. |
| 627 | */ |
| 628 | IWL_DEBUG_HT(trans, "AGG stop before setup done\n"); |
| 629 | goto turn_off; |
| 630 | case IWL_AGG_ON: |
| 631 | break; |
| 632 | default: |
| 633 | IWL_WARN(trans, "Stopping AGG while state not ON" |
| 634 | "or starting\n"); |
| 635 | } |
| 636 | |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 637 | write_ptr = trans_pcie->txq[txq_id].q.write_ptr; |
| 638 | read_ptr = trans_pcie->txq[txq_id].q.read_ptr; |
Emmanuel Grumbach | 7f01d56 | 2011-08-25 23:11:27 -0700 | [diff] [blame] | 639 | |
| 640 | /* The queue is not empty */ |
| 641 | if (write_ptr != read_ptr) { |
| 642 | IWL_DEBUG_HT(trans, "Stopping a non empty AGG HW QUEUE\n"); |
| 643 | trans->shrd->tid_data[sta_id][tid].agg.state = |
| 644 | IWL_EMPTYING_HW_QUEUE_DELBA; |
| 645 | spin_unlock_irqrestore(&trans->shrd->sta_lock, flags); |
| 646 | return 0; |
| 647 | } |
| 648 | |
| 649 | IWL_DEBUG_HT(trans, "HW queue is empty\n"); |
| 650 | turn_off: |
| 651 | trans->shrd->tid_data[sta_id][tid].agg.state = IWL_AGG_OFF; |
| 652 | |
| 653 | /* do not restore/save irqs */ |
| 654 | spin_unlock(&trans->shrd->sta_lock); |
| 655 | spin_lock(&trans->shrd->lock); |
| 656 | |
| 657 | iwl_trans_pcie_txq_agg_disable(trans, txq_id); |
| 658 | |
| 659 | spin_unlock_irqrestore(&trans->shrd->lock, flags); |
| 660 | |
| 661 | iwl_stop_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid); |
Emmanuel Grumbach | 48d42c4 | 2011-07-10 10:47:01 +0300 | [diff] [blame] | 662 | |
| 663 | return 0; |
| 664 | } |
| 665 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 666 | /*************** HOST COMMAND QUEUE FUNCTIONS *****/ |
| 667 | |
| 668 | /** |
| 669 | * iwl_enqueue_hcmd - enqueue a uCode command |
| 670 | * @priv: device private data point |
| 671 | * @cmd: a point to the ucode command structure |
| 672 | * |
| 673 | * The function returns < 0 values to indicate the operation is |
| 674 | * failed. On success, it turns the index (> 0) of command in the |
| 675 | * command queue. |
| 676 | */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 677 | static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 678 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 679 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 680 | struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue]; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 681 | struct iwl_queue *q = &txq->q; |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 682 | struct iwl_device_cmd *out_cmd; |
| 683 | struct iwl_cmd_meta *out_meta; |
Tomas Winkler | f367422 | 2008-08-04 16:00:44 +0800 | [diff] [blame] | 684 | dma_addr_t phys_addr; |
| 685 | unsigned long flags; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 686 | u32 idx; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 687 | u16 copy_size, cmd_size; |
Wey-Yi Guy | 0975cc8 | 2010-07-31 08:34:07 -0700 | [diff] [blame] | 688 | bool is_ct_kill = false; |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 689 | bool had_nocopy = false; |
| 690 | int i; |
| 691 | u8 *cmd_dest; |
| 692 | #ifdef CONFIG_IWLWIFI_DEVICE_TRACING |
| 693 | const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {}; |
| 694 | int trace_lens[IWL_MAX_CMD_TFDS + 1] = {}; |
| 695 | int trace_idx; |
| 696 | #endif |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 697 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 698 | if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) { |
| 699 | IWL_WARN(trans, "fw recovery, no hcmd send\n"); |
Wey-Yi Guy | 3083d03 | 2011-05-06 17:06:44 -0700 | [diff] [blame] | 700 | return -EIO; |
| 701 | } |
| 702 | |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 703 | if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) && |
Wey-Yi Guy | eedb6e3 | 2011-07-08 08:46:27 -0700 | [diff] [blame] | 704 | !(cmd->flags & CMD_ON_DEMAND)) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 705 | IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n"); |
Wey-Yi Guy | eedb6e3 | 2011-07-08 08:46:27 -0700 | [diff] [blame] | 706 | return -EIO; |
| 707 | } |
| 708 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 709 | copy_size = sizeof(out_cmd->hdr); |
| 710 | cmd_size = sizeof(out_cmd->hdr); |
| 711 | |
| 712 | /* need one for the header if the first is NOCOPY */ |
| 713 | BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1); |
| 714 | |
| 715 | for (i = 0; i < IWL_MAX_CMD_TFDS; i++) { |
| 716 | if (!cmd->len[i]) |
| 717 | continue; |
| 718 | if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) { |
| 719 | had_nocopy = true; |
| 720 | } else { |
| 721 | /* NOCOPY must not be followed by normal! */ |
| 722 | if (WARN_ON(had_nocopy)) |
| 723 | return -EINVAL; |
| 724 | copy_size += cmd->len[i]; |
| 725 | } |
| 726 | cmd_size += cmd->len[i]; |
| 727 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 728 | |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 729 | /* |
| 730 | * If any of the command structures end up being larger than |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 731 | * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically |
| 732 | * allocated into separate TFDs, then we will need to |
| 733 | * increase the size of the buffers. |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 734 | */ |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 735 | if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE)) |
Johannes Berg | 3e41ace | 2011-04-18 09:12:37 -0700 | [diff] [blame] | 736 | return -EINVAL; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 737 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 738 | if (iwl_is_rfkill(trans->shrd) || iwl_is_ctkill(trans->shrd)) { |
| 739 | IWL_WARN(trans, "Not sending command - %s KILL\n", |
| 740 | iwl_is_rfkill(trans->shrd) ? "RF" : "CT"); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 741 | return -EIO; |
| 742 | } |
| 743 | |
Emmanuel Grumbach | 7201247 | 2011-08-25 23:11:07 -0700 | [diff] [blame] | 744 | spin_lock_irqsave(&trans->hcmd_lock, flags); |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 745 | |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 746 | if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) { |
Emmanuel Grumbach | 7201247 | 2011-08-25 23:11:07 -0700 | [diff] [blame] | 747 | spin_unlock_irqrestore(&trans->hcmd_lock, flags); |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 748 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 749 | IWL_ERR(trans, "No space in command queue\n"); |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 750 | is_ct_kill = iwl_check_for_ct_kill(priv(trans)); |
Wey-Yi Guy | 0975cc8 | 2010-07-31 08:34:07 -0700 | [diff] [blame] | 751 | if (!is_ct_kill) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 752 | IWL_ERR(trans, "Restarting adapter queue is full\n"); |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 753 | iwlagn_fw_error(priv(trans), false); |
Wey-Yi Guy | 7812b16 | 2009-10-02 13:43:58 -0700 | [diff] [blame] | 754 | } |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 755 | return -ENOSPC; |
| 756 | } |
| 757 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 758 | idx = get_cmd_index(q, q->write_ptr); |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 759 | out_cmd = txq->cmd[idx]; |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 760 | out_meta = &txq->meta[idx]; |
| 761 | |
Daniel C Halperin | 8ce73f3 | 2009-07-31 14:28:06 -0700 | [diff] [blame] | 762 | memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */ |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 763 | if (cmd->flags & CMD_WANT_SKB) |
| 764 | out_meta->source = cmd; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 765 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 766 | /* set up the header */ |
| 767 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 768 | out_cmd->hdr.cmd = cmd->id; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 769 | out_cmd->hdr.flags = 0; |
Emmanuel Grumbach | cefeaa5f | 2011-08-25 23:10:40 -0700 | [diff] [blame] | 770 | out_cmd->hdr.sequence = |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 771 | cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) | |
Emmanuel Grumbach | cefeaa5f | 2011-08-25 23:10:40 -0700 | [diff] [blame] | 772 | INDEX_TO_SEQ(q->write_ptr)); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 773 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 774 | /* and copy the data that needs to be copied */ |
| 775 | |
| 776 | cmd_dest = &out_cmd->cmd.payload[0]; |
| 777 | for (i = 0; i < IWL_MAX_CMD_TFDS; i++) { |
| 778 | if (!cmd->len[i]) |
| 779 | continue; |
| 780 | if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) |
| 781 | break; |
| 782 | memcpy(cmd_dest, cmd->data[i], cmd->len[i]); |
| 783 | cmd_dest += cmd->len[i]; |
Esti Kummer | ded2ae7 | 2008-08-04 16:00:45 +0800 | [diff] [blame] | 784 | } |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 785 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 786 | IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, " |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 787 | "%d bytes at %d[%d]:%d\n", |
| 788 | get_cmd_string(out_cmd->hdr.cmd), |
| 789 | out_cmd->hdr.cmd, |
| 790 | le16_to_cpu(out_cmd->hdr.sequence), cmd_size, |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 791 | q->write_ptr, idx, trans->shrd->cmd_queue); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 792 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 793 | phys_addr = dma_map_single(bus(trans)->dev, &out_cmd->hdr, copy_size, |
Emmanuel Grumbach | 795414d | 2011-06-18 08:12:57 -0700 | [diff] [blame] | 794 | DMA_BIDIRECTIONAL); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 795 | if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) { |
Johannes Berg | 2c46f72 | 2011-04-28 07:27:10 -0700 | [diff] [blame] | 796 | idx = -ENOMEM; |
| 797 | goto out; |
| 798 | } |
| 799 | |
FUJITA Tomonori | 2e72444 | 2010-06-03 14:19:20 +0900 | [diff] [blame] | 800 | dma_unmap_addr_set(out_meta, mapping, phys_addr); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 801 | dma_unmap_len_set(out_meta, len, copy_size); |
| 802 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 803 | iwlagn_txq_attach_buf_to_tfd(trans, txq, |
| 804 | phys_addr, copy_size, 1); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 805 | #ifdef CONFIG_IWLWIFI_DEVICE_TRACING |
| 806 | trace_bufs[0] = &out_cmd->hdr; |
| 807 | trace_lens[0] = copy_size; |
| 808 | trace_idx = 1; |
| 809 | #endif |
| 810 | |
| 811 | for (i = 0; i < IWL_MAX_CMD_TFDS; i++) { |
| 812 | if (!cmd->len[i]) |
| 813 | continue; |
| 814 | if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)) |
| 815 | continue; |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 816 | phys_addr = dma_map_single(bus(trans)->dev, |
| 817 | (void *)cmd->data[i], |
John W. Linville | 3be3fdb | 2011-06-28 13:53:32 -0400 | [diff] [blame] | 818 | cmd->len[i], DMA_BIDIRECTIONAL); |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 819 | if (dma_mapping_error(bus(trans)->dev, phys_addr)) { |
| 820 | iwlagn_unmap_tfd(trans, out_meta, |
Johannes Berg | e815407 | 2011-06-27 07:54:49 -0700 | [diff] [blame] | 821 | &txq->tfds[q->write_ptr], |
John W. Linville | 3be3fdb | 2011-06-28 13:53:32 -0400 | [diff] [blame] | 822 | DMA_BIDIRECTIONAL); |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 823 | idx = -ENOMEM; |
| 824 | goto out; |
| 825 | } |
| 826 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 827 | iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr, |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 828 | cmd->len[i], 0); |
| 829 | #ifdef CONFIG_IWLWIFI_DEVICE_TRACING |
| 830 | trace_bufs[trace_idx] = cmd->data[i]; |
| 831 | trace_lens[trace_idx] = cmd->len[i]; |
| 832 | trace_idx++; |
| 833 | #endif |
| 834 | } |
Reinette Chatre | df833b1 | 2009-04-21 10:55:48 -0700 | [diff] [blame] | 835 | |
Emmanuel Grumbach | afaf6b5 | 2011-07-08 08:46:09 -0700 | [diff] [blame] | 836 | out_meta->flags = cmd->flags; |
Johannes Berg | 2c46f72 | 2011-04-28 07:27:10 -0700 | [diff] [blame] | 837 | |
| 838 | txq->need_update = 1; |
| 839 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 840 | /* check that tracing gets all possible blocks */ |
| 841 | BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3); |
| 842 | #ifdef CONFIG_IWLWIFI_DEVICE_TRACING |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 843 | trace_iwlwifi_dev_hcmd(priv(trans), cmd->flags, |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 844 | trace_bufs[0], trace_lens[0], |
| 845 | trace_bufs[1], trace_lens[1], |
| 846 | trace_bufs[2], trace_lens[2]); |
| 847 | #endif |
Reinette Chatre | df833b1 | 2009-04-21 10:55:48 -0700 | [diff] [blame] | 848 | |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 849 | /* Increment and update queue's write index */ |
| 850 | q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd); |
Emmanuel Grumbach | fd65693 | 2011-08-25 23:11:19 -0700 | [diff] [blame] | 851 | iwl_txq_update_write_ptr(trans, txq); |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 852 | |
Johannes Berg | 2c46f72 | 2011-04-28 07:27:10 -0700 | [diff] [blame] | 853 | out: |
Emmanuel Grumbach | 7201247 | 2011-08-25 23:11:07 -0700 | [diff] [blame] | 854 | spin_unlock_irqrestore(&trans->hcmd_lock, flags); |
Abhijeet Kolekar | 7bfedc5 | 2010-02-03 13:47:56 -0800 | [diff] [blame] | 855 | return idx; |
Tomas Winkler | fd4abac | 2008-05-15 13:54:07 +0800 | [diff] [blame] | 856 | } |
| 857 | |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 858 | /** |
| 859 | * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd |
| 860 | * |
| 861 | * When FW advances 'R' index, all entries between old and new 'R' index |
| 862 | * need to be reclaimed. As result, some free space forms. If there is |
| 863 | * enough free space (> low mark), wake the stack that feeds us. |
| 864 | */ |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 865 | static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id, |
| 866 | int idx) |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 867 | { |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 868 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 869 | struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id]; |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 870 | struct iwl_queue *q = &txq->q; |
| 871 | int nfreed = 0; |
| 872 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 873 | if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) { |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 874 | IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), " |
Daniel Halperin | 2e5d04d | 2011-05-27 08:40:28 -0700 | [diff] [blame] | 875 | "index %d is out of range [0-%d] %d %d.\n", __func__, |
| 876 | txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 877 | return; |
| 878 | } |
| 879 | |
Tomas Winkler | 499b188 | 2008-10-14 12:32:48 -0700 | [diff] [blame] | 880 | for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx; |
| 881 | q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) { |
| 882 | |
| 883 | if (nfreed++ > 0) { |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 884 | IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx, |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 885 | q->write_ptr, q->read_ptr); |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 886 | iwlagn_fw_error(priv(trans), false); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 887 | } |
Gregory Greenman | da99c4b | 2008-08-04 16:00:40 +0800 | [diff] [blame] | 888 | |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 889 | } |
| 890 | } |
| 891 | |
| 892 | /** |
| 893 | * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them |
| 894 | * @rxb: Rx buffer to reclaim |
Emmanuel Grumbach | 247c61d | 2011-09-20 15:37:23 -0700 | [diff] [blame^] | 895 | * @handler_status: return value of the handler of the command |
| 896 | * (put in setup_rx_handlers) |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 897 | * |
| 898 | * If an Rx buffer has an async callback associated with it the callback |
| 899 | * will be executed. The attached skb (if present) will only be freed |
| 900 | * if the callback returns 1 |
| 901 | */ |
Emmanuel Grumbach | 247c61d | 2011-09-20 15:37:23 -0700 | [diff] [blame^] | 902 | void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_mem_buffer *rxb, |
| 903 | int handler_status) |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 904 | { |
Zhu Yi | 2f30122 | 2009-10-09 17:19:45 +0800 | [diff] [blame] | 905 | struct iwl_rx_packet *pkt = rxb_addr(rxb); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 906 | u16 sequence = le16_to_cpu(pkt->hdr.sequence); |
| 907 | int txq_id = SEQ_TO_QUEUE(sequence); |
| 908 | int index = SEQ_TO_INDEX(sequence); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 909 | int cmd_index; |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 910 | struct iwl_device_cmd *cmd; |
| 911 | struct iwl_cmd_meta *meta; |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 912 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 913 | struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue]; |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 914 | unsigned long flags; |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 915 | |
| 916 | /* If a Tx command is being handled and it isn't in the actual |
| 917 | * command queue then there a command routing bug has been introduced |
| 918 | * in the queue management code. */ |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 919 | if (WARN(txq_id != trans->shrd->cmd_queue, |
Johannes Berg | 13bb948 | 2010-08-23 10:46:33 +0200 | [diff] [blame] | 920 | "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n", |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 921 | txq_id, trans->shrd->cmd_queue, sequence, |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 922 | trans_pcie->txq[trans->shrd->cmd_queue].q.read_ptr, |
| 923 | trans_pcie->txq[trans->shrd->cmd_queue].q.write_ptr)) { |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 924 | iwl_print_hex_error(trans, pkt, 32); |
Johannes Berg | 55d6a3c | 2008-09-23 19:18:43 +0200 | [diff] [blame] | 925 | return; |
Winkler, Tomas | 01ef9323 | 2008-11-07 09:58:45 -0800 | [diff] [blame] | 926 | } |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 927 | |
Johannes Berg | 4ce7cc2 | 2011-05-13 11:57:40 -0700 | [diff] [blame] | 928 | cmd_index = get_cmd_index(&txq->q, index); |
Zhu Yi | dd48744 | 2010-03-22 02:28:41 -0700 | [diff] [blame] | 929 | cmd = txq->cmd[cmd_index]; |
| 930 | meta = &txq->meta[cmd_index]; |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 931 | |
John W. Linville | 4d8b614 | 2011-09-20 14:11:55 -0400 | [diff] [blame] | 932 | txq->time_stamp = jiffies; |
| 933 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 934 | iwlagn_unmap_tfd(trans, meta, &txq->tfds[index], |
| 935 | DMA_BIDIRECTIONAL); |
Reinette Chatre | c33de62 | 2009-10-30 14:36:10 -0700 | [diff] [blame] | 936 | |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 937 | /* Input error checking is done when commands are added to queue. */ |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 938 | if (meta->flags & CMD_WANT_SKB) { |
Zhu Yi | 2f30122 | 2009-10-09 17:19:45 +0800 | [diff] [blame] | 939 | meta->source->reply_page = (unsigned long)rxb_addr(rxb); |
Emmanuel Grumbach | 247c61d | 2011-09-20 15:37:23 -0700 | [diff] [blame^] | 940 | meta->source->handler_status = handler_status; |
Zhu Yi | 2f30122 | 2009-10-09 17:19:45 +0800 | [diff] [blame] | 941 | rxb->page = NULL; |
Emmanuel Grumbach | 247c61d | 2011-09-20 15:37:23 -0700 | [diff] [blame^] | 942 | } |
Stanislaw Gruszka | 2624e96 | 2011-04-20 16:02:58 +0200 | [diff] [blame] | 943 | |
Emmanuel Grumbach | 7201247 | 2011-08-25 23:11:07 -0700 | [diff] [blame] | 944 | spin_lock_irqsave(&trans->hcmd_lock, flags); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 945 | |
Emmanuel Grumbach | 3e10cae | 2011-09-06 09:31:18 -0700 | [diff] [blame] | 946 | iwl_hcmd_queue_reclaim(trans, txq_id, index); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 947 | |
Johannes Berg | c2acea8 | 2009-07-24 11:13:05 -0700 | [diff] [blame] | 948 | if (!(meta->flags & CMD_ASYNC)) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 949 | clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status); |
| 950 | IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n", |
Reinette Chatre | d2dfe6d | 2010-02-18 22:03:04 -0800 | [diff] [blame] | 951 | get_cmd_string(cmd->hdr.cmd)); |
Johannes Berg | effd4d9 | 2011-09-15 11:46:52 -0700 | [diff] [blame] | 952 | wake_up(&trans->shrd->wait_command_queue); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 953 | } |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 954 | |
Zhu Yi | dd48744 | 2010-03-22 02:28:41 -0700 | [diff] [blame] | 955 | meta->flags = 0; |
Stanislaw Gruszka | 3598e17 | 2011-03-31 17:36:26 +0200 | [diff] [blame] | 956 | |
Emmanuel Grumbach | 7201247 | 2011-08-25 23:11:07 -0700 | [diff] [blame] | 957 | spin_unlock_irqrestore(&trans->hcmd_lock, flags); |
Tomas Winkler | 17b8892 | 2008-05-29 16:35:12 +0800 | [diff] [blame] | 958 | } |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 959 | |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 960 | #define HOST_COMPLETE_TIMEOUT (2 * HZ) |
| 961 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 962 | static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 963 | { |
| 964 | int ret; |
| 965 | |
| 966 | /* An asynchronous command can not expect an SKB to be set. */ |
| 967 | if (WARN_ON(cmd->flags & CMD_WANT_SKB)) |
| 968 | return -EINVAL; |
| 969 | |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 970 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 971 | if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status)) |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 972 | return -EBUSY; |
| 973 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 974 | ret = iwl_enqueue_hcmd(trans, cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 975 | if (ret < 0) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 976 | IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 977 | get_cmd_string(cmd->id), ret); |
| 978 | return ret; |
| 979 | } |
| 980 | return 0; |
| 981 | } |
| 982 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 983 | static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 984 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 985 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 986 | int cmd_idx; |
| 987 | int ret; |
| 988 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 989 | lockdep_assert_held(&trans->shrd->mutex); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 990 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 991 | IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 992 | get_cmd_string(cmd->id)); |
| 993 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 994 | set_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status); |
| 995 | IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 996 | get_cmd_string(cmd->id)); |
| 997 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 998 | cmd_idx = iwl_enqueue_hcmd(trans, cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 999 | if (cmd_idx < 0) { |
| 1000 | ret = cmd_idx; |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1001 | clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status); |
| 1002 | IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1003 | get_cmd_string(cmd->id), ret); |
| 1004 | return ret; |
| 1005 | } |
| 1006 | |
Johannes Berg | effd4d9 | 2011-09-15 11:46:52 -0700 | [diff] [blame] | 1007 | ret = wait_event_timeout(trans->shrd->wait_command_queue, |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1008 | !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status), |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1009 | HOST_COMPLETE_TIMEOUT); |
| 1010 | if (!ret) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1011 | if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) { |
| 1012 | IWL_ERR(trans, |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1013 | "Error sending %s: time out after %dms.\n", |
| 1014 | get_cmd_string(cmd->id), |
| 1015 | jiffies_to_msecs(HOST_COMPLETE_TIMEOUT)); |
| 1016 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1017 | clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status); |
| 1018 | IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command" |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1019 | "%s\n", get_cmd_string(cmd->id)); |
| 1020 | ret = -ETIMEDOUT; |
| 1021 | goto cancel; |
| 1022 | } |
| 1023 | } |
| 1024 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1025 | if (test_bit(STATUS_RF_KILL_HW, &trans->shrd->status)) { |
| 1026 | IWL_ERR(trans, "Command %s aborted: RF KILL Switch\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1027 | get_cmd_string(cmd->id)); |
| 1028 | ret = -ECANCELED; |
| 1029 | goto fail; |
| 1030 | } |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1031 | if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) { |
| 1032 | IWL_ERR(trans, "Command %s failed: FW Error\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1033 | get_cmd_string(cmd->id)); |
| 1034 | ret = -EIO; |
| 1035 | goto fail; |
| 1036 | } |
| 1037 | if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1038 | IWL_ERR(trans, "Error: Response NULL in '%s'\n", |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1039 | get_cmd_string(cmd->id)); |
| 1040 | ret = -EIO; |
| 1041 | goto cancel; |
| 1042 | } |
| 1043 | |
| 1044 | return 0; |
| 1045 | |
| 1046 | cancel: |
| 1047 | if (cmd->flags & CMD_WANT_SKB) { |
| 1048 | /* |
| 1049 | * Cancel the CMD_WANT_SKB flag for the cmd in the |
| 1050 | * TX cmd queue. Otherwise in case the cmd comes |
| 1051 | * in later, it will possibly set an invalid |
| 1052 | * address (cmd->meta.source). |
| 1053 | */ |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1054 | trans_pcie->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &= |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1055 | ~CMD_WANT_SKB; |
| 1056 | } |
| 1057 | fail: |
| 1058 | if (cmd->reply_page) { |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1059 | iwl_free_pages(trans->shrd, cmd->reply_page); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1060 | cmd->reply_page = 0; |
| 1061 | } |
| 1062 | |
| 1063 | return ret; |
| 1064 | } |
| 1065 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1066 | int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1067 | { |
| 1068 | if (cmd->flags & CMD_ASYNC) |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1069 | return iwl_send_cmd_async(trans, cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1070 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1071 | return iwl_send_cmd_sync(trans, cmd); |
Emmanuel Grumbach | 253a634 | 2011-07-11 07:39:46 -0700 | [diff] [blame] | 1072 | } |
| 1073 | |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1074 | /* Frees buffers until index _not_ inclusive */ |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1075 | int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index, |
| 1076 | struct sk_buff_head *skbs) |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1077 | { |
Emmanuel Grumbach | 8ad71be | 2011-08-25 23:11:32 -0700 | [diff] [blame] | 1078 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
| 1079 | struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id]; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1080 | struct iwl_queue *q = &txq->q; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1081 | int last_to_free; |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1082 | int freed = 0; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1083 | |
Emmanuel Grumbach | 39644e9 | 2011-09-15 11:46:29 -0700 | [diff] [blame] | 1084 | /* This function is not meant to release cmd queue*/ |
| 1085 | if (WARN_ON(txq_id == trans->shrd->cmd_queue)) |
| 1086 | return 0; |
| 1087 | |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1088 | /*Since we free until index _not_ inclusive, the one before index is |
| 1089 | * the last we will free. This one must be used */ |
| 1090 | last_to_free = iwl_queue_dec_wrap(index, q->n_bd); |
| 1091 | |
| 1092 | if ((index >= q->n_bd) || |
| 1093 | (iwl_queue_used(q, last_to_free) == 0)) { |
| 1094 | IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), " |
| 1095 | "last_to_free %d is out of range [0-%d] %d %d.\n", |
| 1096 | __func__, txq_id, last_to_free, q->n_bd, |
| 1097 | q->write_ptr, q->read_ptr); |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1098 | return 0; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1099 | } |
| 1100 | |
| 1101 | IWL_DEBUG_TX_REPLY(trans, "reclaim: [%d, %d, %d]\n", txq_id, |
| 1102 | q->read_ptr, index); |
| 1103 | |
| 1104 | if (WARN_ON(!skb_queue_empty(skbs))) |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1105 | return 0; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1106 | |
| 1107 | for (; |
| 1108 | q->read_ptr != index; |
| 1109 | q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) { |
| 1110 | |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 1111 | if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL)) |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1112 | continue; |
| 1113 | |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 1114 | __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]); |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1115 | |
Emmanuel Grumbach | 2c45229 | 2011-08-25 23:11:21 -0700 | [diff] [blame] | 1116 | txq->skbs[txq->q.read_ptr] = NULL; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1117 | |
Emmanuel Grumbach | 6d8f6ee | 2011-08-25 23:11:06 -0700 | [diff] [blame] | 1118 | iwlagn_txq_inval_byte_cnt_tbl(trans, txq); |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1119 | |
Emmanuel Grumbach | 39644e9 | 2011-09-15 11:46:29 -0700 | [diff] [blame] | 1120 | iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE); |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1121 | freed++; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1122 | } |
Emmanuel Grumbach | 464021f | 2011-08-25 23:11:26 -0700 | [diff] [blame] | 1123 | return freed; |
Emmanuel Grumbach | a0eaad7 | 2011-08-25 23:11:00 -0700 | [diff] [blame] | 1124 | } |