blob: 3675e31473e31aaa8defbd6115b18235f6a89fb8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell Kingd84b4712006-08-21 19:23:38 +01002 * linux/arch/arm/mm/context.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2002-2003 Deep Blue Solutions Ltd, all rights reserved.
Will Deaconb5466f82012-06-15 14:47:31 +01005 * Copyright (C) 2012 ARM Limited
6 *
7 * Author: Will Deacon <will.deacon@arm.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/init.h>
14#include <linux/sched.h>
15#include <linux/mm.h>
Catalin Marinas11805bc2010-01-26 19:09:42 +010016#include <linux/smp.h>
17#include <linux/percpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <asm/mmu_context.h>
Will Deaconb5466f82012-06-15 14:47:31 +010020#include <asm/smp_plat.h>
Will Deacon575320d2012-07-06 15:43:03 +010021#include <asm/thread_notify.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/tlbflush.h>
Cyril Chemparathy1fc84ae2012-07-16 17:20:17 -040023#include <asm/proc-fns.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
Will Deaconb5466f82012-06-15 14:47:31 +010025/*
26 * On ARMv6, we have the following structure in the Context ID:
27 *
28 * 31 7 0
29 * +-------------------------+-----------+
30 * | process ID | ASID |
31 * +-------------------------+-----------+
32 * | context ID |
33 * +-------------------------------------+
34 *
35 * The ASID is used to tag entries in the CPU caches and TLBs.
36 * The context ID is used by debuggers and trace logic, and
37 * should be unique within all running processes.
Ben Dooks9520a5b2013-02-11 12:25:06 +010038 *
39 * In big endian operation, the two 32 bit words are swapped if accesed by
40 * non 64-bit operations.
Will Deaconb5466f82012-06-15 14:47:31 +010041 */
42#define ASID_FIRST_VERSION (1ULL << ASID_BITS)
Will Deaconbf51bb82012-08-01 14:57:49 +010043#define NUM_USER_ASIDS (ASID_FIRST_VERSION - 1)
44
45#define ASID_TO_IDX(asid) ((asid & ~ASID_MASK) - 1)
46#define IDX_TO_ASID(idx) ((idx + 1) & ~ASID_MASK)
Will Deaconb5466f82012-06-15 14:47:31 +010047
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050048static DEFINE_RAW_SPINLOCK(cpu_asid_lock);
Will Deaconbf51bb82012-08-01 14:57:49 +010049static atomic64_t asid_generation = ATOMIC64_INIT(ASID_FIRST_VERSION);
50static DECLARE_BITMAP(asid_map, NUM_USER_ASIDS);
Will Deaconb5466f82012-06-15 14:47:31 +010051
Catalin Marinas93dc6882013-03-26 23:35:04 +010052DEFINE_PER_CPU(atomic64_t, active_asids);
Will Deaconb5466f82012-06-15 14:47:31 +010053static DEFINE_PER_CPU(u64, reserved_asids);
54static cpumask_t tlb_flush_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Catalin Marinas14d8c952011-11-22 17:30:31 +000056#ifdef CONFIG_ARM_LPAE
Will Deaconb5466f82012-06-15 14:47:31 +010057static void cpu_set_reserved_ttbr0(void)
Will Deacon3c5f7e72011-05-31 15:38:43 +010058{
Will Deacon3c5f7e72011-05-31 15:38:43 +010059 /*
60 * Set TTBR0 to swapper_pg_dir which contains only global entries. The
61 * ASID is set to 0.
62 */
Cyril Chemparathy1fc84ae2012-07-16 17:20:17 -040063 cpu_set_ttbr(0, __pa(swapper_pg_dir));
Will Deacon3c5f7e72011-05-31 15:38:43 +010064 isb();
Catalin Marinas14d8c952011-11-22 17:30:31 +000065}
66#else
Will Deaconb5466f82012-06-15 14:47:31 +010067static void cpu_set_reserved_ttbr0(void)
Will Deacon3c5f7e72011-05-31 15:38:43 +010068{
69 u32 ttb;
70 /* Copy TTBR1 into TTBR0 */
71 asm volatile(
72 " mrc p15, 0, %0, c2, c0, 1 @ read TTBR1\n"
73 " mcr p15, 0, %0, c2, c0, 0 @ set TTBR0\n"
74 : "=r" (ttb));
75 isb();
76}
Catalin Marinas14d8c952011-11-22 17:30:31 +000077#endif
78
Will Deacon575320d2012-07-06 15:43:03 +010079#ifdef CONFIG_PID_IN_CONTEXTIDR
80static int contextidr_notifier(struct notifier_block *unused, unsigned long cmd,
81 void *t)
82{
83 u32 contextidr;
84 pid_t pid;
85 struct thread_info *thread = t;
86
87 if (cmd != THREAD_NOTIFY_SWITCH)
88 return NOTIFY_DONE;
89
90 pid = task_pid_nr(thread->task) << ASID_BITS;
91 asm volatile(
92 " mrc p15, 0, %0, c13, c0, 1\n"
Will Deaconae3790b2012-08-24 15:21:52 +010093 " and %0, %0, %2\n"
94 " orr %0, %0, %1\n"
95 " mcr p15, 0, %0, c13, c0, 1\n"
Will Deacon575320d2012-07-06 15:43:03 +010096 : "=r" (contextidr), "+r" (pid)
Will Deaconae3790b2012-08-24 15:21:52 +010097 : "I" (~ASID_MASK));
Will Deacon575320d2012-07-06 15:43:03 +010098 isb();
99
100 return NOTIFY_OK;
101}
102
103static struct notifier_block contextidr_notifier_block = {
104 .notifier_call = contextidr_notifier,
105};
106
107static int __init contextidr_notifier_init(void)
108{
109 return thread_register_notifier(&contextidr_notifier_block);
110}
111arch_initcall(contextidr_notifier_init);
112#endif
113
Will Deaconb5466f82012-06-15 14:47:31 +0100114static void flush_context(unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115{
Will Deaconb5466f82012-06-15 14:47:31 +0100116 int i;
Will Deaconbf51bb82012-08-01 14:57:49 +0100117 u64 asid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
Will Deaconbf51bb82012-08-01 14:57:49 +0100119 /* Update the list of reserved ASIDs and the ASID bitmap. */
120 bitmap_clear(asid_map, 0, NUM_USER_ASIDS);
121 for_each_possible_cpu(i) {
122 if (i == cpu) {
123 asid = 0;
124 } else {
125 asid = atomic64_xchg(&per_cpu(active_asids, i), 0);
126 __set_bit(ASID_TO_IDX(asid), asid_map);
127 }
128 per_cpu(reserved_asids, i) = asid;
129 }
Will Deaconb5466f82012-06-15 14:47:31 +0100130
131 /* Queue a TLB invalidate and flush the I-cache if necessary. */
132 if (!tlb_ops_need_broadcast())
133 cpumask_set_cpu(cpu, &tlb_flush_pending);
134 else
135 cpumask_setall(&tlb_flush_pending);
136
137 if (icache_is_vivt_asid_tagged())
Catalin Marinas11805bc2010-01-26 19:09:42 +0100138 __flush_icache_all();
Catalin Marinas11805bc2010-01-26 19:09:42 +0100139}
140
Will Deaconbf51bb82012-08-01 14:57:49 +0100141static int is_reserved_asid(u64 asid)
Catalin Marinas11805bc2010-01-26 19:09:42 +0100142{
Will Deaconb5466f82012-06-15 14:47:31 +0100143 int cpu;
144 for_each_possible_cpu(cpu)
Will Deaconbf51bb82012-08-01 14:57:49 +0100145 if (per_cpu(reserved_asids, cpu) == asid)
Will Deaconb5466f82012-06-15 14:47:31 +0100146 return 1;
147 return 0;
148}
Catalin Marinas11805bc2010-01-26 19:09:42 +0100149
Will Deacon8a4e3a92013-02-28 17:47:36 +0100150static u64 new_context(struct mm_struct *mm, unsigned int cpu)
Will Deaconb5466f82012-06-15 14:47:31 +0100151{
Will Deacon8a4e3a92013-02-28 17:47:36 +0100152 u64 asid = atomic64_read(&mm->context.id);
Will Deaconbf51bb82012-08-01 14:57:49 +0100153 u64 generation = atomic64_read(&asid_generation);
Will Deaconb5466f82012-06-15 14:47:31 +0100154
Will Deaconbf51bb82012-08-01 14:57:49 +0100155 if (asid != 0 && is_reserved_asid(asid)) {
Catalin Marinas11805bc2010-01-26 19:09:42 +0100156 /*
Will Deaconb5466f82012-06-15 14:47:31 +0100157 * Our current ASID was active during a rollover, we can
158 * continue to use it and this was just a false alarm.
Catalin Marinas11805bc2010-01-26 19:09:42 +0100159 */
Will Deaconbf51bb82012-08-01 14:57:49 +0100160 asid = generation | (asid & ~ASID_MASK);
Will Deaconb5466f82012-06-15 14:47:31 +0100161 } else {
162 /*
163 * Allocate a free ASID. If we can't find one, take a
164 * note of the currently active ASIDs and mark the TLBs
165 * as requiring flushes.
166 */
Will Deaconbf51bb82012-08-01 14:57:49 +0100167 asid = find_first_zero_bit(asid_map, NUM_USER_ASIDS);
168 if (asid == NUM_USER_ASIDS) {
169 generation = atomic64_add_return(ASID_FIRST_VERSION,
170 &asid_generation);
171 flush_context(cpu);
172 asid = find_first_zero_bit(asid_map, NUM_USER_ASIDS);
173 }
174 __set_bit(asid, asid_map);
175 asid = generation | IDX_TO_ASID(asid);
Catalin Marinas11805bc2010-01-26 19:09:42 +0100176 cpumask_clear(mm_cpumask(mm));
177 }
Catalin Marinas11805bc2010-01-26 19:09:42 +0100178
Will Deacon8a4e3a92013-02-28 17:47:36 +0100179 return asid;
Catalin Marinas11805bc2010-01-26 19:09:42 +0100180}
181
Will Deaconb5466f82012-06-15 14:47:31 +0100182void check_and_switch_context(struct mm_struct *mm, struct task_struct *tsk)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183{
Will Deaconb5466f82012-06-15 14:47:31 +0100184 unsigned long flags;
185 unsigned int cpu = smp_processor_id();
Will Deacon8a4e3a92013-02-28 17:47:36 +0100186 u64 asid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
Nicolas Pitre3e996752012-11-25 03:24:32 +0100188 if (unlikely(mm->context.vmalloc_seq != init_mm.context.vmalloc_seq))
189 __check_vmalloc_seq(mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
191 /*
Will Deaconb5466f82012-06-15 14:47:31 +0100192 * Required during context switch to avoid speculative page table
193 * walking with the wrong TTBR.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 */
Will Deaconb5466f82012-06-15 14:47:31 +0100195 cpu_set_reserved_ttbr0();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
Will Deacon8a4e3a92013-02-28 17:47:36 +0100197 asid = atomic64_read(&mm->context.id);
198 if (!((asid ^ atomic64_read(&asid_generation)) >> ASID_BITS)
199 && atomic64_xchg(&per_cpu(active_asids, cpu), asid))
Will Deacon4b883162012-07-27 12:31:35 +0100200 goto switch_mm_fastpath;
201
Will Deaconb5466f82012-06-15 14:47:31 +0100202 raw_spin_lock_irqsave(&cpu_asid_lock, flags);
203 /* Check that our ASID belongs to the current generation. */
Will Deacon8a4e3a92013-02-28 17:47:36 +0100204 asid = atomic64_read(&mm->context.id);
205 if ((asid ^ atomic64_read(&asid_generation)) >> ASID_BITS) {
206 asid = new_context(mm, cpu);
207 atomic64_set(&mm->context.id, asid);
208 }
Will Deaconb5466f82012-06-15 14:47:31 +0100209
Will Deacon89c7e4b2013-02-28 17:48:40 +0100210 if (cpumask_test_and_clear_cpu(cpu, &tlb_flush_pending)) {
211 local_flush_bp_all();
Will Deaconb5466f82012-06-15 14:47:31 +0100212 local_flush_tlb_all();
Catalin Marinas93dc6882013-03-26 23:35:04 +0100213 dummy_flush_tlb_a15_erratum();
Will Deacon89c7e4b2013-02-28 17:48:40 +0100214 }
Will Deacon37f47e32013-02-28 17:47:20 +0100215
Will Deacon8a4e3a92013-02-28 17:47:36 +0100216 atomic64_set(&per_cpu(active_asids, cpu), asid);
Will Deacon37f47e32013-02-28 17:47:20 +0100217 cpumask_set_cpu(cpu, mm_cpumask(mm));
Will Deaconb5466f82012-06-15 14:47:31 +0100218 raw_spin_unlock_irqrestore(&cpu_asid_lock, flags);
219
Will Deacon4b883162012-07-27 12:31:35 +0100220switch_mm_fastpath:
Will Deaconb5466f82012-06-15 14:47:31 +0100221 cpu_switch_mm(mm->pgd, mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222}