Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Russell King | d84b471 | 2006-08-21 19:23:38 +0100 | [diff] [blame] | 2 | * linux/arch/arm/mm/context.c |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2002-2003 Deep Blue Solutions Ltd, all rights reserved. |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 5 | * Copyright (C) 2012 ARM Limited |
| 6 | * |
| 7 | * Author: Will Deacon <will.deacon@arm.com> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | */ |
| 13 | #include <linux/init.h> |
| 14 | #include <linux/sched.h> |
| 15 | #include <linux/mm.h> |
Catalin Marinas | 11805bc | 2010-01-26 19:09:42 +0100 | [diff] [blame] | 16 | #include <linux/smp.h> |
| 17 | #include <linux/percpu.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | |
| 19 | #include <asm/mmu_context.h> |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 20 | #include <asm/smp_plat.h> |
Will Deacon | 575320d | 2012-07-06 15:43:03 +0100 | [diff] [blame] | 21 | #include <asm/thread_notify.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | #include <asm/tlbflush.h> |
Cyril Chemparathy | 1fc84ae | 2012-07-16 17:20:17 -0400 | [diff] [blame^] | 23 | #include <asm/proc-fns.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 25 | /* |
| 26 | * On ARMv6, we have the following structure in the Context ID: |
| 27 | * |
| 28 | * 31 7 0 |
| 29 | * +-------------------------+-----------+ |
| 30 | * | process ID | ASID | |
| 31 | * +-------------------------+-----------+ |
| 32 | * | context ID | |
| 33 | * +-------------------------------------+ |
| 34 | * |
| 35 | * The ASID is used to tag entries in the CPU caches and TLBs. |
| 36 | * The context ID is used by debuggers and trace logic, and |
| 37 | * should be unique within all running processes. |
Ben Dooks | 9520a5b | 2013-02-11 12:25:06 +0100 | [diff] [blame] | 38 | * |
| 39 | * In big endian operation, the two 32 bit words are swapped if accesed by |
| 40 | * non 64-bit operations. |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 41 | */ |
| 42 | #define ASID_FIRST_VERSION (1ULL << ASID_BITS) |
Will Deacon | bf51bb8 | 2012-08-01 14:57:49 +0100 | [diff] [blame] | 43 | #define NUM_USER_ASIDS (ASID_FIRST_VERSION - 1) |
| 44 | |
| 45 | #define ASID_TO_IDX(asid) ((asid & ~ASID_MASK) - 1) |
| 46 | #define IDX_TO_ASID(idx) ((idx + 1) & ~ASID_MASK) |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 47 | |
Thomas Gleixner | bd31b85 | 2009-07-03 08:44:46 -0500 | [diff] [blame] | 48 | static DEFINE_RAW_SPINLOCK(cpu_asid_lock); |
Will Deacon | bf51bb8 | 2012-08-01 14:57:49 +0100 | [diff] [blame] | 49 | static atomic64_t asid_generation = ATOMIC64_INIT(ASID_FIRST_VERSION); |
| 50 | static DECLARE_BITMAP(asid_map, NUM_USER_ASIDS); |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 51 | |
Catalin Marinas | 93dc688 | 2013-03-26 23:35:04 +0100 | [diff] [blame] | 52 | DEFINE_PER_CPU(atomic64_t, active_asids); |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 53 | static DEFINE_PER_CPU(u64, reserved_asids); |
| 54 | static cpumask_t tlb_flush_pending; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 55 | |
Catalin Marinas | 14d8c95 | 2011-11-22 17:30:31 +0000 | [diff] [blame] | 56 | #ifdef CONFIG_ARM_LPAE |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 57 | static void cpu_set_reserved_ttbr0(void) |
Will Deacon | 3c5f7e7 | 2011-05-31 15:38:43 +0100 | [diff] [blame] | 58 | { |
Will Deacon | 3c5f7e7 | 2011-05-31 15:38:43 +0100 | [diff] [blame] | 59 | /* |
| 60 | * Set TTBR0 to swapper_pg_dir which contains only global entries. The |
| 61 | * ASID is set to 0. |
| 62 | */ |
Cyril Chemparathy | 1fc84ae | 2012-07-16 17:20:17 -0400 | [diff] [blame^] | 63 | cpu_set_ttbr(0, __pa(swapper_pg_dir)); |
Will Deacon | 3c5f7e7 | 2011-05-31 15:38:43 +0100 | [diff] [blame] | 64 | isb(); |
Catalin Marinas | 14d8c95 | 2011-11-22 17:30:31 +0000 | [diff] [blame] | 65 | } |
| 66 | #else |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 67 | static void cpu_set_reserved_ttbr0(void) |
Will Deacon | 3c5f7e7 | 2011-05-31 15:38:43 +0100 | [diff] [blame] | 68 | { |
| 69 | u32 ttb; |
| 70 | /* Copy TTBR1 into TTBR0 */ |
| 71 | asm volatile( |
| 72 | " mrc p15, 0, %0, c2, c0, 1 @ read TTBR1\n" |
| 73 | " mcr p15, 0, %0, c2, c0, 0 @ set TTBR0\n" |
| 74 | : "=r" (ttb)); |
| 75 | isb(); |
| 76 | } |
Catalin Marinas | 14d8c95 | 2011-11-22 17:30:31 +0000 | [diff] [blame] | 77 | #endif |
| 78 | |
Will Deacon | 575320d | 2012-07-06 15:43:03 +0100 | [diff] [blame] | 79 | #ifdef CONFIG_PID_IN_CONTEXTIDR |
| 80 | static int contextidr_notifier(struct notifier_block *unused, unsigned long cmd, |
| 81 | void *t) |
| 82 | { |
| 83 | u32 contextidr; |
| 84 | pid_t pid; |
| 85 | struct thread_info *thread = t; |
| 86 | |
| 87 | if (cmd != THREAD_NOTIFY_SWITCH) |
| 88 | return NOTIFY_DONE; |
| 89 | |
| 90 | pid = task_pid_nr(thread->task) << ASID_BITS; |
| 91 | asm volatile( |
| 92 | " mrc p15, 0, %0, c13, c0, 1\n" |
Will Deacon | ae3790b | 2012-08-24 15:21:52 +0100 | [diff] [blame] | 93 | " and %0, %0, %2\n" |
| 94 | " orr %0, %0, %1\n" |
| 95 | " mcr p15, 0, %0, c13, c0, 1\n" |
Will Deacon | 575320d | 2012-07-06 15:43:03 +0100 | [diff] [blame] | 96 | : "=r" (contextidr), "+r" (pid) |
Will Deacon | ae3790b | 2012-08-24 15:21:52 +0100 | [diff] [blame] | 97 | : "I" (~ASID_MASK)); |
Will Deacon | 575320d | 2012-07-06 15:43:03 +0100 | [diff] [blame] | 98 | isb(); |
| 99 | |
| 100 | return NOTIFY_OK; |
| 101 | } |
| 102 | |
| 103 | static struct notifier_block contextidr_notifier_block = { |
| 104 | .notifier_call = contextidr_notifier, |
| 105 | }; |
| 106 | |
| 107 | static int __init contextidr_notifier_init(void) |
| 108 | { |
| 109 | return thread_register_notifier(&contextidr_notifier_block); |
| 110 | } |
| 111 | arch_initcall(contextidr_notifier_init); |
| 112 | #endif |
| 113 | |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 114 | static void flush_context(unsigned int cpu) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 115 | { |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 116 | int i; |
Will Deacon | bf51bb8 | 2012-08-01 14:57:49 +0100 | [diff] [blame] | 117 | u64 asid; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | |
Will Deacon | bf51bb8 | 2012-08-01 14:57:49 +0100 | [diff] [blame] | 119 | /* Update the list of reserved ASIDs and the ASID bitmap. */ |
| 120 | bitmap_clear(asid_map, 0, NUM_USER_ASIDS); |
| 121 | for_each_possible_cpu(i) { |
| 122 | if (i == cpu) { |
| 123 | asid = 0; |
| 124 | } else { |
| 125 | asid = atomic64_xchg(&per_cpu(active_asids, i), 0); |
| 126 | __set_bit(ASID_TO_IDX(asid), asid_map); |
| 127 | } |
| 128 | per_cpu(reserved_asids, i) = asid; |
| 129 | } |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 130 | |
| 131 | /* Queue a TLB invalidate and flush the I-cache if necessary. */ |
| 132 | if (!tlb_ops_need_broadcast()) |
| 133 | cpumask_set_cpu(cpu, &tlb_flush_pending); |
| 134 | else |
| 135 | cpumask_setall(&tlb_flush_pending); |
| 136 | |
| 137 | if (icache_is_vivt_asid_tagged()) |
Catalin Marinas | 11805bc | 2010-01-26 19:09:42 +0100 | [diff] [blame] | 138 | __flush_icache_all(); |
Catalin Marinas | 11805bc | 2010-01-26 19:09:42 +0100 | [diff] [blame] | 139 | } |
| 140 | |
Will Deacon | bf51bb8 | 2012-08-01 14:57:49 +0100 | [diff] [blame] | 141 | static int is_reserved_asid(u64 asid) |
Catalin Marinas | 11805bc | 2010-01-26 19:09:42 +0100 | [diff] [blame] | 142 | { |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 143 | int cpu; |
| 144 | for_each_possible_cpu(cpu) |
Will Deacon | bf51bb8 | 2012-08-01 14:57:49 +0100 | [diff] [blame] | 145 | if (per_cpu(reserved_asids, cpu) == asid) |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 146 | return 1; |
| 147 | return 0; |
| 148 | } |
Catalin Marinas | 11805bc | 2010-01-26 19:09:42 +0100 | [diff] [blame] | 149 | |
Will Deacon | 8a4e3a9 | 2013-02-28 17:47:36 +0100 | [diff] [blame] | 150 | static u64 new_context(struct mm_struct *mm, unsigned int cpu) |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 151 | { |
Will Deacon | 8a4e3a9 | 2013-02-28 17:47:36 +0100 | [diff] [blame] | 152 | u64 asid = atomic64_read(&mm->context.id); |
Will Deacon | bf51bb8 | 2012-08-01 14:57:49 +0100 | [diff] [blame] | 153 | u64 generation = atomic64_read(&asid_generation); |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 154 | |
Will Deacon | bf51bb8 | 2012-08-01 14:57:49 +0100 | [diff] [blame] | 155 | if (asid != 0 && is_reserved_asid(asid)) { |
Catalin Marinas | 11805bc | 2010-01-26 19:09:42 +0100 | [diff] [blame] | 156 | /* |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 157 | * Our current ASID was active during a rollover, we can |
| 158 | * continue to use it and this was just a false alarm. |
Catalin Marinas | 11805bc | 2010-01-26 19:09:42 +0100 | [diff] [blame] | 159 | */ |
Will Deacon | bf51bb8 | 2012-08-01 14:57:49 +0100 | [diff] [blame] | 160 | asid = generation | (asid & ~ASID_MASK); |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 161 | } else { |
| 162 | /* |
| 163 | * Allocate a free ASID. If we can't find one, take a |
| 164 | * note of the currently active ASIDs and mark the TLBs |
| 165 | * as requiring flushes. |
| 166 | */ |
Will Deacon | bf51bb8 | 2012-08-01 14:57:49 +0100 | [diff] [blame] | 167 | asid = find_first_zero_bit(asid_map, NUM_USER_ASIDS); |
| 168 | if (asid == NUM_USER_ASIDS) { |
| 169 | generation = atomic64_add_return(ASID_FIRST_VERSION, |
| 170 | &asid_generation); |
| 171 | flush_context(cpu); |
| 172 | asid = find_first_zero_bit(asid_map, NUM_USER_ASIDS); |
| 173 | } |
| 174 | __set_bit(asid, asid_map); |
| 175 | asid = generation | IDX_TO_ASID(asid); |
Catalin Marinas | 11805bc | 2010-01-26 19:09:42 +0100 | [diff] [blame] | 176 | cpumask_clear(mm_cpumask(mm)); |
| 177 | } |
Catalin Marinas | 11805bc | 2010-01-26 19:09:42 +0100 | [diff] [blame] | 178 | |
Will Deacon | 8a4e3a9 | 2013-02-28 17:47:36 +0100 | [diff] [blame] | 179 | return asid; |
Catalin Marinas | 11805bc | 2010-01-26 19:09:42 +0100 | [diff] [blame] | 180 | } |
| 181 | |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 182 | void check_and_switch_context(struct mm_struct *mm, struct task_struct *tsk) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 183 | { |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 184 | unsigned long flags; |
| 185 | unsigned int cpu = smp_processor_id(); |
Will Deacon | 8a4e3a9 | 2013-02-28 17:47:36 +0100 | [diff] [blame] | 186 | u64 asid; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 187 | |
Nicolas Pitre | 3e99675 | 2012-11-25 03:24:32 +0100 | [diff] [blame] | 188 | if (unlikely(mm->context.vmalloc_seq != init_mm.context.vmalloc_seq)) |
| 189 | __check_vmalloc_seq(mm); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 190 | |
| 191 | /* |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 192 | * Required during context switch to avoid speculative page table |
| 193 | * walking with the wrong TTBR. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 194 | */ |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 195 | cpu_set_reserved_ttbr0(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 196 | |
Will Deacon | 8a4e3a9 | 2013-02-28 17:47:36 +0100 | [diff] [blame] | 197 | asid = atomic64_read(&mm->context.id); |
| 198 | if (!((asid ^ atomic64_read(&asid_generation)) >> ASID_BITS) |
| 199 | && atomic64_xchg(&per_cpu(active_asids, cpu), asid)) |
Will Deacon | 4b88316 | 2012-07-27 12:31:35 +0100 | [diff] [blame] | 200 | goto switch_mm_fastpath; |
| 201 | |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 202 | raw_spin_lock_irqsave(&cpu_asid_lock, flags); |
| 203 | /* Check that our ASID belongs to the current generation. */ |
Will Deacon | 8a4e3a9 | 2013-02-28 17:47:36 +0100 | [diff] [blame] | 204 | asid = atomic64_read(&mm->context.id); |
| 205 | if ((asid ^ atomic64_read(&asid_generation)) >> ASID_BITS) { |
| 206 | asid = new_context(mm, cpu); |
| 207 | atomic64_set(&mm->context.id, asid); |
| 208 | } |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 209 | |
Will Deacon | 89c7e4b | 2013-02-28 17:48:40 +0100 | [diff] [blame] | 210 | if (cpumask_test_and_clear_cpu(cpu, &tlb_flush_pending)) { |
| 211 | local_flush_bp_all(); |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 212 | local_flush_tlb_all(); |
Catalin Marinas | 93dc688 | 2013-03-26 23:35:04 +0100 | [diff] [blame] | 213 | dummy_flush_tlb_a15_erratum(); |
Will Deacon | 89c7e4b | 2013-02-28 17:48:40 +0100 | [diff] [blame] | 214 | } |
Will Deacon | 37f47e3 | 2013-02-28 17:47:20 +0100 | [diff] [blame] | 215 | |
Will Deacon | 8a4e3a9 | 2013-02-28 17:47:36 +0100 | [diff] [blame] | 216 | atomic64_set(&per_cpu(active_asids, cpu), asid); |
Will Deacon | 37f47e3 | 2013-02-28 17:47:20 +0100 | [diff] [blame] | 217 | cpumask_set_cpu(cpu, mm_cpumask(mm)); |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 218 | raw_spin_unlock_irqrestore(&cpu_asid_lock, flags); |
| 219 | |
Will Deacon | 4b88316 | 2012-07-27 12:31:35 +0100 | [diff] [blame] | 220 | switch_mm_fastpath: |
Will Deacon | b5466f8 | 2012-06-15 14:47:31 +0100 | [diff] [blame] | 221 | cpu_switch_mm(mm->pgd, mm); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 222 | } |