blob: 17c6460ae35129de67bbb51be5a5e8ecff3efb28 [file] [log] [blame]
Clemens Ladisch3c57e892009-12-16 21:38:25 +01001/*
Wei Hu30b146d12013-08-23 13:14:03 -07002 * k10temp.c - AMD Family 10h/11h/12h/14h/15h/16h processor hardware monitoring
Clemens Ladisch3c57e892009-12-16 21:38:25 +01003 *
4 * Copyright (c) 2009 Clemens Ladisch <clemens@ladisch.de>
5 *
6 *
7 * This driver is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This driver is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
14 * See the GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this driver; if not, see <http://www.gnu.org/licenses/>.
18 */
19
20#include <linux/err.h>
21#include <linux/hwmon.h>
22#include <linux/hwmon-sysfs.h>
23#include <linux/init.h>
24#include <linux/module.h>
25#include <linux/pci.h>
Guenter Roeck3b031622018-05-04 13:01:33 -070026#include <asm/amd_nb.h>
Clemens Ladisch3c57e892009-12-16 21:38:25 +010027#include <asm/processor.h>
28
Andre Przywara9e581312011-05-25 20:43:31 +020029MODULE_DESCRIPTION("AMD Family 10h+ CPU core temperature monitor");
Clemens Ladisch3c57e892009-12-16 21:38:25 +010030MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
31MODULE_LICENSE("GPL");
32
33static bool force;
34module_param(force, bool, 0444);
35MODULE_PARM_DESC(force, "force loading on processors with erratum 319");
36
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050037/* Provide lock for writing to NB_SMU_IND_ADDR */
38static DEFINE_MUTEX(nb_smu_ind_mutex);
39
Guenter Roeckccaf63b2018-04-29 09:16:45 -070040#ifndef PCI_DEVICE_ID_AMD_15H_M70H_NB_F3
41#define PCI_DEVICE_ID_AMD_15H_M70H_NB_F3 0x15b3
42#endif
43
Guenter Roeck9af0a9a2017-09-04 18:33:53 -070044#ifndef PCI_DEVICE_ID_AMD_17H_DF_F3
45#define PCI_DEVICE_ID_AMD_17H_DF_F3 0x1463
46#endif
47
Guenter Roeck3b031622018-05-04 13:01:33 -070048#ifndef PCI_DEVICE_ID_AMD_17H_M10H_DF_F3
49#define PCI_DEVICE_ID_AMD_17H_M10H_DF_F3 0x15eb
Guenter Roeck877d8942018-04-24 08:59:45 -070050#endif
51
Clemens Ladischc5114a12010-01-10 20:52:34 +010052/* CPUID function 0x80000001, ebx */
53#define CPUID_PKGTYPE_MASK 0xf0000000
54#define CPUID_PKGTYPE_F 0x00000000
55#define CPUID_PKGTYPE_AM2R2_AM3 0x10000000
56
57/* DRAM controller (PCI function 2) */
58#define REG_DCT0_CONFIG_HIGH 0x094
59#define DDR3_MODE 0x00000100
60
61/* miscellaneous (PCI function 3) */
Clemens Ladisch3c57e892009-12-16 21:38:25 +010062#define REG_HARDWARE_THERMAL_CONTROL 0x64
63#define HTC_ENABLE 0x00000001
64
65#define REG_REPORTED_TEMPERATURE 0xa4
66
67#define REG_NORTHBRIDGE_CAPABILITIES 0xe8
68#define NB_CAP_HTC 0x00000400
69
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050070/*
Guenter Roeck40626a12018-04-29 08:08:24 -070071 * For F15h M60h and M70h, REG_HARDWARE_THERMAL_CONTROL
72 * and REG_REPORTED_TEMPERATURE have been moved to
73 * D0F0xBC_xD820_0C64 [Hardware Temperature Control]
74 * D0F0xBC_xD820_0CA4 [Reported Temperature Control]
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050075 */
Guenter Roeck40626a12018-04-29 08:08:24 -070076#define F15H_M60H_HARDWARE_TEMP_CTRL_OFFSET 0xd8200c64
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050077#define F15H_M60H_REPORTED_TEMP_CTRL_OFFSET 0xd8200ca4
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -050078
Guenter Roeck9af0a9a2017-09-04 18:33:53 -070079/* F17h M01h Access througn SMN */
80#define F17H_M01H_REPORTED_TEMP_CTRL_OFFSET 0x00059800
81
Guenter Roeck68546ab2017-09-04 18:33:53 -070082struct k10temp_data {
83 struct pci_dev *pdev;
Guenter Roeck40626a12018-04-29 08:08:24 -070084 void (*read_htcreg)(struct pci_dev *pdev, u32 *regval);
Guenter Roeck68546ab2017-09-04 18:33:53 -070085 void (*read_tempreg)(struct pci_dev *pdev, u32 *regval);
Guenter Roeck1b50b772017-09-04 18:33:53 -070086 int temp_offset;
Guenter Roeck1b597882018-04-24 06:55:55 -070087 u32 temp_adjust_mask;
Guenter Roeckf934c052018-04-26 12:22:29 -070088 bool show_tdie;
Guenter Roeck1b50b772017-09-04 18:33:53 -070089};
90
91struct tctl_offset {
92 u8 model;
93 char const *id;
94 int offset;
95};
96
97static const struct tctl_offset tctl_offset_table[] = {
Guenter Roeckab5ee242017-11-13 12:38:23 -080098 { 0x17, "AMD Ryzen 5 1600X", 20000 },
Guenter Roeck1b50b772017-09-04 18:33:53 -070099 { 0x17, "AMD Ryzen 7 1700X", 20000 },
100 { 0x17, "AMD Ryzen 7 1800X", 20000 },
Guenter Roeck1b597882018-04-24 06:55:55 -0700101 { 0x17, "AMD Ryzen 7 2700X", 10000 },
Guenter Roeck1b50b772017-09-04 18:33:53 -0700102 { 0x17, "AMD Ryzen Threadripper 1950X", 27000 },
103 { 0x17, "AMD Ryzen Threadripper 1920X", 27000 },
Guenter Roeck65096142018-01-19 06:38:03 -0800104 { 0x17, "AMD Ryzen Threadripper 1900X", 27000 },
Guenter Roeck1b50b772017-09-04 18:33:53 -0700105 { 0x17, "AMD Ryzen Threadripper 1950", 10000 },
106 { 0x17, "AMD Ryzen Threadripper 1920", 10000 },
107 { 0x17, "AMD Ryzen Threadripper 1910", 10000 },
Guenter Roeck68546ab2017-09-04 18:33:53 -0700108};
109
Guenter Roeck40626a12018-04-29 08:08:24 -0700110static void read_htcreg_pci(struct pci_dev *pdev, u32 *regval)
111{
112 pci_read_config_dword(pdev, REG_HARDWARE_THERMAL_CONTROL, regval);
113}
114
Guenter Roeck68546ab2017-09-04 18:33:53 -0700115static void read_tempreg_pci(struct pci_dev *pdev, u32 *regval)
116{
117 pci_read_config_dword(pdev, REG_REPORTED_TEMPERATURE, regval);
118}
119
120static void amd_nb_index_read(struct pci_dev *pdev, unsigned int devfn,
121 unsigned int base, int offset, u32 *val)
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500122{
123 mutex_lock(&nb_smu_ind_mutex);
124 pci_bus_write_config_dword(pdev->bus, devfn,
Guenter Roeck68546ab2017-09-04 18:33:53 -0700125 base, offset);
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500126 pci_bus_read_config_dword(pdev->bus, devfn,
Guenter Roeck68546ab2017-09-04 18:33:53 -0700127 base + 4, val);
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500128 mutex_unlock(&nb_smu_ind_mutex);
129}
130
Guenter Roeck40626a12018-04-29 08:08:24 -0700131static void read_htcreg_nb_f15(struct pci_dev *pdev, u32 *regval)
132{
133 amd_nb_index_read(pdev, PCI_DEVFN(0, 0), 0xb8,
134 F15H_M60H_HARDWARE_TEMP_CTRL_OFFSET, regval);
135}
136
Guenter Roeck68546ab2017-09-04 18:33:53 -0700137static void read_tempreg_nb_f15(struct pci_dev *pdev, u32 *regval)
138{
139 amd_nb_index_read(pdev, PCI_DEVFN(0, 0), 0xb8,
140 F15H_M60H_REPORTED_TEMP_CTRL_OFFSET, regval);
141}
142
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700143static void read_tempreg_nb_f17(struct pci_dev *pdev, u32 *regval)
144{
Guenter Roeck3b031622018-05-04 13:01:33 -0700145 amd_smn_read(amd_pci_dev_to_node_id(pdev),
146 F17H_M01H_REPORTED_TEMP_CTRL_OFFSET, regval);
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700147}
148
Colin Ian Kingfb8eefd2018-06-01 14:37:13 +0100149static unsigned int get_raw_temp(struct k10temp_data *data)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100150{
Guenter Roeck68546ab2017-09-04 18:33:53 -0700151 unsigned int temp;
Guenter Roeckf934c052018-04-26 12:22:29 -0700152 u32 regval;
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100153
Guenter Roeck68546ab2017-09-04 18:33:53 -0700154 data->read_tempreg(data->pdev, &regval);
155 temp = (regval >> 21) * 125;
Guenter Roeck1b597882018-04-24 06:55:55 -0700156 if (regval & data->temp_adjust_mask)
157 temp -= 49000;
Guenter Roeckf934c052018-04-26 12:22:29 -0700158 return temp;
159}
160
161static ssize_t temp1_input_show(struct device *dev,
162 struct device_attribute *attr, char *buf)
163{
164 struct k10temp_data *data = dev_get_drvdata(dev);
165 unsigned int temp = get_raw_temp(data);
166
Guenter Roeckaef17ca2018-02-07 17:49:39 -0800167 if (temp > data->temp_offset)
168 temp -= data->temp_offset;
169 else
170 temp = 0;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700171
172 return sprintf(buf, "%u\n", temp);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100173}
174
Guenter Roeckf934c052018-04-26 12:22:29 -0700175static ssize_t temp2_input_show(struct device *dev,
176 struct device_attribute *devattr, char *buf)
177{
178 struct k10temp_data *data = dev_get_drvdata(dev);
179 unsigned int temp = get_raw_temp(data);
180
181 return sprintf(buf, "%u\n", temp);
182}
183
184static ssize_t temp_label_show(struct device *dev,
185 struct device_attribute *devattr, char *buf)
186{
187 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
188
189 return sprintf(buf, "%s\n", attr->index ? "Tctl" : "Tdie");
190}
191
Julia Lawall0c36d722016-12-22 13:05:19 +0100192static ssize_t temp1_max_show(struct device *dev,
193 struct device_attribute *attr, char *buf)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100194{
195 return sprintf(buf, "%d\n", 70 * 1000);
196}
197
198static ssize_t show_temp_crit(struct device *dev,
199 struct device_attribute *devattr, char *buf)
200{
201 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
Guenter Roeck68546ab2017-09-04 18:33:53 -0700202 struct k10temp_data *data = dev_get_drvdata(dev);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100203 int show_hyst = attr->index;
204 u32 regval;
205 int value;
206
Guenter Roeck40626a12018-04-29 08:08:24 -0700207 data->read_htcreg(data->pdev, &regval);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100208 value = ((regval >> 16) & 0x7f) * 500 + 52000;
209 if (show_hyst)
210 value -= ((regval >> 24) & 0xf) * 500;
211 return sprintf(buf, "%d\n", value);
212}
213
Julia Lawall0c36d722016-12-22 13:05:19 +0100214static DEVICE_ATTR_RO(temp1_input);
215static DEVICE_ATTR_RO(temp1_max);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100216static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, show_temp_crit, NULL, 0);
217static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, show_temp_crit, NULL, 1);
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700218
Guenter Roeckf934c052018-04-26 12:22:29 -0700219static SENSOR_DEVICE_ATTR(temp1_label, 0444, temp_label_show, NULL, 0);
220static DEVICE_ATTR_RO(temp2_input);
221static SENSOR_DEVICE_ATTR(temp2_label, 0444, temp_label_show, NULL, 1);
222
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700223static umode_t k10temp_is_visible(struct kobject *kobj,
224 struct attribute *attr, int index)
225{
226 struct device *dev = container_of(kobj, struct device, kobj);
Guenter Roeck68546ab2017-09-04 18:33:53 -0700227 struct k10temp_data *data = dev_get_drvdata(dev);
228 struct pci_dev *pdev = data->pdev;
Guenter Roeckf934c052018-04-26 12:22:29 -0700229 u32 reg;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700230
Guenter Roeckf934c052018-04-26 12:22:29 -0700231 switch (index) {
232 case 0 ... 1: /* temp1_input, temp1_max */
233 default:
234 break;
235 case 2 ... 3: /* temp1_crit, temp1_crit_hyst */
Guenter Roeck40626a12018-04-29 08:08:24 -0700236 if (!data->read_htcreg)
237 return 0;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700238
239 pci_read_config_dword(pdev, REG_NORTHBRIDGE_CAPABILITIES,
Guenter Roeck40626a12018-04-29 08:08:24 -0700240 &reg);
241 if (!(reg & NB_CAP_HTC))
242 return 0;
243
244 data->read_htcreg(data->pdev, &reg);
245 if (!(reg & HTC_ENABLE))
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700246 return 0;
Guenter Roeckf934c052018-04-26 12:22:29 -0700247 break;
248 case 4 ... 6: /* temp1_label, temp2_input, temp2_label */
249 if (!data->show_tdie)
250 return 0;
251 break;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700252 }
253 return attr->mode;
254}
255
256static struct attribute *k10temp_attrs[] = {
257 &dev_attr_temp1_input.attr,
258 &dev_attr_temp1_max.attr,
259 &sensor_dev_attr_temp1_crit.dev_attr.attr,
260 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
Guenter Roeckf934c052018-04-26 12:22:29 -0700261 &sensor_dev_attr_temp1_label.dev_attr.attr,
262 &dev_attr_temp2_input.attr,
263 &sensor_dev_attr_temp2_label.dev_attr.attr,
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700264 NULL
265};
266
267static const struct attribute_group k10temp_group = {
268 .attrs = k10temp_attrs,
269 .is_visible = k10temp_is_visible,
270};
271__ATTRIBUTE_GROUPS(k10temp);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100272
Bill Pemberton6c931ae2012-11-19 13:22:35 -0500273static bool has_erratum_319(struct pci_dev *pdev)
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100274{
Clemens Ladischc5114a12010-01-10 20:52:34 +0100275 u32 pkg_type, reg_dram_cfg;
276
277 if (boot_cpu_data.x86 != 0x10)
278 return false;
279
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100280 /*
Clemens Ladischc5114a12010-01-10 20:52:34 +0100281 * Erratum 319: The thermal sensor of Socket F/AM2+ processors
282 * may be unreliable.
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100283 */
Clemens Ladischc5114a12010-01-10 20:52:34 +0100284 pkg_type = cpuid_ebx(0x80000001) & CPUID_PKGTYPE_MASK;
285 if (pkg_type == CPUID_PKGTYPE_F)
286 return true;
287 if (pkg_type != CPUID_PKGTYPE_AM2R2_AM3)
288 return false;
289
Jean Delvareeefc2d92010-06-20 09:22:31 +0200290 /* DDR3 memory implies socket AM3, which is good */
Clemens Ladischc5114a12010-01-10 20:52:34 +0100291 pci_bus_read_config_dword(pdev->bus,
292 PCI_DEVFN(PCI_SLOT(pdev->devfn), 2),
293 REG_DCT0_CONFIG_HIGH, &reg_dram_cfg);
Jean Delvareeefc2d92010-06-20 09:22:31 +0200294 if (reg_dram_cfg & DDR3_MODE)
295 return false;
296
297 /*
298 * Unfortunately it is possible to run a socket AM3 CPU with DDR2
299 * memory. We blacklist all the cores which do exist in socket AM2+
300 * format. It still isn't perfect, as RB-C2 cores exist in both AM2+
301 * and AM3 formats, but that's the best we can do.
302 */
303 return boot_cpu_data.x86_model < 4 ||
Jia Zhangb3991512018-01-01 09:52:10 +0800304 (boot_cpu_data.x86_model == 4 && boot_cpu_data.x86_stepping <= 2);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100305}
306
Bill Pemberton6c931ae2012-11-19 13:22:35 -0500307static int k10temp_probe(struct pci_dev *pdev,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100308 const struct pci_device_id *id)
309{
Clemens Ladischc5114a12010-01-10 20:52:34 +0100310 int unreliable = has_erratum_319(pdev);
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700311 struct device *dev = &pdev->dev;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700312 struct k10temp_data *data;
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700313 struct device *hwmon_dev;
Guenter Roeck1b50b772017-09-04 18:33:53 -0700314 int i;
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100315
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700316 if (unreliable) {
317 if (!force) {
318 dev_err(dev,
319 "unreliable CPU thermal sensor; monitoring disabled\n");
320 return -ENODEV;
321 }
322 dev_warn(dev,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100323 "unreliable CPU thermal sensor; check erratum 319\n");
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700324 }
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100325
Guenter Roeck68546ab2017-09-04 18:33:53 -0700326 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
327 if (!data)
328 return -ENOMEM;
329
330 data->pdev = pdev;
331
332 if (boot_cpu_data.x86 == 0x15 && (boot_cpu_data.x86_model == 0x60 ||
Guenter Roeck1b597882018-04-24 06:55:55 -0700333 boot_cpu_data.x86_model == 0x70)) {
Guenter Roeck40626a12018-04-29 08:08:24 -0700334 data->read_htcreg = read_htcreg_nb_f15;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700335 data->read_tempreg = read_tempreg_nb_f15;
Guenter Roeck1b597882018-04-24 06:55:55 -0700336 } else if (boot_cpu_data.x86 == 0x17) {
337 data->temp_adjust_mask = 0x80000;
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700338 data->read_tempreg = read_tempreg_nb_f17;
Guenter Roeckf934c052018-04-26 12:22:29 -0700339 data->show_tdie = true;
Guenter Roeck1b597882018-04-24 06:55:55 -0700340 } else {
Guenter Roeck40626a12018-04-29 08:08:24 -0700341 data->read_htcreg = read_htcreg_pci;
Guenter Roeck68546ab2017-09-04 18:33:53 -0700342 data->read_tempreg = read_tempreg_pci;
Guenter Roeck1b597882018-04-24 06:55:55 -0700343 }
Guenter Roeck68546ab2017-09-04 18:33:53 -0700344
Guenter Roeck1b50b772017-09-04 18:33:53 -0700345 for (i = 0; i < ARRAY_SIZE(tctl_offset_table); i++) {
346 const struct tctl_offset *entry = &tctl_offset_table[i];
347
348 if (boot_cpu_data.x86 == entry->model &&
349 strstr(boot_cpu_data.x86_model_id, entry->id)) {
350 data->temp_offset = entry->offset;
351 break;
352 }
353 }
354
Guenter Roeck68546ab2017-09-04 18:33:53 -0700355 hwmon_dev = devm_hwmon_device_register_with_groups(dev, "k10temp", data,
Guenter Roeck3e3e1022014-08-15 09:27:03 -0700356 k10temp_groups);
357 return PTR_ERR_OR_ZERO(hwmon_dev);
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100358}
359
Jingoo Hancd9bb052013-12-03 07:10:29 +0000360static const struct pci_device_id k10temp_id_table[] = {
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100361 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
362 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_11H_NB_MISC) },
Clemens Ladischaa4790a2011-02-17 03:22:40 -0500363 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CNB17H_F3) },
Andre Przywara9e581312011-05-25 20:43:31 +0200364 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) },
Borislav Petkov24214442012-05-04 18:28:21 +0200365 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M10H_F3) },
Phil Pokornyd303b1b2014-01-14 10:46:46 -0800366 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F3) },
Aravind Gopalakrishnanf89ce272014-08-14 18:15:27 -0500367 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F3) },
Guenter Roeckccaf63b2018-04-29 09:16:45 -0700368 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_15H_M70H_NB_F3) },
Wei Hu30b146d12013-08-23 13:14:03 -0700369 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_NB_F3) },
Aravind Gopalakrishnanec015952014-03-11 16:25:59 -0500370 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F3) },
Guenter Roeck9af0a9a2017-09-04 18:33:53 -0700371 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_DF_F3) },
Guenter Roeck3b031622018-05-04 13:01:33 -0700372 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_17H_M10H_DF_F3) },
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100373 {}
374};
375MODULE_DEVICE_TABLE(pci, k10temp_id_table);
376
377static struct pci_driver k10temp_driver = {
378 .name = "k10temp",
379 .id_table = k10temp_id_table,
380 .probe = k10temp_probe,
Clemens Ladisch3c57e892009-12-16 21:38:25 +0100381};
382
Axel Linf71f5a52012-04-02 21:25:46 -0400383module_pci_driver(k10temp_driver);