blob: 134c57422740944fb8d1d004c2f8126b2bdeb604 [file] [log] [blame]
Will Newtonf95f3852011-01-02 01:11:59 -05001/*
2 * Synopsys DesignWare Multimedia Card Interface driver
3 * (Based on NXP driver for lpc 31xx)
4 *
5 * Copyright (C) 2009 NXP Semiconductors
6 * Copyright (C) 2009, 2010 Imagination Technologies Ltd.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
Robert P. J. Day100e9182011-05-27 16:04:03 -040014#ifndef LINUX_MMC_DW_MMC_H
15#define LINUX_MMC_DW_MMC_H
Will Newtonf95f3852011-01-02 01:11:59 -050016
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +090017#include <linux/scatterlist.h>
Seungwon Jeon90c21432013-08-31 00:14:05 +090018#include <linux/mmc/core.h>
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +090019
Will Newtonf95f3852011-01-02 01:11:59 -050020#define MAX_MCI_SLOTS 2
21
22enum dw_mci_state {
23 STATE_IDLE = 0,
24 STATE_SENDING_CMD,
25 STATE_SENDING_DATA,
26 STATE_DATA_BUSY,
27 STATE_SENDING_STOP,
28 STATE_DATA_ERROR,
Doug Anderson01730552014-08-22 19:17:51 +053029 STATE_SENDING_CMD11,
30 STATE_WAITING_CMD11_DONE,
Will Newtonf95f3852011-01-02 01:11:59 -050031};
32
33enum {
34 EVENT_CMD_COMPLETE = 0,
35 EVENT_XFER_COMPLETE,
36 EVENT_DATA_COMPLETE,
37 EVENT_DATA_ERROR,
38 EVENT_XFER_ERROR
39};
40
41struct mmc_data;
42
43/**
44 * struct dw_mci - MMC controller state shared between all slots
45 * @lock: Spinlock protecting the queue and associated data.
46 * @regs: Pointer to MMIO registers.
Ben Dooks76184ac2015-03-25 11:27:52 +000047 * @fifo_reg: Pointer to MMIO registers for data FIFO
Will Newtonf95f3852011-01-02 01:11:59 -050048 * @sg: Scatterlist entry currently being processed by PIO code, if any.
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +090049 * @sg_miter: PIO mapping scatterlist iterator.
Will Newtonf95f3852011-01-02 01:11:59 -050050 * @cur_slot: The slot which is currently using the controller.
51 * @mrq: The request currently being processed on @cur_slot,
52 * or NULL if the controller is idle.
53 * @cmd: The command currently being sent to the card, or NULL.
54 * @data: The data currently being transferred, or NULL if no data
55 * transfer is in progress.
56 * @use_dma: Whether DMA channel is initialized or not.
James Hogan03e8cb52011-06-29 09:28:43 +010057 * @using_dma: Whether DMA is in use for the current transfer.
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000058 * @dma_64bit_address: Whether DMA supports 64-bit address mode or not.
Will Newtonf95f3852011-01-02 01:11:59 -050059 * @sg_dma: Bus address of DMA buffer.
60 * @sg_cpu: Virtual address of DMA buffer.
61 * @dma_ops: Pointer to platform-specific DMA callbacks.
62 * @cmd_status: Snapshot of SR taken upon completion of the current
63 * command. Only valid when EVENT_CMD_COMPLETE is pending.
64 * @data_status: Snapshot of SR taken upon completion of the current
65 * data transfer. Only valid when EVENT_DATA_COMPLETE or
66 * EVENT_DATA_ERROR is pending.
67 * @stop_cmdr: Value to be loaded into CMDR when the stop command is
68 * to be sent.
69 * @dir_status: Direction of current transfer.
70 * @tasklet: Tasklet running the request state machine.
71 * @card_tasklet: Tasklet handling card detect.
72 * @pending_events: Bitmask of events flagged by the interrupt handler
73 * to be processed by the tasklet.
74 * @completed_events: Bitmask of events which the state machine has
75 * processed.
76 * @state: Tasklet state.
77 * @queue: List of slots waiting for access to the controller.
78 * @bus_hz: The rate of @mck in Hz. This forms the basis for MMC bus
79 * rate and timeout calculations.
80 * @current_speed: Configured rate of the controller.
81 * @num_slots: Number of slots available.
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +090082 * @verid: Denote Version ID.
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +053083 * @dev: Device associated with the MMC controller.
Will Newtonf95f3852011-01-02 01:11:59 -050084 * @pdata: Platform data associated with the MMC controller.
Thomas Abraham800d78b2012-09-17 18:16:42 +000085 * @drv_data: Driver specific data for identified variant of the controller
86 * @priv: Implementation defined private data.
Thomas Abrahamf90a0612012-09-17 18:16:38 +000087 * @biu_clk: Pointer to bus interface unit clock instance.
88 * @ciu_clk: Pointer to card interface unit clock instance.
Will Newtonf95f3852011-01-02 01:11:59 -050089 * @slot: Slots sharing this MMC controller.
James Hoganb86d8252011-06-24 13:57:18 +010090 * @fifo_depth: depth of FIFO.
Will Newtonf95f3852011-01-02 01:11:59 -050091 * @data_shift: log2 of FIFO item size.
James Hogan34b664a2011-06-24 13:57:56 +010092 * @part_buf_start: Start index in part_buf.
93 * @part_buf_count: Bytes of partial data in part_buf.
94 * @part_buf: Simple buffer for partial fifo reads/writes.
Will Newtonf95f3852011-01-02 01:11:59 -050095 * @push_data: Pointer to FIFO push function.
96 * @pull_data: Pointer to FIFO pull function.
97 * @quirks: Set of quirks that apply to specific versions of the IP.
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +053098 * @irq_flags: The flags to be passed to request_irq.
99 * @irq: The irq value to be passed to request_irq.
Addy Ke76756232014-11-04 22:03:09 +0800100 * @sdio_id0: Number of slot0 in the SDIO interrupt registers.
Addy Ke57e10482015-08-11 01:27:18 +0900101 * @dto_timer: Timer for broken data transfer over scheme.
Will Newtonf95f3852011-01-02 01:11:59 -0500102 *
103 * Locking
104 * =======
105 *
106 * @lock is a softirq-safe spinlock protecting @queue as well as
107 * @cur_slot, @mrq and @state. These must always be updated
108 * at the same time while holding @lock.
109 *
Doug Andersonf8c58c12014-12-02 15:42:47 -0800110 * @irq_lock is an irq-safe spinlock protecting the INTMASK register
111 * to allow the interrupt handler to modify it directly. Held for only long
112 * enough to read-modify-write INTMASK and no other locks are grabbed when
113 * holding this one.
114 *
Will Newtonf95f3852011-01-02 01:11:59 -0500115 * The @mrq field of struct dw_mci_slot is also protected by @lock,
116 * and must always be written at the same time as the slot is added to
117 * @queue.
118 *
119 * @pending_events and @completed_events are accessed using atomic bit
120 * operations, so they don't need any locking.
121 *
122 * None of the fields touched by the interrupt handler need any
123 * locking. However, ordering is important: Before EVENT_DATA_ERROR or
124 * EVENT_DATA_COMPLETE is set in @pending_events, all data-related
125 * interrupts must be disabled and @data_status updated with a
126 * snapshot of SR. Similarly, before EVENT_CMD_COMPLETE is set, the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300127 * CMDRDY interrupt must be disabled and @cmd_status updated with a
Will Newtonf95f3852011-01-02 01:11:59 -0500128 * snapshot of SR, and before EVENT_XFER_COMPLETE can be set, the
129 * bytes_xfered field of @data must be written. This is ensured by
130 * using barriers.
131 */
132struct dw_mci {
133 spinlock_t lock;
Doug Andersonf8c58c12014-12-02 15:42:47 -0800134 spinlock_t irq_lock;
Will Newtonf95f3852011-01-02 01:11:59 -0500135 void __iomem *regs;
Ben Dooks76184ac2015-03-25 11:27:52 +0000136 void __iomem *fifo_reg;
Will Newtonf95f3852011-01-02 01:11:59 -0500137
138 struct scatterlist *sg;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +0900139 struct sg_mapping_iter sg_miter;
Will Newtonf95f3852011-01-02 01:11:59 -0500140
141 struct dw_mci_slot *cur_slot;
142 struct mmc_request *mrq;
143 struct mmc_command *cmd;
144 struct mmc_data *data;
Seungwon Jeon90c21432013-08-31 00:14:05 +0900145 struct mmc_command stop_abort;
Seungwon Jeon52426892013-08-31 00:13:42 +0900146 unsigned int prev_blksz;
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900147 unsigned char timing;
Will Newtonf95f3852011-01-02 01:11:59 -0500148
149 /* DMA interface members*/
150 int use_dma;
James Hogan03e8cb52011-06-29 09:28:43 +0100151 int using_dma;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000152 int dma_64bit_address;
Will Newtonf95f3852011-01-02 01:11:59 -0500153
154 dma_addr_t sg_dma;
155 void *sg_cpu;
Arnd Bergmann8e2b36e2012-11-06 22:55:31 +0100156 const struct dw_mci_dma_ops *dma_ops;
Will Newtonf95f3852011-01-02 01:11:59 -0500157 unsigned int ring_size;
Will Newtonf95f3852011-01-02 01:11:59 -0500158 u32 cmd_status;
159 u32 data_status;
160 u32 stop_cmdr;
161 u32 dir_status;
162 struct tasklet_struct tasklet;
Will Newtonf95f3852011-01-02 01:11:59 -0500163 unsigned long pending_events;
164 unsigned long completed_events;
165 enum dw_mci_state state;
166 struct list_head queue;
167
168 u32 bus_hz;
169 u32 current_speed;
170 u32 num_slots;
Jaehoon Chunge61cf112011-03-17 20:32:33 +0900171 u32 fifoth_val;
Jaehoon Chung4e0a5ad2011-10-17 19:36:23 +0900172 u16 verid;
Thomas Abraham4a909202012-09-17 18:16:35 +0000173 struct device *dev;
Will Newtonf95f3852011-01-02 01:11:59 -0500174 struct dw_mci_board *pdata;
Arnd Bergmann8e2b36e2012-11-06 22:55:31 +0100175 const struct dw_mci_drv_data *drv_data;
Thomas Abraham800d78b2012-09-17 18:16:42 +0000176 void *priv;
Thomas Abrahamf90a0612012-09-17 18:16:38 +0000177 struct clk *biu_clk;
178 struct clk *ciu_clk;
Will Newtonf95f3852011-01-02 01:11:59 -0500179 struct dw_mci_slot *slot[MAX_MCI_SLOTS];
180
181 /* FIFO push and pull */
James Hoganb86d8252011-06-24 13:57:18 +0100182 int fifo_depth;
Will Newtonf95f3852011-01-02 01:11:59 -0500183 int data_shift;
James Hogan34b664a2011-06-24 13:57:56 +0100184 u8 part_buf_start;
185 u8 part_buf_count;
186 union {
187 u16 part_buf16;
188 u32 part_buf32;
189 u64 part_buf;
190 };
Will Newtonf95f3852011-01-02 01:11:59 -0500191 void (*push_data)(struct dw_mci *host, void *buf, int cnt);
192 void (*pull_data)(struct dw_mci *host, void *buf, int cnt);
193
194 /* Workaround flags */
195 u32 quirks;
Jaehoon Chungc07946a2011-02-25 11:08:14 +0900196
Yuvaraj CD51da2242014-08-22 19:17:50 +0530197 bool vqmmc_enabled;
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +0530198 unsigned long irq_flags; /* IRQ flags */
Seungwon Jeond6761882012-09-28 14:21:59 +0900199 int irq;
Addy Ke76756232014-11-04 22:03:09 +0800200
201 int sdio_id0;
Doug Anderson5c935162015-03-09 16:18:21 -0700202
203 struct timer_list cmd11_timer;
Addy Ke57e10482015-08-11 01:27:18 +0900204 struct timer_list dto_timer;
Will Newtonf95f3852011-01-02 01:11:59 -0500205};
206
207/* DMA ops for Internal/External DMAC interface */
208struct dw_mci_dma_ops {
209 /* DMA Ops */
210 int (*init)(struct dw_mci *host);
211 void (*start)(struct dw_mci *host, unsigned int sg_len);
212 void (*complete)(struct dw_mci *host);
213 void (*stop)(struct dw_mci *host);
214 void (*cleanup)(struct dw_mci *host);
215 void (*exit)(struct dw_mci *host);
216};
217
218/* IP Quirks/flags. */
Will Newtonf95f3852011-01-02 01:11:59 -0500219/* DTO fix for command transmission with IDMAC configured */
Jaehoon Chungfc3d7722011-02-25 11:08:15 +0900220#define DW_MCI_QUIRK_IDMAC_DTO BIT(0)
Will Newtonf95f3852011-01-02 01:11:59 -0500221/* delay needed between retries on some 2.11a implementations */
Jaehoon Chungfc3d7722011-02-25 11:08:15 +0900222#define DW_MCI_QUIRK_RETRY_DELAY BIT(1)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300223/* High Speed Capable - Supports HS cards (up to 50MHz) */
Jaehoon Chungfc3d7722011-02-25 11:08:15 +0900224#define DW_MCI_QUIRK_HIGHSPEED BIT(2)
225/* Unreliable card detection */
226#define DW_MCI_QUIRK_BROKEN_CARD_DETECTION BIT(3)
Addy Ke57e10482015-08-11 01:27:18 +0900227/* Timer for broken data transfer over scheme */
228#define DW_MCI_QUIRK_BROKEN_DTO BIT(4)
Doug Andersona70aaa62013-01-11 17:03:50 +0000229
Will Newtonf95f3852011-01-02 01:11:59 -0500230struct dma_pdata;
231
232struct block_settings {
233 unsigned short max_segs; /* see blk_queue_max_segments */
234 unsigned int max_blk_size; /* maximum size of one mmc block */
235 unsigned int max_blk_count; /* maximum number of blocks in one req*/
236 unsigned int max_req_size; /* maximum number of bytes in one req*/
237 unsigned int max_seg_size; /* see blk_queue_max_segment_size */
238};
239
240/* Board platform data */
241struct dw_mci_board {
242 u32 num_slots;
243
244 u32 quirks; /* Workaround / Quirk flags */
Thomas Abrahamc3665002012-09-17 18:16:43 +0000245 unsigned int bus_hz; /* Clock speed at the cclk_in pad */
Will Newtonf95f3852011-01-02 01:11:59 -0500246
Lee Jones5f1a4dd2012-11-14 12:35:51 +0000247 u32 caps; /* Capabilities */
248 u32 caps2; /* More capabilities */
Abhilash Kesavanab269122012-11-19 10:26:21 +0530249 u32 pm_caps; /* PM capabilities */
James Hoganb86d8252011-06-24 13:57:18 +0100250 /*
251 * Override fifo depth. If 0, autodetect it from the FIFOTH register,
252 * but note that this may not be reliable after a bootloader has used
253 * it.
254 */
255 unsigned int fifo_depth;
Jaehoon Chungfc3d7722011-02-25 11:08:15 +0900256
Will Newtonf95f3852011-01-02 01:11:59 -0500257 /* delay in mS before detecting cards after interrupt */
258 u32 detect_delay_ms;
259
Will Newtonf95f3852011-01-02 01:11:59 -0500260 struct dw_mci_dma_ops *dma_ops;
261 struct dma_pdata *data;
Will Newtonf95f3852011-01-02 01:11:59 -0500262};
263
Robert P. J. Day100e9182011-05-27 16:04:03 -0400264#endif /* LINUX_MMC_DW_MMC_H */