blob: b697a13364ecee4d86d6c2dbbd7156001af961b8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (c) 2001-2002 by David Brownell
David Brownell53bd6a62006-08-30 14:50:06 -07003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_EHCI_HCD_H
20#define __LINUX_EHCI_HCD_H
21
22/* definitions used for the EHCI driver */
23
Stefan Roese6dbd6822007-05-01 09:29:37 -070024/*
25 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
26 * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
27 * the host controller implementation.
28 *
29 * To facilitate the strongest possible byte-order checking from "sparse"
30 * and so on, we use __leXX unless that's not practical.
31 */
32#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
33typedef __u32 __bitwise __hc32;
34typedef __u16 __bitwise __hc16;
35#else
36#define __hc32 __le32
37#define __hc16 __le16
38#endif
39
Linus Torvalds1da177e2005-04-16 15:20:36 -070040/* statistics can be kept for for tuning/monitoring */
41struct ehci_stats {
42 /* irq usage */
43 unsigned long normal;
44 unsigned long error;
45 unsigned long reclaim;
46 unsigned long lost_iaa;
47
48 /* termination of urbs from core */
49 unsigned long complete;
50 unsigned long unlink;
51};
52
53/* ehci_hcd->lock guards shared data against other CPUs:
54 * ehci_hcd: async, reclaim, periodic (and shadow), ...
55 * usb_host_endpoint: hcpriv
56 * ehci_qh: qh_next, qtd_list
57 * ehci_qtd: qtd_list
58 *
59 * Also, hold this lock when talking to HC registers or
60 * when updating hw_* fields in shared qh/qtd/... structures.
61 */
62
63#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
64
65struct ehci_hcd { /* one per controller */
David Brownell56c1e262005-04-09 09:00:29 -070066 /* glue to PCI and HCD framework */
67 struct ehci_caps __iomem *caps;
68 struct ehci_regs __iomem *regs;
69 struct ehci_dbg_port __iomem *debug;
70
71 __u32 hcs_params; /* cached register copy */
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 spinlock_t lock;
73
74 /* async schedule support */
75 struct ehci_qh *async;
76 struct ehci_qh *reclaim;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 unsigned scanning : 1;
78
79 /* periodic schedule support */
80#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
81 unsigned periodic_size;
Stefan Roese6dbd6822007-05-01 09:29:37 -070082 __hc32 *periodic; /* hw periodic table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 dma_addr_t periodic_dma;
84 unsigned i_thresh; /* uframes HC might cache */
85
86 union ehci_shadow *pshadow; /* mirror hw periodic table */
87 int next_uframe; /* scan periodic, start here */
88 unsigned periodic_sched; /* periodic activity count */
89
90 /* per root hub port */
91 unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
Alan Stern383975d2007-05-04 11:52:40 -040092
Alan Stern57e06c12007-01-16 11:59:45 -050093 /* bit vectors (one bit per port) */
94 unsigned long bus_suspended; /* which ports were
95 already suspended at the start of a bus suspend */
96 unsigned long companion_ports; /* which ports are
97 dedicated to the companion controller */
Alan Stern383975d2007-05-04 11:52:40 -040098 unsigned long owned_ports; /* which ports are
99 owned by the companion during a bus suspend */
Alan Sternd1f114d2008-05-20 16:58:58 -0400100 unsigned long port_c_suspend; /* which ports have
101 the change-suspend feature turned on */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103 /* per-HC memory pools (could be per-bus, but ...) */
104 struct dma_pool *qh_pool; /* qh per active urb */
105 struct dma_pool *qtd_pool; /* one or more per qh */
106 struct dma_pool *itd_pool; /* itd per iso urb */
107 struct dma_pool *sitd_pool; /* sitd per split iso urb */
108
Alan Stern07d29b62007-12-11 16:05:30 -0500109 struct timer_list iaa_watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 struct timer_list watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 unsigned long actions;
112 unsigned stamp;
113 unsigned long next_statechange;
114 u32 command;
115
Kumar Gala8cd42e92006-01-20 13:57:52 -0800116 /* SILICON QUIRKS */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800117 unsigned no_selective_suspend:1;
Kumar Gala8cd42e92006-01-20 13:57:52 -0800118 unsigned has_fsl_port_bug:1; /* FreeScale */
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100119 unsigned big_endian_mmio:1;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700120 unsigned big_endian_desc:1;
Kumar Gala8cd42e92006-01-20 13:57:52 -0800121
David Brownellf8aeb3b2006-01-20 13:55:14 -0800122 u8 sbrn; /* packed release number */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 /* irq statistics */
125#ifdef EHCI_STATS
126 struct ehci_stats stats;
127# define COUNT(x) do { (x)++; } while (0)
128#else
129# define COUNT(x) do {} while (0)
130#endif
Tony Jones694cc202007-09-11 14:07:31 -0700131
132 /* debug files */
133#ifdef DEBUG
134 struct dentry *debug_dir;
135 struct dentry *debug_async;
136 struct dentry *debug_periodic;
137 struct dentry *debug_registers;
138#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139};
140
David Brownell53bd6a62006-08-30 14:50:06 -0700141/* convert between an HCD pointer and the corresponding EHCI_HCD */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
143{
144 return (struct ehci_hcd *) (hcd->hcd_priv);
145}
146static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
147{
148 return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
149}
150
151
Alan Stern07d29b62007-12-11 16:05:30 -0500152static inline void
153iaa_watchdog_start(struct ehci_hcd *ehci)
154{
155 WARN_ON(timer_pending(&ehci->iaa_watchdog));
156 mod_timer(&ehci->iaa_watchdog,
157 jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
158}
159
160static inline void iaa_watchdog_done(struct ehci_hcd *ehci)
161{
162 del_timer(&ehci->iaa_watchdog);
163}
164
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165enum ehci_timer_action {
166 TIMER_IO_WATCHDOG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 TIMER_ASYNC_SHRINK,
168 TIMER_ASYNC_OFF,
169};
170
171static inline void
172timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
173{
174 clear_bit (action, &ehci->actions);
175}
176
177static inline void
178timer_action (struct ehci_hcd *ehci, enum ehci_timer_action action)
179{
David Brownell056761e2008-06-13 23:56:48 -0700180 /* Don't override timeouts which shrink or (later) disable
181 * the async ring; just the I/O watchdog. Note that if a
182 * SHRINK were pending, OFF would never be requested.
183 */
184 if (timer_pending(&ehci->watchdog)
185 && ((BIT(TIMER_ASYNC_SHRINK) | BIT(TIMER_ASYNC_OFF))
186 & ehci->actions))
187 return;
188
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 if (!test_and_set_bit (action, &ehci->actions)) {
190 unsigned long t;
191
192 switch (action) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 case TIMER_IO_WATCHDOG:
194 t = EHCI_IO_JIFFIES;
195 break;
196 case TIMER_ASYNC_OFF:
197 t = EHCI_ASYNC_JIFFIES;
198 break;
199 // case TIMER_ASYNC_SHRINK:
200 default:
David Brownellb9638012008-06-03 22:21:55 -0700201 /* add a jiffie since we synch against the
202 * 8 KHz uframe counter.
203 */
204 t = DIV_ROUND_UP(EHCI_SHRINK_FRAMES * HZ, 1000) + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 break;
206 }
David Brownell056761e2008-06-13 23:56:48 -0700207 mod_timer(&ehci->watchdog, t + jiffies);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 }
209}
210
211/*-------------------------------------------------------------------------*/
212
Yinghai Lu0af36732008-07-24 17:27:57 -0700213#include <linux/usb/ehci_def.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214
215/*-------------------------------------------------------------------------*/
216
Stefan Roese6dbd6822007-05-01 09:29:37 -0700217#define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219/*
220 * EHCI Specification 0.95 Section 3.5
David Brownell53bd6a62006-08-30 14:50:06 -0700221 * QTD: describe data transfer components (buffer, direction, ...)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
223 *
224 * These are associated only with "QH" (Queue Head) structures,
225 * used with control, bulk, and interrupt transfers.
226 */
227struct ehci_qtd {
228 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700229 __hc32 hw_next; /* see EHCI 3.5.1 */
230 __hc32 hw_alt_next; /* see EHCI 3.5.2 */
231 __hc32 hw_token; /* see EHCI 3.5.3 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232#define QTD_TOGGLE (1 << 31) /* data toggle */
233#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
234#define QTD_IOC (1 << 15) /* interrupt on complete */
235#define QTD_CERR(tok) (((tok)>>10) & 0x3)
236#define QTD_PID(tok) (((tok)>>8) & 0x3)
237#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
238#define QTD_STS_HALT (1 << 6) /* halted on error */
239#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
240#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
241#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
242#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
243#define QTD_STS_STS (1 << 1) /* split transaction state */
244#define QTD_STS_PING (1 << 0) /* issue PING? */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700245
246#define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
247#define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
248#define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
249
250 __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
251 __hc32 hw_buf_hi [5]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
253 /* the rest is HCD-private */
254 dma_addr_t qtd_dma; /* qtd address */
255 struct list_head qtd_list; /* sw qtd list */
256 struct urb *urb; /* qtd's urb */
257 size_t length; /* length of buffer */
258} __attribute__ ((aligned (32)));
259
260/* mask NakCnt+T in qh->hw_alt_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700261#define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
263#define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
264
265/*-------------------------------------------------------------------------*/
266
267/* type tag from {qh,itd,sitd,fstn}->hw_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700268#define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
Stefan Roese6dbd6822007-05-01 09:29:37 -0700270/*
271 * Now the following defines are not converted using the
272 * __constant_cpu_to_le32() macro anymore, since we have to support
273 * "dynamic" switching between be and le support, so that the driver
274 * can be used on one system with SoC EHCI controller using big-endian
275 * descriptors as well as a normal little-endian PCI EHCI controller.
276 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277/* values for that type tag */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700278#define Q_TYPE_ITD (0 << 1)
279#define Q_TYPE_QH (1 << 1)
280#define Q_TYPE_SITD (2 << 1)
281#define Q_TYPE_FSTN (3 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
283/* next async queue entry, or pointer to interrupt/periodic QH */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700284#define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285
286/* for periodic/async schedules and qtd lists, mark end of list */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700287#define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289/*
290 * Entries in periodic shadow table are pointers to one of four kinds
291 * of data structure. That's dictated by the hardware; a type tag is
292 * encoded in the low bits of the hardware's periodic schedule. Use
293 * Q_NEXT_TYPE to get the tag.
294 *
295 * For entries in the async schedule, the type tag always says "qh".
296 */
297union ehci_shadow {
David Brownell53bd6a62006-08-30 14:50:06 -0700298 struct ehci_qh *qh; /* Q_TYPE_QH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 struct ehci_itd *itd; /* Q_TYPE_ITD */
300 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
301 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700302 __hc32 *hw_next; /* (all types) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 void *ptr;
304};
305
306/*-------------------------------------------------------------------------*/
307
308/*
309 * EHCI Specification 0.95 Section 3.6
310 * QH: describes control/bulk/interrupt endpoints
311 * See Fig 3-7 "Queue Head Structure Layout".
312 *
313 * These appear in both the async and (for interrupt) periodic schedules.
314 */
315
316struct ehci_qh {
317 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700318 __hc32 hw_next; /* see EHCI 3.6.1 */
319 __hc32 hw_info1; /* see EHCI 3.6.2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320#define QH_HEAD 0x00008000
Stefan Roese6dbd6822007-05-01 09:29:37 -0700321 __hc32 hw_info2; /* see EHCI 3.6.2 */
David Brownell7dedacf2005-08-04 18:06:41 -0700322#define QH_SMASK 0x000000ff
323#define QH_CMASK 0x0000ff00
324#define QH_HUBADDR 0x007f0000
325#define QH_HUBPORT 0x3f800000
326#define QH_MULT 0xc0000000
Stefan Roese6dbd6822007-05-01 09:29:37 -0700327 __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
David Brownell53bd6a62006-08-30 14:50:06 -0700328
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 /* qtd overlay (hardware parts of a struct ehci_qtd) */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700330 __hc32 hw_qtd_next;
331 __hc32 hw_alt_next;
332 __hc32 hw_token;
333 __hc32 hw_buf [5];
334 __hc32 hw_buf_hi [5];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
336 /* the rest is HCD-private */
337 dma_addr_t qh_dma; /* address of qh */
338 union ehci_shadow qh_next; /* ptr to qh; or periodic */
339 struct list_head qtd_list; /* sw qtd list */
340 struct ehci_qtd *dummy;
341 struct ehci_qh *reclaim; /* next to reclaim */
342
343 struct ehci_hcd *ehci;
David Brownell9c033e82007-05-17 12:21:19 -0700344
345 /*
346 * Do NOT use atomic operations for QH refcounting. On some CPUs
347 * (PPC7448 for example), atomic operations cannot be performed on
348 * memory that is cache-inhibited (i.e. being used for DMA).
349 * Spinlocks are used to protect all QH fields.
350 */
351 u32 refcount;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 unsigned stamp;
353
354 u8 qh_state;
355#define QH_STATE_LINKED 1 /* HC sees this */
356#define QH_STATE_UNLINK 2 /* HC may still see this */
357#define QH_STATE_IDLE 3 /* HC doesn't see this */
358#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
359#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
360
361 /* periodic schedule info */
362 u8 usecs; /* intr bandwidth */
363 u8 gap_uf; /* uframes split/csplit gap */
364 u8 c_usecs; /* ... split completion bw */
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700365 u16 tt_usecs; /* tt downstream bandwidth */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 unsigned short period; /* polling interval */
367 unsigned short start; /* where polling starts */
368#define NO_FRAME ((unsigned short)~0) /* pick new start */
369 struct usb_device *dev; /* access to TT */
370} __attribute__ ((aligned (32)));
371
372/*-------------------------------------------------------------------------*/
373
374/* description of one iso transaction (up to 3 KB data if highspeed) */
375struct ehci_iso_packet {
376 /* These will be copied to iTD when scheduling */
377 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700378 __hc32 transaction; /* itd->hw_transaction[i] |= */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 u8 cross; /* buf crosses pages */
380 /* for full speed OUT splits */
381 u32 buf1;
382};
383
384/* temporary schedule data for packets from iso urbs (both speeds)
385 * each packet is one logical usb transaction to the device (not TT),
386 * beginning at stream->next_uframe
387 */
388struct ehci_iso_sched {
389 struct list_head td_list;
390 unsigned span;
391 struct ehci_iso_packet packet [0];
392};
393
394/*
395 * ehci_iso_stream - groups all (s)itds for this endpoint.
396 * acts like a qh would, if EHCI had them for ISO.
397 */
398struct ehci_iso_stream {
399 /* first two fields match QH, but info1 == 0 */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700400 __hc32 hw_next;
401 __hc32 hw_info1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
403 u32 refcount;
404 u8 bEndpointAddress;
405 u8 highspeed;
406 u16 depth; /* depth in uframes */
407 struct list_head td_list; /* queued itds/sitds */
408 struct list_head free_list; /* list of unused itds/sitds */
409 struct usb_device *udev;
David Brownell53bd6a62006-08-30 14:50:06 -0700410 struct usb_host_endpoint *ep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
412 /* output of (re)scheduling */
413 unsigned long start; /* jiffies */
414 unsigned long rescheduled;
415 int next_uframe;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700416 __hc32 splits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
418 /* the rest is derived from the endpoint descriptor,
419 * trusting urb->interval == f(epdesc->bInterval) and
420 * including the extra info for hw_bufp[0..2]
421 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 u8 usecs, c_usecs;
David Brownellc06d4dc2008-01-24 12:30:34 -0800423 u16 interval;
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700424 u16 tt_usecs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 u16 maxp;
426 u16 raw_mask;
427 unsigned bandwidth;
428
429 /* This is used to initialize iTD's hw_bufp fields */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700430 __hc32 buf0;
431 __hc32 buf1;
432 __hc32 buf2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433
434 /* this is used to initialize sITD's tt info */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700435 __hc32 address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436};
437
438/*-------------------------------------------------------------------------*/
439
440/*
441 * EHCI Specification 0.95 Section 3.3
442 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
443 *
444 * Schedule records for high speed iso xfers
445 */
446struct ehci_itd {
447 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700448 __hc32 hw_next; /* see EHCI 3.3.1 */
449 __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
451#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
452#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
453#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
454#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
455#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
456
Stefan Roese6dbd6822007-05-01 09:29:37 -0700457#define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Stefan Roese6dbd6822007-05-01 09:29:37 -0700459 __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
460 __hc32 hw_bufp_hi [7]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461
462 /* the rest is HCD-private */
463 dma_addr_t itd_dma; /* for this itd */
464 union ehci_shadow itd_next; /* ptr to periodic q entry */
465
466 struct urb *urb;
467 struct ehci_iso_stream *stream; /* endpoint's queue */
468 struct list_head itd_list; /* list of stream's itds */
469
470 /* any/all hw_transactions here may be used by that urb */
471 unsigned frame; /* where scheduled */
472 unsigned pg;
473 unsigned index[8]; /* in urb->iso_frame_desc */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474} __attribute__ ((aligned (32)));
475
476/*-------------------------------------------------------------------------*/
477
478/*
David Brownell53bd6a62006-08-30 14:50:06 -0700479 * EHCI Specification 0.95 Section 3.4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 * siTD, aka split-transaction isochronous Transfer Descriptor
481 * ... describe full speed iso xfers through TT in hubs
482 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
483 */
484struct ehci_sitd {
485 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700486 __hc32 hw_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700488 __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
489 __hc32 hw_uframe; /* EHCI table 3-10 */
490 __hc32 hw_results; /* EHCI table 3-11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491#define SITD_IOC (1 << 31) /* interrupt on completion */
492#define SITD_PAGE (1 << 30) /* buffer 0/1 */
493#define SITD_LENGTH(x) (0x3ff & ((x)>>16))
494#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
495#define SITD_STS_ERR (1 << 6) /* error from TT */
496#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
497#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
498#define SITD_STS_XACT (1 << 3) /* illegal IN response */
499#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
500#define SITD_STS_STS (1 << 1) /* split transaction state */
501
Stefan Roese6dbd6822007-05-01 09:29:37 -0700502#define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
Stefan Roese6dbd6822007-05-01 09:29:37 -0700504 __hc32 hw_buf [2]; /* EHCI table 3-12 */
505 __hc32 hw_backpointer; /* EHCI table 3-13 */
506 __hc32 hw_buf_hi [2]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
508 /* the rest is HCD-private */
509 dma_addr_t sitd_dma;
510 union ehci_shadow sitd_next; /* ptr to periodic q entry */
511
512 struct urb *urb;
513 struct ehci_iso_stream *stream; /* endpoint's queue */
514 struct list_head sitd_list; /* list of stream's sitds */
515 unsigned frame;
516 unsigned index;
517} __attribute__ ((aligned (32)));
518
519/*-------------------------------------------------------------------------*/
520
521/*
522 * EHCI Specification 0.96 Section 3.7
523 * Periodic Frame Span Traversal Node (FSTN)
524 *
525 * Manages split interrupt transactions (using TT) that span frame boundaries
526 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
527 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
528 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
529 */
530struct ehci_fstn {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700531 __hc32 hw_next; /* any periodic q entry */
532 __hc32 hw_prev; /* qh or EHCI_LIST_END */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533
534 /* the rest is HCD-private */
535 dma_addr_t fstn_dma;
536 union ehci_shadow fstn_next; /* ptr to periodic q entry */
537} __attribute__ ((aligned (32)));
538
539/*-------------------------------------------------------------------------*/
540
541#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
542
543/*
544 * Some EHCI controllers have a Transaction Translator built into the
545 * root hub. This is a non-standard feature. Each controller will need
546 * to add code to the following inline functions, and call them as
547 * needed (mostly in root hub code).
548 */
549
Alan Sterna8e51772008-05-20 16:58:11 -0400550#define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
552/* Returns the speed of a device attached to a port on the root hub. */
553static inline unsigned int
554ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
555{
556 if (ehci_is_TDI(ehci)) {
557 switch ((portsc>>26)&3) {
558 case 0:
559 return 0;
560 case 1:
561 return (1<<USB_PORT_FEAT_LOWSPEED);
562 case 2:
563 default:
564 return (1<<USB_PORT_FEAT_HIGHSPEED);
565 }
566 }
567 return (1<<USB_PORT_FEAT_HIGHSPEED);
568}
569
570#else
571
572#define ehci_is_TDI(e) (0)
573
574#define ehci_port_speed(ehci, portsc) (1<<USB_PORT_FEAT_HIGHSPEED)
575#endif
576
577/*-------------------------------------------------------------------------*/
578
Kumar Gala8cd42e92006-01-20 13:57:52 -0800579#ifdef CONFIG_PPC_83xx
580/* Some Freescale processors have an erratum in which the TT
581 * port number in the queue head was 0..N-1 instead of 1..N.
582 */
583#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
584#else
585#define ehci_has_fsl_portno_bug(e) (0)
586#endif
587
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100588/*
589 * While most USB host controllers implement their registers in
590 * little-endian format, a minority (celleb companion chip) implement
591 * them in big endian format.
592 *
593 * This attempts to support either format at compile time without a
594 * runtime penalty, or both formats with the additional overhead
595 * of checking a flag bit.
596 */
597
598#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
599#define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
600#else
601#define ehci_big_endian_mmio(e) 0
602#endif
603
Stefan Roese6dbd6822007-05-01 09:29:37 -0700604/*
605 * Big-endian read/write functions are arch-specific.
606 * Other arches can be added if/when they're needed.
607 *
608 * REVISIT: arch/powerpc now has readl/writel_be, so the
609 * definition below can die once the 4xx support is
610 * finally ported over.
611 */
Valentine Barshakda0e8fb2007-12-30 15:28:50 -0800612#if defined(CONFIG_PPC) && !defined(CONFIG_PPC_MERGE)
Stefan Roese6dbd6822007-05-01 09:29:37 -0700613#define readl_be(addr) in_be32((__force unsigned *)addr)
614#define writel_be(val, addr) out_be32((__force unsigned *)addr, val)
615#endif
616
Vladimir Barinov91bc4d32007-12-30 15:21:11 -0800617#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
618#define readl_be(addr) __raw_readl((__force unsigned *)addr)
619#define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
620#endif
621
Stefan Roese6dbd6822007-05-01 09:29:37 -0700622static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
623 __u32 __iomem * regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100624{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100625#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100626 return ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000627 readl_be(regs) :
628 readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100629#else
Al Viro68f50e52007-02-09 16:40:00 +0000630 return readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100631#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100632}
633
Stefan Roese6dbd6822007-05-01 09:29:37 -0700634static inline void ehci_writel(const struct ehci_hcd *ehci,
635 const unsigned int val, __u32 __iomem *regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100636{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100637#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100638 ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000639 writel_be(val, regs) :
640 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100641#else
Al Viro68f50e52007-02-09 16:40:00 +0000642 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100643#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100644}
Kumar Gala8cd42e92006-01-20 13:57:52 -0800645
646/*-------------------------------------------------------------------------*/
647
Stefan Roese6dbd6822007-05-01 09:29:37 -0700648/*
649 * The AMCC 440EPx not only implements its EHCI registers in big-endian
650 * format, but also its DMA data structures (descriptors).
651 *
652 * EHCI controllers accessed through PCI work normally (little-endian
653 * everywhere), so we won't bother supporting a BE-only mode for now.
654 */
655#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
656#define ehci_big_endian_desc(e) ((e)->big_endian_desc)
657
658/* cpu to ehci */
659static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
660{
661 return ehci_big_endian_desc(ehci)
662 ? (__force __hc32)cpu_to_be32(x)
663 : (__force __hc32)cpu_to_le32(x);
664}
665
666/* ehci to cpu */
667static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
668{
669 return ehci_big_endian_desc(ehci)
670 ? be32_to_cpu((__force __be32)x)
671 : le32_to_cpu((__force __le32)x);
672}
673
674static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
675{
676 return ehci_big_endian_desc(ehci)
677 ? be32_to_cpup((__force __be32 *)x)
678 : le32_to_cpup((__force __le32 *)x);
679}
680
681#else
682
683/* cpu to ehci */
684static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
685{
686 return cpu_to_le32(x);
687}
688
689/* ehci to cpu */
690static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
691{
692 return le32_to_cpu(x);
693}
694
695static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
696{
697 return le32_to_cpup(x);
698}
699
700#endif
701
702/*-------------------------------------------------------------------------*/
703
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704#ifndef DEBUG
705#define STUB_DEBUG_FILES
706#endif /* DEBUG */
707
708/*-------------------------------------------------------------------------*/
709
710#endif /* __LINUX_EHCI_HCD_H */