blob: b4e9b734e0bd939cddcdc392889368fe43f30846 [file] [log] [blame]
Catalin Marinas382266a2007-02-05 14:48:19 +01001/*
2 * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
3 *
4 * Copyright (C) 2007 ARM Limited
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19#include <linux/init.h>
Catalin Marinas07620972007-07-20 11:42:40 +010020#include <linux/spinlock.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010021
22#include <asm/cacheflush.h>
23#include <asm/io.h>
24#include <asm/hardware/cache-l2x0.h>
25
26#define CACHE_LINE_SIZE 32
27
28static void __iomem *l2x0_base;
Catalin Marinas07620972007-07-20 11:42:40 +010029static DEFINE_SPINLOCK(l2x0_lock);
Catalin Marinas382266a2007-02-05 14:48:19 +010030
31static inline void sync_writel(unsigned long val, unsigned long reg,
32 unsigned long complete_mask)
33{
Catalin Marinas07620972007-07-20 11:42:40 +010034 unsigned long flags;
35
36 spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +010037 writel(val, l2x0_base + reg);
38 /* wait for the operation to complete */
39 while (readl(l2x0_base + reg) & complete_mask)
40 ;
Catalin Marinas07620972007-07-20 11:42:40 +010041 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +010042}
43
44static inline void cache_sync(void)
45{
46 sync_writel(0, L2X0_CACHE_SYNC, 1);
47}
48
49static inline void l2x0_inv_all(void)
50{
51 /* invalidate all ways */
52 sync_writel(0xff, L2X0_INV_WAY, 0xff);
53 cache_sync();
54}
55
56static void l2x0_inv_range(unsigned long start, unsigned long end)
57{
58 unsigned long addr;
59
60 start &= ~(CACHE_LINE_SIZE - 1);
61 for (addr = start; addr < end; addr += CACHE_LINE_SIZE)
62 sync_writel(addr, L2X0_INV_LINE_PA, 1);
63 cache_sync();
64}
65
66static void l2x0_clean_range(unsigned long start, unsigned long end)
67{
68 unsigned long addr;
69
70 start &= ~(CACHE_LINE_SIZE - 1);
71 for (addr = start; addr < end; addr += CACHE_LINE_SIZE)
72 sync_writel(addr, L2X0_CLEAN_LINE_PA, 1);
73 cache_sync();
74}
75
76static void l2x0_flush_range(unsigned long start, unsigned long end)
77{
78 unsigned long addr;
79
80 start &= ~(CACHE_LINE_SIZE - 1);
81 for (addr = start; addr < end; addr += CACHE_LINE_SIZE)
82 sync_writel(addr, L2X0_CLEAN_INV_LINE_PA, 1);
83 cache_sync();
84}
85
86void __init l2x0_init(void __iomem *base, __u32 aux_val, __u32 aux_mask)
87{
88 __u32 aux;
89
90 l2x0_base = base;
91
92 /* disable L2X0 */
93 writel(0, l2x0_base + L2X0_CTRL);
94
95 aux = readl(l2x0_base + L2X0_AUX_CTRL);
96 aux &= aux_mask;
97 aux |= aux_val;
98 writel(aux, l2x0_base + L2X0_AUX_CTRL);
99
100 l2x0_inv_all();
101
102 /* enable L2X0 */
103 writel(1, l2x0_base + L2X0_CTRL);
104
105 outer_cache.inv_range = l2x0_inv_range;
106 outer_cache.clean_range = l2x0_clean_range;
107 outer_cache.flush_range = l2x0_flush_range;
108
109 printk(KERN_INFO "L2X0 cache controller enabled\n");
110}