blob: f8158edf6ebf0d91cbe7951bc2255e7c6a9d2dfd [file] [log] [blame]
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001/******************************************************************************
2 *
Reinette Chatre01f81622009-01-08 10:20:02 -08003 * Copyright(c) 2007 - 2009 Intel Corporation. All rights reserved.
Tomas Winkler5a6a2562008-04-24 11:55:23 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
23 *
24 *****************************************************************************/
25
26#include <linux/kernel.h>
27#include <linux/module.h>
Tomas Winkler5a6a2562008-04-24 11:55:23 -070028#include <linux/init.h>
29#include <linux/pci.h>
30#include <linux/dma-mapping.h>
31#include <linux/delay.h>
32#include <linux/skbuff.h>
33#include <linux/netdevice.h>
34#include <linux/wireless.h>
35#include <net/mac80211.h>
36#include <linux/etherdevice.h>
37#include <asm/unaligned.h>
38
39#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070040#include "iwl-dev.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070041#include "iwl-core.h"
42#include "iwl-io.h"
Tomas Winklere26e47d2008-06-12 09:46:56 +080043#include "iwl-sta.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070044#include "iwl-helpers.h"
45#include "iwl-5000-hw.h"
Jay Sternbergc0bac762009-02-02 16:21:14 -080046#include "iwl-6000-hw.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070047
Reinette Chatrea0987a82008-12-02 12:14:06 -080048/* Highest firmware API version supported */
49#define IWL5000_UCODE_API_MAX 1
50#define IWL5150_UCODE_API_MAX 1
Tomas Winkler5a6a2562008-04-24 11:55:23 -070051
Reinette Chatrea0987a82008-12-02 12:14:06 -080052/* Lowest firmware API version supported */
53#define IWL5000_UCODE_API_MIN 1
54#define IWL5150_UCODE_API_MIN 1
55
56#define IWL5000_FW_PRE "iwlwifi-5000-"
57#define _IWL5000_MODULE_FIRMWARE(api) IWL5000_FW_PRE #api ".ucode"
58#define IWL5000_MODULE_FIRMWARE(api) _IWL5000_MODULE_FIRMWARE(api)
59
60#define IWL5150_FW_PRE "iwlwifi-5150-"
61#define _IWL5150_MODULE_FIRMWARE(api) IWL5150_FW_PRE #api ".ucode"
62#define IWL5150_MODULE_FIRMWARE(api) _IWL5150_MODULE_FIRMWARE(api)
Jay Sternberg4e062f92008-10-14 12:32:41 -070063
Ron Rindjunsky99da1b42008-05-15 13:54:13 +080064static const u16 iwl5000_default_queue_to_tx_fifo[] = {
65 IWL_TX_FIFO_AC3,
66 IWL_TX_FIFO_AC2,
67 IWL_TX_FIFO_AC1,
68 IWL_TX_FIFO_AC0,
69 IWL50_CMD_FIFO_NUM,
70 IWL_TX_FIFO_HCCA_1,
71 IWL_TX_FIFO_HCCA_2
72};
73
Tomas Winkler46315e02008-05-29 16:34:59 +080074/* FIXME: same implementation as 4965 */
75static int iwl5000_apm_stop_master(struct iwl_priv *priv)
76{
Tomas Winkler46315e02008-05-29 16:34:59 +080077 unsigned long flags;
78
79 spin_lock_irqsave(&priv->lock, flags);
80
81 /* set stop master bit */
82 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
83
Wu Fengguangfebf3372008-12-17 16:52:31 +080084 iwl_poll_direct_bit(priv, CSR_RESET,
Tomas Winkler46315e02008-05-29 16:34:59 +080085 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Tomas Winkler46315e02008-05-29 16:34:59 +080086
Tomas Winkler46315e02008-05-29 16:34:59 +080087 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winklere1623442009-01-27 14:27:56 -080088 IWL_DEBUG_INFO(priv, "stop master\n");
Tomas Winkler46315e02008-05-29 16:34:59 +080089
Wu Fengguangfebf3372008-12-17 16:52:31 +080090 return 0;
Tomas Winkler46315e02008-05-29 16:34:59 +080091}
92
93
Tomas Winkler30d59262008-04-24 11:55:25 -070094static int iwl5000_apm_init(struct iwl_priv *priv)
95{
96 int ret = 0;
97
98 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
99 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
100
Tomas Winkler8f061892008-05-29 16:34:56 +0800101 /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
102 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
103 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
104
Tomas Winklera96a27f2008-10-23 23:48:56 -0700105 /* Set FH wait threshold to maximum (HW error during stress W/A) */
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800106 iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
107
108 /* enable HAP INTA to move device L1a -> L0s */
109 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
110 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
111
Jay Sternberg050681b2009-01-29 11:09:13 -0800112 if (priv->cfg->need_pll_cfg)
113 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
Tomas Winkler30d59262008-04-24 11:55:25 -0700114
115 /* set "initialization complete" bit to move adapter
116 * D0U* --> D0A* state */
117 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
118
119 /* wait for clock stabilization */
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800120 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
121 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Tomas Winkler30d59262008-04-24 11:55:25 -0700122 if (ret < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800123 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
Tomas Winkler30d59262008-04-24 11:55:25 -0700124 return ret;
125 }
126
127 ret = iwl_grab_nic_access(priv);
128 if (ret)
129 return ret;
130
131 /* enable DMA */
Tomas Winkler8f061892008-05-29 16:34:56 +0800132 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
Tomas Winkler30d59262008-04-24 11:55:25 -0700133
134 udelay(20);
135
Tomas Winkler8f061892008-05-29 16:34:56 +0800136 /* disable L1-Active */
Tomas Winkler30d59262008-04-24 11:55:25 -0700137 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
Tomas Winkler8f061892008-05-29 16:34:56 +0800138 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Tomas Winkler30d59262008-04-24 11:55:25 -0700139
140 iwl_release_nic_access(priv);
141
142 return ret;
143}
144
Tomas Winklera96a27f2008-10-23 23:48:56 -0700145/* FIXME: this is identical to 4965 */
Tomas Winklerf118a912008-05-29 16:34:58 +0800146static void iwl5000_apm_stop(struct iwl_priv *priv)
147{
148 unsigned long flags;
149
Tomas Winkler46315e02008-05-29 16:34:59 +0800150 iwl5000_apm_stop_master(priv);
Tomas Winklerf118a912008-05-29 16:34:58 +0800151
152 spin_lock_irqsave(&priv->lock, flags);
153
154 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
155
156 udelay(10);
157
Mohamed Abbas1d3e6c62008-08-28 17:25:05 +0800158 /* clear "init complete" move adapter D0A* --> D0U state */
159 iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winklerf118a912008-05-29 16:34:58 +0800160
161 spin_unlock_irqrestore(&priv->lock, flags);
162}
163
164
Tomas Winkler7f066102008-05-29 16:34:57 +0800165static int iwl5000_apm_reset(struct iwl_priv *priv)
166{
167 int ret = 0;
168 unsigned long flags;
169
Tomas Winkler46315e02008-05-29 16:34:59 +0800170 iwl5000_apm_stop_master(priv);
Tomas Winkler7f066102008-05-29 16:34:57 +0800171
172 spin_lock_irqsave(&priv->lock, flags);
173
174 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
175
176 udelay(10);
177
178
179 /* FIXME: put here L1A -L0S w/a */
180
Jay Sternberg050681b2009-01-29 11:09:13 -0800181 if (priv->cfg->need_pll_cfg)
182 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
Tomas Winkler7f066102008-05-29 16:34:57 +0800183
184 /* set "initialization complete" bit to move adapter
185 * D0U* --> D0A* state */
186 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
187
188 /* wait for clock stabilization */
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800189 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
190 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Tomas Winkler7f066102008-05-29 16:34:57 +0800191 if (ret < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800192 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
Tomas Winkler7f066102008-05-29 16:34:57 +0800193 goto out;
194 }
195
196 ret = iwl_grab_nic_access(priv);
197 if (ret)
198 goto out;
199
200 /* enable DMA */
201 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
202
203 udelay(20);
204
205 /* disable L1-Active */
206 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
207 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
208
209 iwl_release_nic_access(priv);
210
211out:
212 spin_unlock_irqrestore(&priv->lock, flags);
213
214 return ret;
215}
216
217
Ron Rindjunsky5a835352008-05-05 10:22:29 +0800218static void iwl5000_nic_config(struct iwl_priv *priv)
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700219{
220 unsigned long flags;
221 u16 radio_cfg;
Tomas Winklere7b63582008-09-03 11:26:49 +0800222 u16 link;
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700223
224 spin_lock_irqsave(&priv->lock, flags);
225
Tomas Winklere7b63582008-09-03 11:26:49 +0800226 pci_read_config_word(priv->pci_dev, PCI_CFG_LINK_CTRL, &link);
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700227
Tomas Winkler8f061892008-05-29 16:34:56 +0800228 /* L1 is enabled by BIOS */
Tomas Winklere7b63582008-09-03 11:26:49 +0800229 if ((link & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
Tomas Winklera96a27f2008-10-23 23:48:56 -0700230 /* disable L0S disabled L1A enabled */
Tomas Winkler8f061892008-05-29 16:34:56 +0800231 iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
232 else
233 /* L0S enabled L1A disabled */
234 iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700235
236 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
237
238 /* write radio config values to register */
239 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) < EEPROM_5000_RF_CFG_TYPE_MAX)
240 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
241 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
242 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
243 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
244
245 /* set CSR_HW_CONFIG_REG for uCode use */
246 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
247 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
248 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
249
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800250 /* W/A : NIC is stuck in a reset state after Early PCIe power off
251 * (PCIe power is lost before PERST# is asserted),
252 * causing ME FW to lose ownership and not being able to obtain it back.
253 */
Tomas Winkler2d3db672008-08-04 16:00:47 +0800254 iwl_grab_nic_access(priv);
255 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800256 APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS,
257 ~APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS);
Tomas Winkler2d3db672008-08-04 16:00:47 +0800258 iwl_release_nic_access(priv);
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800259
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700260 spin_unlock_irqrestore(&priv->lock, flags);
261}
262
263
264
Tomas Winkler25ae3982008-04-24 11:55:27 -0700265/*
266 * EEPROM
267 */
268static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
269{
270 u16 offset = 0;
271
272 if ((address & INDIRECT_ADDRESS) == 0)
273 return address;
274
275 switch (address & INDIRECT_TYPE_MSK) {
276 case INDIRECT_HOST:
277 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
278 break;
279 case INDIRECT_GENERAL:
280 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
281 break;
282 case INDIRECT_REGULATORY:
283 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
284 break;
285 case INDIRECT_CALIBRATION:
286 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
287 break;
288 case INDIRECT_PROCESS_ADJST:
289 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
290 break;
291 case INDIRECT_OTHERS:
292 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
293 break;
294 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800295 IWL_ERR(priv, "illegal indirect type: 0x%X\n",
Tomas Winkler25ae3982008-04-24 11:55:27 -0700296 address & INDIRECT_TYPE_MSK);
297 break;
298 }
299
300 /* translate the offset from words to byte */
301 return (address & ADDRESS_MSK) + (offset << 1);
302}
303
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700304static u16 iwl5000_eeprom_calib_version(struct iwl_priv *priv)
Tomas Winklerf1f69412008-04-24 11:55:35 -0700305{
Tomas Winklerf1f69412008-04-24 11:55:35 -0700306 struct iwl_eeprom_calib_hdr {
307 u8 version;
308 u8 pa_type;
309 u16 voltage;
310 } *hdr;
311
Tomas Winklerf1f69412008-04-24 11:55:35 -0700312 hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
313 EEPROM_5000_CALIB_ALL);
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700314 return hdr->version;
Tomas Winklerf1f69412008-04-24 11:55:35 -0700315
316}
317
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700318static void iwl5000_gain_computation(struct iwl_priv *priv,
319 u32 average_noise[NUM_RX_CHAINS],
320 u16 min_average_noise_antenna_i,
321 u32 min_average_noise)
322{
323 int i;
324 s32 delta_g;
325 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
326
327 /* Find Gain Code for the antennas B and C */
328 for (i = 1; i < NUM_RX_CHAINS; i++) {
329 if ((data->disconn_array[i])) {
330 data->delta_gain_code[i] = 0;
331 continue;
332 }
333 delta_g = (1000 * ((s32)average_noise[0] -
334 (s32)average_noise[i])) / 1500;
335 /* bound gain by 2 bits value max, 3rd bit is sign */
336 data->delta_gain_code[i] =
337 min(abs(delta_g), CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
338
339 if (delta_g < 0)
340 /* set negative sign */
341 data->delta_gain_code[i] |= (1 << 2);
342 }
343
Tomas Winklere1623442009-01-27 14:27:56 -0800344 IWL_DEBUG_CALIB(priv, "Delta gains: ANT_B = %d ANT_C = %d\n",
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700345 data->delta_gain_code[1], data->delta_gain_code[2]);
346
347 if (!data->radio_write) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700348 struct iwl_calib_chain_noise_gain_cmd cmd;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800349
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700350 memset(&cmd, 0, sizeof(cmd));
351
Tomas Winkler0d950d82008-11-25 13:36:01 -0800352 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_GAIN_CMD;
353 cmd.hdr.first_group = 0;
354 cmd.hdr.groups_num = 1;
355 cmd.hdr.data_valid = 1;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700356 cmd.delta_gain_1 = data->delta_gain_code[1];
357 cmd.delta_gain_2 = data->delta_gain_code[2];
358 iwl_send_cmd_pdu_async(priv, REPLY_PHY_CALIBRATION_CMD,
359 sizeof(cmd), &cmd, NULL);
360
361 data->radio_write = 1;
362 data->state = IWL_CHAIN_NOISE_CALIBRATED;
363 }
364
365 data->chain_noise_a = 0;
366 data->chain_noise_b = 0;
367 data->chain_noise_c = 0;
368 data->chain_signal_a = 0;
369 data->chain_signal_b = 0;
370 data->chain_signal_c = 0;
371 data->beacon_count = 0;
372}
373
374static void iwl5000_chain_noise_reset(struct iwl_priv *priv)
375{
376 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800377 int ret;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700378
379 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700380 struct iwl_calib_chain_noise_reset_cmd cmd;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700381 memset(&cmd, 0, sizeof(cmd));
Tomas Winkler0d950d82008-11-25 13:36:01 -0800382
383 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_RESET_CMD;
384 cmd.hdr.first_group = 0;
385 cmd.hdr.groups_num = 1;
386 cmd.hdr.data_valid = 1;
387 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
388 sizeof(cmd), &cmd);
389 if (ret)
Winkler, Tomas15b16872008-12-19 10:37:33 +0800390 IWL_ERR(priv,
391 "Could not send REPLY_PHY_CALIBRATION_CMD\n");
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700392 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
Tomas Winklere1623442009-01-27 14:27:56 -0800393 IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700394 }
395}
396
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800397static void iwl5000_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
398 __le32 *tx_flags)
399{
Johannes Berge6a98542008-10-21 12:40:02 +0200400 if ((info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) ||
401 (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT))
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800402 *tx_flags |= TX_CMD_FLG_RTS_CTS_MSK;
403 else
404 *tx_flags &= ~TX_CMD_FLG_RTS_CTS_MSK;
405}
406
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700407static struct iwl_sensitivity_ranges iwl5000_sensitivity = {
408 .min_nrg_cck = 95,
409 .max_nrg_cck = 0,
410 .auto_corr_min_ofdm = 90,
411 .auto_corr_min_ofdm_mrc = 170,
412 .auto_corr_min_ofdm_x1 = 120,
413 .auto_corr_min_ofdm_mrc_x1 = 240,
414
415 .auto_corr_max_ofdm = 120,
416 .auto_corr_max_ofdm_mrc = 210,
417 .auto_corr_max_ofdm_x1 = 155,
418 .auto_corr_max_ofdm_mrc_x1 = 290,
419
420 .auto_corr_min_cck = 125,
421 .auto_corr_max_cck = 200,
422 .auto_corr_min_cck_mrc = 170,
423 .auto_corr_max_cck_mrc = 400,
424 .nrg_th_cck = 95,
425 .nrg_th_ofdm = 95,
426};
427
Tomas Winkler25ae3982008-04-24 11:55:27 -0700428static const u8 *iwl5000_eeprom_query_addr(const struct iwl_priv *priv,
429 size_t offset)
430{
431 u32 address = eeprom_indirect_address(priv, offset);
432 BUG_ON(address >= priv->cfg->eeprom_size);
433 return &priv->eeprom[address];
434}
435
Tomas Winkler339afc892008-12-01 16:32:20 -0800436static s32 iwl5150_get_ct_threshold(struct iwl_priv *priv)
437{
438 const s32 volt2temp_coef = -5;
439 u16 *temp_calib = (u16 *)iwl_eeprom_query_addr(priv,
440 EEPROM_5000_TEMPERATURE);
441 /* offset = temperate - voltage / coef */
442 s32 offset = temp_calib[0] - temp_calib[1] / volt2temp_coef;
443 s32 threshold = (s32)CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD) - offset;
444 return threshold * volt2temp_coef;
445}
446
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800447/*
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800448 * Calibration
449 */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800450static int iwl5000_set_Xtal_calib(struct iwl_priv *priv)
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800451{
Tomas Winkler0d950d82008-11-25 13:36:01 -0800452 struct iwl_calib_xtal_freq_cmd cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800453 u16 *xtal_calib = (u16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_XTAL);
454
Tomas Winkler0d950d82008-11-25 13:36:01 -0800455 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
456 cmd.hdr.first_group = 0;
457 cmd.hdr.groups_num = 1;
458 cmd.hdr.data_valid = 1;
459 cmd.cap_pin1 = (u8)xtal_calib[0];
460 cmd.cap_pin2 = (u8)xtal_calib[1];
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700461 return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
Tomas Winkler0d950d82008-11-25 13:36:01 -0800462 (u8 *)&cmd, sizeof(cmd));
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800463}
464
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800465static int iwl5000_send_calib_cfg(struct iwl_priv *priv)
466{
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700467 struct iwl_calib_cfg_cmd calib_cfg_cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800468 struct iwl_host_cmd cmd = {
469 .id = CALIBRATION_CFG_CMD,
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700470 .len = sizeof(struct iwl_calib_cfg_cmd),
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800471 .data = &calib_cfg_cmd,
472 };
473
474 memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
475 calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
476 calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
477 calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
478 calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
479
480 return iwl_send_cmd(priv, &cmd);
481}
482
483static void iwl5000_rx_calib_result(struct iwl_priv *priv,
484 struct iwl_rx_mem_buffer *rxb)
485{
486 struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700487 struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800488 int len = le32_to_cpu(pkt->len) & FH_RSCSR_FRAME_SIZE_MSK;
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800489 int index;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800490
491 /* reduce the size of the length field itself */
492 len -= 4;
493
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800494 /* Define the order in which the results will be sent to the runtime
495 * uCode. iwl_send_calib_results sends them in a row according to their
496 * index. We sort them here */
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800497 switch (hdr->op_code) {
Tomas Winkler819500c2008-12-01 16:32:19 -0800498 case IWL_PHY_CALIBRATE_DC_CMD:
499 index = IWL_CALIB_DC;
500 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700501 case IWL_PHY_CALIBRATE_LO_CMD:
502 index = IWL_CALIB_LO;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800503 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700504 case IWL_PHY_CALIBRATE_TX_IQ_CMD:
505 index = IWL_CALIB_TX_IQ;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800506 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700507 case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
508 index = IWL_CALIB_TX_IQ_PERD;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800509 break;
Tomas Winkler201706a2008-11-19 15:32:24 -0800510 case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
511 index = IWL_CALIB_BASE_BAND;
512 break;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800513 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800514 IWL_ERR(priv, "Unknown calibration notification %d\n",
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800515 hdr->op_code);
516 return;
517 }
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800518 iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800519}
520
521static void iwl5000_rx_calib_complete(struct iwl_priv *priv,
522 struct iwl_rx_mem_buffer *rxb)
523{
Tomas Winklere1623442009-01-27 14:27:56 -0800524 IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n");
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800525 queue_work(priv->workqueue, &priv->restart);
526}
527
528/*
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800529 * ucode
530 */
531static int iwl5000_load_section(struct iwl_priv *priv,
532 struct fw_desc *image,
533 u32 dst_addr)
534{
535 int ret = 0;
536 unsigned long flags;
537
538 dma_addr_t phy_addr = image->p_addr;
539 u32 byte_cnt = image->len;
540
541 spin_lock_irqsave(&priv->lock, flags);
542 ret = iwl_grab_nic_access(priv);
543 if (ret) {
544 spin_unlock_irqrestore(&priv->lock, flags);
545 return ret;
546 }
547
548 iwl_write_direct32(priv,
549 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
550 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
551
552 iwl_write_direct32(priv,
553 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
554
555 iwl_write_direct32(priv,
556 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
557 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
558
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800559 iwl_write_direct32(priv,
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800560 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
Tomas Winkler499b1882008-10-14 12:32:48 -0700561 (iwl_get_dma_hi_addr(phy_addr)
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800562 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
563
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800564 iwl_write_direct32(priv,
565 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
566 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
567 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
568 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
569
570 iwl_write_direct32(priv,
571 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
572 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700573 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800574 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
575
576 iwl_release_nic_access(priv);
577 spin_unlock_irqrestore(&priv->lock, flags);
578 return 0;
579}
580
581static int iwl5000_load_given_ucode(struct iwl_priv *priv,
582 struct fw_desc *inst_image,
583 struct fw_desc *data_image)
584{
585 int ret = 0;
586
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800587 ret = iwl5000_load_section(priv, inst_image,
588 IWL50_RTC_INST_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800589 if (ret)
590 return ret;
591
Tomas Winklere1623442009-01-27 14:27:56 -0800592 IWL_DEBUG_INFO(priv, "INST uCode section being loaded...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800593 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700594 priv->ucode_write_complete, 5 * HZ);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800595 if (ret == -ERESTARTSYS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800596 IWL_ERR(priv, "Could not load the INST uCode section due "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800597 "to interrupt\n");
598 return ret;
599 }
600 if (!ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800601 IWL_ERR(priv, "Could not load the INST uCode section\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800602 return -ETIMEDOUT;
603 }
604
605 priv->ucode_write_complete = 0;
606
607 ret = iwl5000_load_section(
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800608 priv, data_image, IWL50_RTC_DATA_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800609 if (ret)
610 return ret;
611
Tomas Winklere1623442009-01-27 14:27:56 -0800612 IWL_DEBUG_INFO(priv, "DATA uCode section being loaded...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800613
614 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
615 priv->ucode_write_complete, 5 * HZ);
616 if (ret == -ERESTARTSYS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800617 IWL_ERR(priv, "Could not load the INST uCode section due "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800618 "to interrupt\n");
619 return ret;
620 } else if (!ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800621 IWL_ERR(priv, "Could not load the DATA uCode section\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800622 return -ETIMEDOUT;
623 } else
624 ret = 0;
625
626 priv->ucode_write_complete = 0;
627
628 return ret;
629}
630
631static int iwl5000_load_ucode(struct iwl_priv *priv)
632{
633 int ret = 0;
634
635 /* check whether init ucode should be loaded, or rather runtime ucode */
636 if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800637 IWL_DEBUG_INFO(priv, "Init ucode found. Loading init ucode...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800638 ret = iwl5000_load_given_ucode(priv,
639 &priv->ucode_init, &priv->ucode_init_data);
640 if (!ret) {
Tomas Winklere1623442009-01-27 14:27:56 -0800641 IWL_DEBUG_INFO(priv, "Init ucode load complete.\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800642 priv->ucode_type = UCODE_INIT;
643 }
644 } else {
Tomas Winklere1623442009-01-27 14:27:56 -0800645 IWL_DEBUG_INFO(priv, "Init ucode not found, or already loaded. "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800646 "Loading runtime ucode...\n");
647 ret = iwl5000_load_given_ucode(priv,
648 &priv->ucode_code, &priv->ucode_data);
649 if (!ret) {
Tomas Winklere1623442009-01-27 14:27:56 -0800650 IWL_DEBUG_INFO(priv, "Runtime ucode load complete.\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800651 priv->ucode_type = UCODE_RT;
652 }
653 }
654
655 return ret;
656}
657
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800658static void iwl5000_init_alive_start(struct iwl_priv *priv)
659{
660 int ret = 0;
661
662 /* Check alive response for "valid" sign from uCode */
663 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
664 /* We had an error bringing up the hardware, so take it
665 * all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800666 IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800667 goto restart;
668 }
669
670 /* initialize uCode was loaded... verify inst image.
671 * This is a paranoid check, because we would not have gotten the
672 * "initialize" alive if code weren't properly loaded. */
673 if (iwl_verify_ucode(priv)) {
674 /* Runtime instruction load was bad;
675 * take it all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800676 IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800677 goto restart;
678 }
679
Emmanuel Grumbach37deb2a2008-06-30 17:23:08 +0800680 iwl_clear_stations_table(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800681 ret = priv->cfg->ops->lib->alive_notify(priv);
682 if (ret) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800683 IWL_WARN(priv,
684 "Could not complete ALIVE transition: %d\n", ret);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800685 goto restart;
686 }
687
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800688 iwl5000_send_calib_cfg(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800689 return;
690
691restart:
692 /* real restart (first load init_ucode) */
693 queue_work(priv->workqueue, &priv->restart);
694}
695
696static void iwl5000_set_wr_ptrs(struct iwl_priv *priv,
697 int txq_id, u32 index)
698{
699 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
700 (index & 0xff) | (txq_id << 8));
701 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(txq_id), index);
702}
703
704static void iwl5000_tx_queue_set_status(struct iwl_priv *priv,
705 struct iwl_tx_queue *txq,
706 int tx_fifo_id, int scd_retry)
707{
708 int txq_id = txq->q.id;
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700709 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800710
711 iwl_write_prph(priv, IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
712 (active << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
713 (tx_fifo_id << IWL50_SCD_QUEUE_STTS_REG_POS_TXF) |
714 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_WSL) |
715 IWL50_SCD_QUEUE_STTS_REG_MSK);
716
717 txq->sched_retry = scd_retry;
718
Tomas Winklere1623442009-01-27 14:27:56 -0800719 IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800720 active ? "Activate" : "Deactivate",
721 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
722}
723
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800724static int iwl5000_send_wimax_coex(struct iwl_priv *priv)
725{
726 struct iwl_wimax_coex_cmd coex_cmd;
727
728 memset(&coex_cmd, 0, sizeof(coex_cmd));
729
730 return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
731 sizeof(coex_cmd), &coex_cmd);
732}
733
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800734static int iwl5000_alive_notify(struct iwl_priv *priv)
735{
736 u32 a;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800737 unsigned long flags;
738 int ret;
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800739 int i, chan;
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800740 u32 reg_val;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800741
742 spin_lock_irqsave(&priv->lock, flags);
743
744 ret = iwl_grab_nic_access(priv);
745 if (ret) {
746 spin_unlock_irqrestore(&priv->lock, flags);
747 return ret;
748 }
749
750 priv->scd_base_addr = iwl_read_prph(priv, IWL50_SCD_SRAM_BASE_ADDR);
751 a = priv->scd_base_addr + IWL50_SCD_CONTEXT_DATA_OFFSET;
752 for (; a < priv->scd_base_addr + IWL50_SCD_TX_STTS_BITMAP_OFFSET;
753 a += 4)
754 iwl_write_targ_mem(priv, a, 0);
755 for (; a < priv->scd_base_addr + IWL50_SCD_TRANSLATE_TBL_OFFSET;
756 a += 4)
757 iwl_write_targ_mem(priv, a, 0);
758 for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
759 iwl_write_targ_mem(priv, a, 0);
760
761 iwl_write_prph(priv, IWL50_SCD_DRAM_BASE_ADDR,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800762 priv->scd_bc_tbls.dma >> 10);
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800763
764 /* Enable DMA channel */
765 for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
766 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
767 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
768 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
769
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800770 /* Update FH chicken bits */
771 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
772 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
773 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
774
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800775 iwl_write_prph(priv, IWL50_SCD_QUEUECHAIN_SEL,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800776 IWL50_SCD_QUEUECHAIN_SEL_ALL(priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800777 iwl_write_prph(priv, IWL50_SCD_AGGR_SEL, 0);
778
779 /* initiate the queues */
780 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
781 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(i), 0);
782 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
783 iwl_write_targ_mem(priv, priv->scd_base_addr +
784 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
785 iwl_write_targ_mem(priv, priv->scd_base_addr +
786 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i) +
787 sizeof(u32),
788 ((SCD_WIN_SIZE <<
789 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
790 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
791 ((SCD_FRAME_LIMIT <<
792 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
793 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
794 }
795
796 iwl_write_prph(priv, IWL50_SCD_INTERRUPT_MASK,
Tomas Winklerda1bc452008-05-29 16:35:00 +0800797 IWL_MASK(0, priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800798
Tomas Winklerda1bc452008-05-29 16:35:00 +0800799 /* Activate all Tx DMA/FIFO channels */
800 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800801
802 iwl5000_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700803
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800804 /* map qos queues to fifos one-to-one */
805 for (i = 0; i < ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo); i++) {
806 int ac = iwl5000_default_queue_to_tx_fifo[i];
807 iwl_txq_ctx_activate(priv, i);
808 iwl5000_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
809 }
810 /* TODO - need to initialize those FIFOs inside the loop above,
811 * not only mark them as active */
812 iwl_txq_ctx_activate(priv, 4);
813 iwl_txq_ctx_activate(priv, 7);
814 iwl_txq_ctx_activate(priv, 8);
815 iwl_txq_ctx_activate(priv, 9);
816
817 iwl_release_nic_access(priv);
818 spin_unlock_irqrestore(&priv->lock, flags);
819
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800820
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800821 iwl5000_send_wimax_coex(priv);
822
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800823 iwl5000_set_Xtal_calib(priv);
824 iwl_send_calib_results(priv);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800825
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800826 return 0;
827}
828
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700829static int iwl5000_hw_set_hw_params(struct iwl_priv *priv)
830{
831 if ((priv->cfg->mod_params->num_of_queues > IWL50_NUM_QUEUES) ||
832 (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800833 IWL_ERR(priv,
834 "invalid queues_num, should be between %d and %d\n",
835 IWL_MIN_NUM_QUEUES, IWL50_NUM_QUEUES);
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700836 return -EINVAL;
837 }
Tomas Winkler25ae3982008-04-24 11:55:27 -0700838
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700839 priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
Zhu Yif3f911d2008-12-02 12:14:04 -0800840 priv->hw_params.dma_chnl_num = FH50_TCSR_CHNL_NUM;
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800841 priv->hw_params.scd_bc_tbls_size =
842 IWL50_NUM_QUEUES * sizeof(struct iwl5000_scd_bc_tbl);
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800843 priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700844 priv->hw_params.max_stations = IWL5000_STATION_COUNT;
845 priv->hw_params.bcast_sta_id = IWL5000_BROADCAST_ID;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800846
847 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
848 case CSR_HW_REV_TYPE_6x00:
849 case CSR_HW_REV_TYPE_6x50:
850 priv->hw_params.max_data_size = IWL60_RTC_DATA_SIZE;
851 priv->hw_params.max_inst_size = IWL60_RTC_INST_SIZE;
852 break;
853 default:
854 priv->hw_params.max_data_size = IWL50_RTC_DATA_SIZE;
855 priv->hw_params.max_inst_size = IWL50_RTC_INST_SIZE;
856 }
857
Ron Rindjunskyda154e302008-06-30 17:23:20 +0800858 priv->hw_params.max_bsm_size = 0;
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700859 priv->hw_params.fat_channel = BIT(IEEE80211_BAND_2GHZ) |
860 BIT(IEEE80211_BAND_5GHZ);
Winkler, Tomas141c43a2009-01-08 10:19:53 -0800861 priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
862
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700863 priv->hw_params.sens = &iwl5000_sensitivity;
Tomas Winkler25ae3982008-04-24 11:55:27 -0700864
Jay Sternbergc0bac762009-02-02 16:21:14 -0800865 priv->hw_params.tx_chains_num = num_of_ant(priv->cfg->valid_tx_ant);
866 priv->hw_params.rx_chains_num = num_of_ant(priv->cfg->valid_rx_ant);
867 priv->hw_params.valid_tx_ant = priv->cfg->valid_tx_ant;
868 priv->hw_params.valid_rx_ant = priv->cfg->valid_rx_ant;
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700869
870 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700871 case CSR_HW_REV_TYPE_5150:
Tomas Winklerd5d7c582008-10-08 09:37:28 +0800872 /* 5150 wants in Kelvin */
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700873 priv->hw_params.ct_kill_threshold =
Tomas Winkler339afc892008-12-01 16:32:20 -0800874 iwl5150_get_ct_threshold(priv);
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700875 break;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800876 default:
877 /* all others want Celsius */
878 priv->hw_params.ct_kill_threshold = CT_KILL_THRESHOLD;
879 break;
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700880 }
881
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800882 /* Set initial calibration set */
883 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800884 case CSR_HW_REV_TYPE_5150:
Tomas Winkler819500c2008-12-01 16:32:19 -0800885 priv->hw_params.calib_init_cfg =
Winkler, Tomas7470d7f2008-12-01 16:32:22 -0800886 BIT(IWL_CALIB_DC) |
887 BIT(IWL_CALIB_LO) |
888 BIT(IWL_CALIB_TX_IQ) |
889 BIT(IWL_CALIB_BASE_BAND);
Tomas Winkler819500c2008-12-01 16:32:19 -0800890
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800891 break;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800892 default:
893 priv->hw_params.calib_init_cfg =
894 BIT(IWL_CALIB_XTAL) |
895 BIT(IWL_CALIB_LO) |
896 BIT(IWL_CALIB_TX_IQ) |
897 BIT(IWL_CALIB_TX_IQ_PERD) |
898 BIT(IWL_CALIB_BASE_BAND);
899 break;
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800900 }
901
902
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700903 return 0;
904}
Ron Rindjunskyd4100dd2008-04-24 11:55:33 -0700905
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700906/**
907 * iwl5000_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
908 */
909static void iwl5000_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800910 struct iwl_tx_queue *txq,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700911 u16 byte_cnt)
912{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800913 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700914 int write_ptr = txq->q.write_ptr;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700915 int txq_id = txq->q.id;
916 u8 sec_ctl = 0;
Tomas Winkler127901a2008-10-23 23:48:55 -0700917 u8 sta_id = 0;
918 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
919 __le16 bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700920
Tomas Winkler127901a2008-10-23 23:48:55 -0700921 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700922
923 if (txq_id != IWL_CMD_QUEUE_NUM) {
Tomas Winkler127901a2008-10-23 23:48:55 -0700924 sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800925 sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700926
927 switch (sec_ctl & TX_CMD_SEC_MSK) {
928 case TX_CMD_SEC_CCM:
929 len += CCMP_MIC_LEN;
930 break;
931 case TX_CMD_SEC_TKIP:
932 len += TKIP_ICV_LEN;
933 break;
934 case TX_CMD_SEC_WEP:
935 len += WEP_IV_LEN + WEP_ICV_LEN;
936 break;
937 }
938 }
939
Tomas Winkler127901a2008-10-23 23:48:55 -0700940 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700941
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800942 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700943
Tomas Winkler127901a2008-10-23 23:48:55 -0700944 if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800945 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700946 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700947}
948
Tomas Winkler972cf442008-05-29 16:35:13 +0800949static void iwl5000_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
950 struct iwl_tx_queue *txq)
951{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800952 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700953 int txq_id = txq->q.id;
954 int read_ptr = txq->q.read_ptr;
955 u8 sta_id = 0;
956 __le16 bc_ent;
957
958 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
Tomas Winkler972cf442008-05-29 16:35:13 +0800959
960 if (txq_id != IWL_CMD_QUEUE_NUM)
Tomas Winkler127901a2008-10-23 23:48:55 -0700961 sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
Tomas Winkler972cf442008-05-29 16:35:13 +0800962
Tomas Winkler127901a2008-10-23 23:48:55 -0700963 bc_ent = cpu_to_le16(1 | (sta_id << 12));
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800964 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800965
Tomas Winkler127901a2008-10-23 23:48:55 -0700966 if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800967 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700968 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800969}
970
Tomas Winklere26e47d2008-06-12 09:46:56 +0800971static int iwl5000_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
972 u16 txq_id)
973{
974 u32 tbl_dw_addr;
975 u32 tbl_dw;
976 u16 scd_q2ratid;
977
978 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
979
980 tbl_dw_addr = priv->scd_base_addr +
981 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
982
983 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
984
985 if (txq_id & 0x1)
986 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
987 else
988 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
989
990 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
991
992 return 0;
993}
994static void iwl5000_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
995{
996 /* Simply stop the queue, but don't change any configuration;
997 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
998 iwl_write_prph(priv,
999 IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
1000 (0 << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
1001 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
1002}
1003
1004static int iwl5000_txq_agg_enable(struct iwl_priv *priv, int txq_id,
1005 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
1006{
1007 unsigned long flags;
1008 int ret;
1009 u16 ra_tid;
1010
Tomas Winkler9f17b312008-07-11 11:53:35 +08001011 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
1012 (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001013 IWL_WARN(priv,
1014 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +08001015 txq_id, IWL50_FIRST_AMPDU_QUEUE,
1016 IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
1017 return -EINVAL;
1018 }
Tomas Winklere26e47d2008-06-12 09:46:56 +08001019
1020 ra_tid = BUILD_RAxTID(sta_id, tid);
1021
1022 /* Modify device's station table to Tx this TID */
Tomas Winkler9f586712008-11-12 13:14:05 -08001023 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
Tomas Winklere26e47d2008-06-12 09:46:56 +08001024
1025 spin_lock_irqsave(&priv->lock, flags);
1026 ret = iwl_grab_nic_access(priv);
1027 if (ret) {
1028 spin_unlock_irqrestore(&priv->lock, flags);
1029 return ret;
1030 }
1031
1032 /* Stop this Tx queue before configuring it */
1033 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
1034
1035 /* Map receiver-address / traffic-ID to this queue */
1036 iwl5000_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
1037
1038 /* Set this queue as a chain-building queue */
1039 iwl_set_bits_prph(priv, IWL50_SCD_QUEUECHAIN_SEL, (1<<txq_id));
1040
1041 /* enable aggregations for the queue */
1042 iwl_set_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1<<txq_id));
1043
1044 /* Place first TFD at index corresponding to start sequence number.
1045 * Assumes that ssn_idx is valid (!= 0xFFF) */
1046 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1047 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1048 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
1049
1050 /* Set up Tx window size and frame limit for this queue */
1051 iwl_write_targ_mem(priv, priv->scd_base_addr +
1052 IWL50_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
1053 sizeof(u32),
1054 ((SCD_WIN_SIZE <<
1055 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1056 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1057 ((SCD_FRAME_LIMIT <<
1058 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1059 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1060
1061 iwl_set_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
1062
1063 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
1064 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
1065
1066 iwl_release_nic_access(priv);
1067 spin_unlock_irqrestore(&priv->lock, flags);
1068
1069 return 0;
1070}
1071
1072static int iwl5000_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
1073 u16 ssn_idx, u8 tx_fifo)
1074{
1075 int ret;
1076
Tomas Winkler9f17b312008-07-11 11:53:35 +08001077 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
1078 (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001079 IWL_WARN(priv,
1080 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +08001081 txq_id, IWL50_FIRST_AMPDU_QUEUE,
1082 IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
Tomas Winklere26e47d2008-06-12 09:46:56 +08001083 return -EINVAL;
1084 }
1085
1086 ret = iwl_grab_nic_access(priv);
1087 if (ret)
1088 return ret;
1089
1090 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
1091
1092 iwl_clear_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1 << txq_id));
1093
1094 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1095 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1096 /* supposes that ssn_idx is valid (!= 0xFFF) */
1097 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
1098
1099 iwl_clear_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
1100 iwl_txq_ctx_deactivate(priv, txq_id);
1101 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1102
1103 iwl_release_nic_access(priv);
1104
1105 return 0;
1106}
1107
Tomas Winkler2469bf22008-05-05 10:22:35 +08001108static u16 iwl5000_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
1109{
1110 u16 size = (u16)sizeof(struct iwl_addsta_cmd);
1111 memcpy(data, cmd, size);
1112 return size;
1113}
1114
1115
Tomas Winklerda1bc452008-05-29 16:35:00 +08001116/*
Tomas Winklera96a27f2008-10-23 23:48:56 -07001117 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Tomas Winklerda1bc452008-05-29 16:35:00 +08001118 * must be called under priv->lock and mac access
1119 */
1120static void iwl5000_txq_set_sched(struct iwl_priv *priv, u32 mask)
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +08001121{
Tomas Winklerda1bc452008-05-29 16:35:00 +08001122 iwl_write_prph(priv, IWL50_SCD_TXFACT, mask);
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +08001123}
1124
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001125
1126static inline u32 iwl5000_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
1127{
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001128 return le32_to_cpup((__le32 *)&tx_resp->status +
Tomas Winkler25a65722008-06-12 09:47:07 +08001129 tx_resp->frame_count) & MAX_SN;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001130}
1131
1132static int iwl5000_tx_status_reply_tx(struct iwl_priv *priv,
1133 struct iwl_ht_agg *agg,
1134 struct iwl5000_tx_resp *tx_resp,
Tomas Winkler25a65722008-06-12 09:47:07 +08001135 int txq_id, u16 start_idx)
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001136{
1137 u16 status;
1138 struct agg_tx_status *frame_status = &tx_resp->status;
1139 struct ieee80211_tx_info *info = NULL;
1140 struct ieee80211_hdr *hdr = NULL;
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001141 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Tomas Winkler25a65722008-06-12 09:47:07 +08001142 int i, sh, idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001143 u16 seq;
1144
1145 if (agg->wait_for_ba)
Tomas Winklere1623442009-01-27 14:27:56 -08001146 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001147
1148 agg->frame_count = tx_resp->frame_count;
1149 agg->start_idx = start_idx;
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001150 agg->rate_n_flags = rate_n_flags;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001151 agg->bitmap = 0;
1152
1153 /* # frames attempted by Tx command */
1154 if (agg->frame_count == 1) {
1155 /* Only one frame was attempted; no block-ack will arrive */
1156 status = le16_to_cpu(frame_status[0].status);
Tomas Winkler25a65722008-06-12 09:47:07 +08001157 idx = start_idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001158
1159 /* FIXME: code repetition */
Tomas Winklere1623442009-01-27 14:27:56 -08001160 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001161 agg->frame_count, agg->start_idx, idx);
1162
1163 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
Johannes Berge6a98542008-10-21 12:40:02 +02001164 info->status.rates[0].count = tx_resp->failure_frame + 1;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001165 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
Abhijeet Kolekarc3056062008-11-12 13:14:08 -08001166 info->flags |= iwl_is_tx_success(status) ?
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001167 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001168 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
1169
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001170 /* FIXME: code repetition end */
1171
Tomas Winklere1623442009-01-27 14:27:56 -08001172 IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001173 status & 0xff, tx_resp->failure_frame);
Tomas Winklere1623442009-01-27 14:27:56 -08001174 IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001175
1176 agg->wait_for_ba = 0;
1177 } else {
1178 /* Two or more frames were attempted; expect block-ack */
1179 u64 bitmap = 0;
1180 int start = agg->start_idx;
1181
1182 /* Construct bit-map of pending frames within Tx window */
1183 for (i = 0; i < agg->frame_count; i++) {
1184 u16 sc;
1185 status = le16_to_cpu(frame_status[i].status);
1186 seq = le16_to_cpu(frame_status[i].sequence);
1187 idx = SEQ_TO_INDEX(seq);
1188 txq_id = SEQ_TO_QUEUE(seq);
1189
1190 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
1191 AGG_TX_STATE_ABORT_MSK))
1192 continue;
1193
Tomas Winklere1623442009-01-27 14:27:56 -08001194 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001195 agg->frame_count, txq_id, idx);
1196
1197 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
1198
1199 sc = le16_to_cpu(hdr->seq_ctrl);
1200 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001201 IWL_ERR(priv,
1202 "BUG_ON idx doesn't match seq control"
1203 " idx=%d, seq_idx=%d, seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001204 idx, SEQ_TO_SN(sc),
1205 hdr->seq_ctrl);
1206 return -1;
1207 }
1208
Tomas Winklere1623442009-01-27 14:27:56 -08001209 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001210 i, idx, SEQ_TO_SN(sc));
1211
1212 sh = idx - start;
1213 if (sh > 64) {
1214 sh = (start - idx) + 0xff;
1215 bitmap = bitmap << sh;
1216 sh = 0;
1217 start = idx;
1218 } else if (sh < -64)
1219 sh = 0xff - (start - idx);
1220 else if (sh < 0) {
1221 sh = start - idx;
1222 start = idx;
1223 bitmap = bitmap << sh;
1224 sh = 0;
1225 }
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001226 bitmap |= 1ULL << sh;
Tomas Winklere1623442009-01-27 14:27:56 -08001227 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001228 start, (unsigned long long)bitmap);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001229 }
1230
1231 agg->bitmap = bitmap;
1232 agg->start_idx = start;
Tomas Winklere1623442009-01-27 14:27:56 -08001233 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001234 agg->frame_count, agg->start_idx,
1235 (unsigned long long)agg->bitmap);
1236
1237 if (bitmap)
1238 agg->wait_for_ba = 1;
1239 }
1240 return 0;
1241}
1242
1243static void iwl5000_rx_reply_tx(struct iwl_priv *priv,
1244 struct iwl_rx_mem_buffer *rxb)
1245{
1246 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1247 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1248 int txq_id = SEQ_TO_QUEUE(sequence);
1249 int index = SEQ_TO_INDEX(sequence);
1250 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1251 struct ieee80211_tx_info *info;
1252 struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
1253 u32 status = le16_to_cpu(tx_resp->status.status);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001254 int tid;
1255 int sta_id;
1256 int freed;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001257
1258 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001259 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001260 "is out of range [0-%d] %d %d\n", txq_id,
1261 index, txq->q.n_bd, txq->q.write_ptr,
1262 txq->q.read_ptr);
1263 return;
1264 }
1265
1266 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
1267 memset(&info->status, 0, sizeof(info->status));
1268
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001269 tid = (tx_resp->ra_tid & IWL50_TX_RES_TID_MSK) >> IWL50_TX_RES_TID_POS;
1270 sta_id = (tx_resp->ra_tid & IWL50_TX_RES_RA_MSK) >> IWL50_TX_RES_RA_POS;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001271
1272 if (txq->sched_retry) {
1273 const u32 scd_ssn = iwl5000_get_scd_ssn(tx_resp);
1274 struct iwl_ht_agg *agg = NULL;
1275
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001276 agg = &priv->stations[sta_id].tid[tid].agg;
1277
Tomas Winkler25a65722008-06-12 09:47:07 +08001278 iwl5000_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001279
Ron Rindjunsky32354272008-07-01 10:44:51 +03001280 /* check if BAR is needed */
1281 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
1282 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001283
1284 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001285 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
Tomas Winklere1623442009-01-27 14:27:56 -08001286 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001287 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
1288 scd_ssn , index, txq_id, txq->swq_id);
1289
Tomas Winkler17b88922008-05-29 16:35:12 +08001290 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001291 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1292
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001293 if (priv->mac80211_registered &&
1294 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1295 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001296 if (agg->state == IWL_AGG_OFF)
1297 ieee80211_wake_queue(priv->hw, txq_id);
1298 else
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001299 ieee80211_wake_queue(priv->hw,
1300 txq->swq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001301 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001302 }
1303 } else {
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001304 BUG_ON(txq_id != txq->swq_id);
1305
Johannes Berge6a98542008-10-21 12:40:02 +02001306 info->status.rates[0].count = tx_resp->failure_frame + 1;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001307 info->flags |= iwl_is_tx_success(status) ?
1308 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001309 iwl_hwrate_to_tx_control(priv,
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03001310 le32_to_cpu(tx_resp->rate_n_flags),
1311 info);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001312
Tomas Winklere1623442009-01-27 14:27:56 -08001313 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001314 "0x%x retries %d\n",
1315 txq_id,
1316 iwl_get_tx_fail_reason(status), status,
1317 le32_to_cpu(tx_resp->rate_n_flags),
1318 tx_resp->failure_frame);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001319
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001320 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
1321 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001322 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001323
1324 if (priv->mac80211_registered &&
1325 (iwl_queue_space(&txq->q) > txq->q.low_mark))
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001326 ieee80211_wake_queue(priv->hw, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001327 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001328
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001329 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
1330 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
1331
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001332 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
Winkler, Tomas15b16872008-12-19 10:37:33 +08001333 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001334}
1335
Tomas Winklera96a27f2008-10-23 23:48:56 -07001336/* Currently 5000 is the superset of everything */
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001337static u16 iwl5000_get_hcmd_size(u8 cmd_id, u16 len)
1338{
1339 return len;
1340}
1341
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001342static void iwl5000_setup_deferred_work(struct iwl_priv *priv)
1343{
1344 /* in 5000 the tx power calibration is done in uCode */
1345 priv->disable_tx_power_cal = 1;
1346}
1347
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001348static void iwl5000_rx_handler_setup(struct iwl_priv *priv)
1349{
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001350 /* init calibration handlers */
1351 priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
1352 iwl5000_rx_calib_result;
1353 priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
1354 iwl5000_rx_calib_complete;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001355 priv->rx_handlers[REPLY_TX] = iwl5000_rx_reply_tx;
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001356}
1357
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001358
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001359static int iwl5000_hw_valid_rtc_data_addr(u32 addr)
1360{
Samuel Ortiz250bdd22008-12-19 10:37:11 +08001361 return (addr >= IWL50_RTC_DATA_LOWER_BOUND) &&
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001362 (addr < IWL50_RTC_DATA_UPPER_BOUND);
1363}
1364
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001365static int iwl5000_send_rxon_assoc(struct iwl_priv *priv)
1366{
1367 int ret = 0;
1368 struct iwl5000_rxon_assoc_cmd rxon_assoc;
1369 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1370 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
1371
1372 if ((rxon1->flags == rxon2->flags) &&
1373 (rxon1->filter_flags == rxon2->filter_flags) &&
1374 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1375 (rxon1->ofdm_ht_single_stream_basic_rates ==
1376 rxon2->ofdm_ht_single_stream_basic_rates) &&
1377 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1378 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1379 (rxon1->ofdm_ht_triple_stream_basic_rates ==
1380 rxon2->ofdm_ht_triple_stream_basic_rates) &&
1381 (rxon1->acquisition_data == rxon2->acquisition_data) &&
1382 (rxon1->rx_chain == rxon2->rx_chain) &&
1383 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001384 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001385 return 0;
1386 }
1387
1388 rxon_assoc.flags = priv->staging_rxon.flags;
1389 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1390 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1391 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1392 rxon_assoc.reserved1 = 0;
1393 rxon_assoc.reserved2 = 0;
1394 rxon_assoc.reserved3 = 0;
1395 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1396 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1397 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1398 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1399 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1400 rxon_assoc.ofdm_ht_triple_stream_basic_rates =
1401 priv->staging_rxon.ofdm_ht_triple_stream_basic_rates;
1402 rxon_assoc.acquisition_data = priv->staging_rxon.acquisition_data;
1403
1404 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1405 sizeof(rxon_assoc), &rxon_assoc, NULL);
1406 if (ret)
1407 return ret;
1408
1409 return ret;
1410}
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001411static int iwl5000_send_tx_power(struct iwl_priv *priv)
1412{
1413 struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
1414
1415 /* half dBm need to multiply */
1416 tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
Gregory Greenman853554a2008-06-30 17:23:01 +08001417 tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001418 tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
1419 return iwl_send_cmd_pdu_async(priv, REPLY_TX_POWER_DBM_CMD,
1420 sizeof(tx_power_cmd), &tx_power_cmd,
1421 NULL);
1422}
1423
Zhu Yi52256402008-06-30 17:23:31 +08001424static void iwl5000_temperature(struct iwl_priv *priv)
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001425{
1426 /* store temperature from statistics (in Celsius) */
Zhu Yi52256402008-06-30 17:23:31 +08001427 priv->temperature = le32_to_cpu(priv->statistics.general.temperature);
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001428}
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001429
Tomas Winklercaab8f12008-08-04 16:00:42 +08001430/* Calc max signal level (dBm) among 3 possible receivers */
1431static int iwl5000_calc_rssi(struct iwl_priv *priv,
1432 struct iwl_rx_phy_res *rx_resp)
1433{
1434 /* data from PHY/DSP regarding signal strength, etc.,
1435 * contents are always there, not configurable by host
1436 */
1437 struct iwl5000_non_cfg_phy *ncphy =
1438 (struct iwl5000_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
1439 u32 val, rssi_a, rssi_b, rssi_c, max_rssi;
1440 u8 agc;
1441
1442 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_AGC_IDX]);
1443 agc = (val & IWL50_OFDM_AGC_MSK) >> IWL50_OFDM_AGC_BIT_POS;
1444
1445 /* Find max rssi among 3 possible receivers.
1446 * These values are measured by the digital signal processor (DSP).
1447 * They should stay fairly constant even as the signal strength varies,
1448 * if the radio's automatic gain control (AGC) is working right.
1449 * AGC value (see below) will provide the "interesting" info.
1450 */
1451 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_AB_IDX]);
1452 rssi_a = (val & IWL50_OFDM_RSSI_A_MSK) >> IWL50_OFDM_RSSI_A_BIT_POS;
1453 rssi_b = (val & IWL50_OFDM_RSSI_B_MSK) >> IWL50_OFDM_RSSI_B_BIT_POS;
1454 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_C_IDX]);
1455 rssi_c = (val & IWL50_OFDM_RSSI_C_MSK) >> IWL50_OFDM_RSSI_C_BIT_POS;
1456
1457 max_rssi = max_t(u32, rssi_a, rssi_b);
1458 max_rssi = max_t(u32, max_rssi, rssi_c);
1459
Tomas Winklere1623442009-01-27 14:27:56 -08001460 IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
Tomas Winklercaab8f12008-08-04 16:00:42 +08001461 rssi_a, rssi_b, rssi_c, max_rssi, agc);
1462
1463 /* dBm = max_rssi dB - agc dB - constant.
1464 * Higher AGC (higher radio gain) means lower signal. */
Samuel Ortiz250bdd22008-12-19 10:37:11 +08001465 return max_rssi - agc - IWL49_RSSI_OFFSET;
Tomas Winklercaab8f12008-08-04 16:00:42 +08001466}
1467
Tomas Winklerda8dec22008-04-24 11:55:24 -07001468static struct iwl_hcmd_ops iwl5000_hcmd = {
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001469 .rxon_assoc = iwl5000_send_rxon_assoc,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001470};
1471
1472static struct iwl_hcmd_utils_ops iwl5000_hcmd_utils = {
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001473 .get_hcmd_size = iwl5000_get_hcmd_size,
Tomas Winkler2469bf22008-05-05 10:22:35 +08001474 .build_addsta_hcmd = iwl5000_build_addsta_hcmd,
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -07001475 .gain_computation = iwl5000_gain_computation,
1476 .chain_noise_reset = iwl5000_chain_noise_reset,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +08001477 .rts_tx_cmd_flag = iwl5000_rts_tx_cmd_flag,
Tomas Winklercaab8f12008-08-04 16:00:42 +08001478 .calc_rssi = iwl5000_calc_rssi,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001479};
1480
1481static struct iwl_lib_ops iwl5000_lib = {
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -07001482 .set_hw_params = iwl5000_hw_set_hw_params,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -07001483 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
Tomas Winkler972cf442008-05-29 16:35:13 +08001484 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
Tomas Winklerda1bc452008-05-29 16:35:00 +08001485 .txq_set_sched = iwl5000_txq_set_sched,
Tomas Winklere26e47d2008-06-12 09:46:56 +08001486 .txq_agg_enable = iwl5000_txq_agg_enable,
1487 .txq_agg_disable = iwl5000_txq_agg_disable,
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08001488 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1489 .txq_free_tfd = iwl_hw_txq_free_tfd,
Samuel Ortiza8e74e272009-01-23 13:45:14 -08001490 .txq_init = iwl_hw_tx_queue_init,
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001491 .rx_handler_setup = iwl5000_rx_handler_setup,
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001492 .setup_deferred_work = iwl5000_setup_deferred_work,
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001493 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Ron Rindjunskydbb983b2008-05-15 13:54:12 +08001494 .load_ucode = iwl5000_load_ucode,
Ron Rindjunsky99da1b42008-05-15 13:54:13 +08001495 .init_alive_start = iwl5000_init_alive_start,
1496 .alive_notify = iwl5000_alive_notify,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001497 .send_tx_power = iwl5000_send_tx_power,
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001498 .temperature = iwl5000_temperature,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001499 .update_chain_flags = iwl_update_chain_flags,
Tomas Winkler30d59262008-04-24 11:55:25 -07001500 .apm_ops = {
1501 .init = iwl5000_apm_init,
Tomas Winkler7f066102008-05-29 16:34:57 +08001502 .reset = iwl5000_apm_reset,
Tomas Winklerf118a912008-05-29 16:34:58 +08001503 .stop = iwl5000_apm_stop,
Ron Rindjunsky5a835352008-05-05 10:22:29 +08001504 .config = iwl5000_nic_config,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001505 .set_pwr_src = iwl_set_pwr_src,
Tomas Winkler30d59262008-04-24 11:55:25 -07001506 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001507 .eeprom_ops = {
Tomas Winkler25ae3982008-04-24 11:55:27 -07001508 .regulatory_bands = {
1509 EEPROM_5000_REG_BAND_1_CHANNELS,
1510 EEPROM_5000_REG_BAND_2_CHANNELS,
1511 EEPROM_5000_REG_BAND_3_CHANNELS,
1512 EEPROM_5000_REG_BAND_4_CHANNELS,
1513 EEPROM_5000_REG_BAND_5_CHANNELS,
1514 EEPROM_5000_REG_BAND_24_FAT_CHANNELS,
1515 EEPROM_5000_REG_BAND_52_FAT_CHANNELS
1516 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001517 .verify_signature = iwlcore_eeprom_verify_signature,
1518 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1519 .release_semaphore = iwlcore_eeprom_release_semaphore,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001520 .calib_version = iwl5000_eeprom_calib_version,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001521 .query_addr = iwl5000_eeprom_query_addr,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001522 },
1523};
1524
Jay Sternbergcec2d3f2009-01-19 15:30:33 -08001525struct iwl_ops iwl5000_ops = {
Tomas Winklerda8dec22008-04-24 11:55:24 -07001526 .lib = &iwl5000_lib,
1527 .hcmd = &iwl5000_hcmd,
1528 .utils = &iwl5000_hcmd_utils,
1529};
1530
Jay Sternbergcec2d3f2009-01-19 15:30:33 -08001531struct iwl_mod_params iwl50_mod_params = {
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001532 .num_of_queues = IWL50_NUM_QUEUES,
Tomas Winkler9f17b312008-07-11 11:53:35 +08001533 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001534 .amsdu_size_8K = 1,
Ester Kummer3a1081e2008-05-06 11:05:14 +08001535 .restart_fw = 1,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001536 /* the rest are 0 by default */
1537};
1538
1539
1540struct iwl_cfg iwl5300_agn_cfg = {
1541 .name = "5300AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001542 .fw_name_pre = IWL5000_FW_PRE,
1543 .ucode_api_max = IWL5000_UCODE_API_MAX,
1544 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001545 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001546 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001547 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001548 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1549 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001550 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001551 .valid_tx_ant = ANT_ABC,
1552 .valid_rx_ant = ANT_ABC,
Jay Sternberg050681b2009-01-29 11:09:13 -08001553 .need_pll_cfg = true,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001554};
1555
Esti Kummer47408632008-07-11 11:53:30 +08001556struct iwl_cfg iwl5100_bg_cfg = {
1557 .name = "5100BG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001558 .fw_name_pre = IWL5000_FW_PRE,
1559 .ucode_api_max = IWL5000_UCODE_API_MAX,
1560 .ucode_api_min = IWL5000_UCODE_API_MIN,
Esti Kummer47408632008-07-11 11:53:30 +08001561 .sku = IWL_SKU_G,
1562 .ops = &iwl5000_ops,
1563 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001564 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1565 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Esti Kummer47408632008-07-11 11:53:30 +08001566 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001567 .valid_tx_ant = ANT_B,
1568 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001569 .need_pll_cfg = true,
Esti Kummer47408632008-07-11 11:53:30 +08001570};
1571
1572struct iwl_cfg iwl5100_abg_cfg = {
1573 .name = "5100ABG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001574 .fw_name_pre = IWL5000_FW_PRE,
1575 .ucode_api_max = IWL5000_UCODE_API_MAX,
1576 .ucode_api_min = IWL5000_UCODE_API_MIN,
Esti Kummer47408632008-07-11 11:53:30 +08001577 .sku = IWL_SKU_A|IWL_SKU_G,
1578 .ops = &iwl5000_ops,
1579 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001580 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1581 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Esti Kummer47408632008-07-11 11:53:30 +08001582 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001583 .valid_tx_ant = ANT_B,
1584 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001585 .need_pll_cfg = true,
Esti Kummer47408632008-07-11 11:53:30 +08001586};
1587
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001588struct iwl_cfg iwl5100_agn_cfg = {
1589 .name = "5100AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001590 .fw_name_pre = IWL5000_FW_PRE,
1591 .ucode_api_max = IWL5000_UCODE_API_MAX,
1592 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001593 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001594 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001595 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001596 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1597 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001598 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001599 .valid_tx_ant = ANT_B,
1600 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001601 .need_pll_cfg = true,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001602};
1603
1604struct iwl_cfg iwl5350_agn_cfg = {
1605 .name = "5350AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001606 .fw_name_pre = IWL5000_FW_PRE,
1607 .ucode_api_max = IWL5000_UCODE_API_MAX,
1608 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001609 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001610 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001611 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001612 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1613 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001614 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001615 .valid_tx_ant = ANT_ABC,
1616 .valid_rx_ant = ANT_ABC,
Jay Sternberg050681b2009-01-29 11:09:13 -08001617 .need_pll_cfg = true,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001618};
1619
Tomas Winkler7100e922008-12-01 16:32:18 -08001620struct iwl_cfg iwl5150_agn_cfg = {
1621 .name = "5150AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001622 .fw_name_pre = IWL5150_FW_PRE,
1623 .ucode_api_max = IWL5150_UCODE_API_MAX,
1624 .ucode_api_min = IWL5150_UCODE_API_MIN,
Tomas Winkler7100e922008-12-01 16:32:18 -08001625 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1626 .ops = &iwl5000_ops,
1627 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winklerfd63edb2008-12-01 16:32:21 -08001628 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1629 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Tomas Winkler7100e922008-12-01 16:32:18 -08001630 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001631 .valid_tx_ant = ANT_A,
1632 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001633 .need_pll_cfg = true,
Tomas Winkler7100e922008-12-01 16:32:18 -08001634};
1635
Reinette Chatrea0987a82008-12-02 12:14:06 -08001636MODULE_FIRMWARE(IWL5000_MODULE_FIRMWARE(IWL5000_UCODE_API_MAX));
1637MODULE_FIRMWARE(IWL5150_MODULE_FIRMWARE(IWL5150_UCODE_API_MAX));
Tomas Winklerc9f79ed2008-09-11 11:45:21 +08001638
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001639module_param_named(disable50, iwl50_mod_params.disable, int, 0444);
1640MODULE_PARM_DESC(disable50,
1641 "manually disable the 50XX radio (default 0 [radio on])");
1642module_param_named(swcrypto50, iwl50_mod_params.sw_crypto, bool, 0444);
1643MODULE_PARM_DESC(swcrypto50,
1644 "using software crypto engine (default 0 [hardware])\n");
Wu, Fengguang95aa1942008-12-17 16:52:30 +08001645module_param_named(debug50, iwl50_mod_params.debug, uint, 0444);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001646MODULE_PARM_DESC(debug50, "50XX debug output mask");
1647module_param_named(queues_num50, iwl50_mod_params.num_of_queues, int, 0444);
1648MODULE_PARM_DESC(queues_num50, "number of hw queues in 50xx series");
Ron Rindjunsky49779292008-06-30 17:23:21 +08001649module_param_named(11n_disable50, iwl50_mod_params.disable_11n, int, 0444);
1650MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality");
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001651module_param_named(amsdu_size_8K50, iwl50_mod_params.amsdu_size_8K, int, 0444);
1652MODULE_PARM_DESC(amsdu_size_8K50, "enable 8K amsdu size in 50XX series");
Ester Kummer3a1081e2008-05-06 11:05:14 +08001653module_param_named(fw_restart50, iwl50_mod_params.restart_fw, int, 0444);
1654MODULE_PARM_DESC(fw_restart50, "restart firmware in case of error");