blob: b56e1dedcf2fd4bbfc7865f21a8224c0ca1bfee0 [file] [log] [blame]
Thomas Gleixner1237a752019-05-29 16:57:29 -07001/* SPDX-License-Identifier: GPL-2.0-only */
Giuseppe CAVALLARO3c9732c2010-01-06 23:07:13 +00002/*******************************************************************************
3
4 Header file for stmmac platform data
5
6 Copyright (C) 2009 STMicroelectronics Ltd
7
Giuseppe CAVALLARO3c9732c2010-01-06 23:07:13 +00008
9 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
10*******************************************************************************/
11
12#ifndef __STMMAC_PLATFORM_DATA
13#define __STMMAC_PLATFORM_DATA
14
Viresh KUMAR57a503c2011-05-02 18:36:45 +000015#include <linux/platform_device.h>
Andrew Lunn0c65b2b2019-11-04 02:40:33 +010016#include <linux/phy.h>
Viresh KUMAR57a503c2011-05-02 18:36:45 +000017
Joao Pintod976a522017-03-10 18:24:51 +000018#define MTL_MAX_RX_QUEUES 8
19#define MTL_MAX_TX_QUEUES 8
Jose Abreu8fce3332018-09-17 09:22:56 +010020#define STMMAC_CH_MAX 8
Joao Pintod976a522017-03-10 18:24:51 +000021
Deepak SIKRI55f9a4d2012-04-04 04:33:20 +000022#define STMMAC_RX_COE_NONE 0
23#define STMMAC_RX_COE_TYPE1 1
24#define STMMAC_RX_COE_TYPE2 2
25
Deepak SIKRIfaeae3f2012-04-04 04:33:22 +000026/* Define the macros for CSR clock range parameters to be passed by
27 * platform code.
28 * This could also be configured at run time using CPU freq framework. */
29
30/* MDC Clock Selection define*/
Giuseppe CAVALLARO18f05d62012-04-04 04:33:26 +000031#define STMMAC_CSR_60_100M 0x0 /* MDC = clk_scr_i/42 */
32#define STMMAC_CSR_100_150M 0x1 /* MDC = clk_scr_i/62 */
33#define STMMAC_CSR_20_35M 0x2 /* MDC = clk_scr_i/16 */
34#define STMMAC_CSR_35_60M 0x3 /* MDC = clk_scr_i/26 */
35#define STMMAC_CSR_150_250M 0x4 /* MDC = clk_scr_i/102 */
36#define STMMAC_CSR_250_300M 0x5 /* MDC = clk_scr_i/122 */
Deepak SIKRIfaeae3f2012-04-04 04:33:22 +000037
Joao Pintod976a522017-03-10 18:24:51 +000038/* MTL algorithms identifiers */
39#define MTL_TX_ALGORITHM_WRR 0x0
40#define MTL_TX_ALGORITHM_WFQ 0x1
41#define MTL_TX_ALGORITHM_DWRR 0x2
42#define MTL_TX_ALGORITHM_SP 0x3
43#define MTL_RX_ALGORITHM_SP 0x4
44#define MTL_RX_ALGORITHM_WSP 0x5
45
Joao Pinto19d91872017-03-10 18:24:59 +000046/* RX/TX Queue Mode */
Thierry Reding2d72d502017-03-21 16:12:11 +010047#define MTL_QUEUE_AVB 0x0
48#define MTL_QUEUE_DCB 0x1
Joao Pintod976a522017-03-10 18:24:51 +000049
Giuseppe CAVALLARO18f05d62012-04-04 04:33:26 +000050/* The MDC clock could be set higher than the IEEE 802.3
Deepak SIKRIfaeae3f2012-04-04 04:33:22 +000051 * specified frequency limit 0f 2.5 MHz, by programming a clock divider
52 * of value different than the above defined values. The resultant MDIO
53 * clock frequency of 12.5 MHz is applicable for the interfacing chips
54 * supporting higher MDC clocks.
55 * The MDC clock selection macros need to be defined for MDC clock rate
56 * of 12.5 MHz, corresponding to the following selection.
Giuseppe CAVALLARO18f05d62012-04-04 04:33:26 +000057 */
58#define STMMAC_CSR_I_4 0x8 /* clk_csr_i/4 */
59#define STMMAC_CSR_I_6 0x9 /* clk_csr_i/6 */
60#define STMMAC_CSR_I_8 0xA /* clk_csr_i/8 */
61#define STMMAC_CSR_I_10 0xB /* clk_csr_i/10 */
62#define STMMAC_CSR_I_12 0xC /* clk_csr_i/12 */
63#define STMMAC_CSR_I_14 0xD /* clk_csr_i/14 */
64#define STMMAC_CSR_I_16 0xE /* clk_csr_i/16 */
65#define STMMAC_CSR_I_18 0xF /* clk_csr_i/18 */
Deepak SIKRIfaeae3f2012-04-04 04:33:22 +000066
Masanari Iida02582e92012-08-22 19:11:26 +090067/* AXI DMA Burst length supported */
Deepak SIKRI8327eb62012-04-04 04:33:23 +000068#define DMA_AXI_BLEN_4 (1 << 1)
69#define DMA_AXI_BLEN_8 (1 << 2)
70#define DMA_AXI_BLEN_16 (1 << 3)
71#define DMA_AXI_BLEN_32 (1 << 4)
72#define DMA_AXI_BLEN_64 (1 << 5)
73#define DMA_AXI_BLEN_128 (1 << 6)
74#define DMA_AXI_BLEN_256 (1 << 7)
75#define DMA_AXI_BLEN_ALL (DMA_AXI_BLEN_4 | DMA_AXI_BLEN_8 | DMA_AXI_BLEN_16 \
76 | DMA_AXI_BLEN_32 | DMA_AXI_BLEN_64 \
77 | DMA_AXI_BLEN_128 | DMA_AXI_BLEN_256)
78
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +000079/* Platfrom data for platform device structure's platform_data field */
Giuseppe CAVALLARO3c9732c2010-01-06 23:07:13 +000080
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +000081struct stmmac_mdio_bus_data {
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +000082 unsigned int phy_mask;
Jose Abreuf213bbe2020-03-09 09:36:27 +010083 unsigned int has_xpcs;
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +000084 int *irqs;
85 int probed_phy_irq;
Thierry Reding1a981c02019-07-26 12:27:40 +020086 bool needs_reset;
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +000087};
88
Deepak SIKRI8327eb62012-04-04 04:33:23 +000089struct stmmac_dma_cfg {
90 int pbl;
Niklas Cassel89caaa22016-12-07 15:20:07 +010091 int txpbl;
92 int rxpbl;
Niklas Cassel4022d032016-12-07 15:20:08 +010093 bool pblx8;
Deepak SIKRI8327eb62012-04-04 04:33:23 +000094 int fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +000095 int mixed_burst;
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +010096 bool aal;
Thierry Reding968a2972019-10-02 16:52:57 +020097 bool eame;
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +010098};
99
100#define AXI_BLEN 7
101struct stmmac_axi {
102 bool axi_lpi_en;
103 bool axi_xit_frm;
104 u32 axi_wr_osr_lmt;
105 u32 axi_rd_osr_lmt;
106 bool axi_kbbe;
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +0100107 u32 axi_blen[AXI_BLEN];
108 bool axi_fb;
109 bool axi_mb;
110 bool axi_rb;
Deepak SIKRI8327eb62012-04-04 04:33:23 +0000111};
112
Jose Abreu504723a2019-12-18 11:33:05 +0100113#define EST_GCL 1024
114struct stmmac_est {
Xiaoliang Yangb2091d42021-07-05 18:26:54 +0800115 struct mutex lock;
Jose Abreu504723a2019-12-18 11:33:05 +0100116 int enable;
117 u32 btr_offset[2];
118 u32 btr[2];
119 u32 ctr[2];
120 u32 ter;
121 u32 gcl_unaligned[EST_GCL];
122 u32 gcl[EST_GCL];
123 u32 gcl_size;
124};
125
Joao Pintod976a522017-03-10 18:24:51 +0000126struct stmmac_rxq_cfg {
127 u8 mode_to_use;
Bhadram Varkae73b49e2017-11-02 12:52:13 +0530128 u32 chan;
Joao Pintoabe80fd2017-03-17 16:11:07 +0000129 u8 pkt_route;
Joao Pintoa8f51022017-03-17 16:11:06 +0000130 bool use_prio;
131 u32 prio;
Joao Pintod976a522017-03-10 18:24:51 +0000132};
133
134struct stmmac_txq_cfg {
Bhadram Varkae73b49e2017-11-02 12:52:13 +0530135 u32 weight;
Joao Pinto19d91872017-03-10 18:24:59 +0000136 u8 mode_to_use;
137 /* Credit Base Shaper parameters */
138 u32 send_slope;
139 u32 idle_slope;
140 u32 high_credit;
141 u32 low_credit;
Joao Pintoa8f51022017-03-17 16:11:06 +0000142 bool use_prio;
143 u32 prio;
Jose Abreu579a25a2020-01-13 17:24:09 +0100144 int tbs_en;
Joao Pintod976a522017-03-10 18:24:51 +0000145};
146
Giuseppe CAVALLARO3c9732c2010-01-06 23:07:13 +0000147struct plat_stmmacenet_data {
148 int bus_id;
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000149 int phy_addr;
150 int interface;
Andrew Lunn0c65b2b2019-11-04 02:40:33 +0100151 phy_interface_t phy_interface;
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000152 struct stmmac_mdio_bus_data *mdio_bus_data;
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700153 struct device_node *phy_node;
Jose Abreu4838a542019-06-14 17:06:57 +0200154 struct device_node *phylink_node;
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200155 struct device_node *mdio_node;
Deepak SIKRI8327eb62012-04-04 04:33:23 +0000156 struct stmmac_dma_cfg *dma_cfg;
Jose Abreu504723a2019-12-18 11:33:05 +0100157 struct stmmac_est *est;
Giuseppe CAVALLAROdfb8fb92010-09-17 03:23:39 +0000158 int clk_csr;
Giuseppe CAVALLARO3c9732c2010-01-06 23:07:13 +0000159 int has_gmac;
Giuseppe CAVALLAROe326e852010-04-13 20:21:14 +0000160 int enh_desc;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +0000161 int tx_coe;
Deepak SIKRI55f9a4d2012-04-04 04:33:20 +0000162 int rx_coe;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +0000163 int bugged_jumbo;
Giuseppe Cavallaro543876c2010-09-24 21:27:41 -0700164 int pmt;
Srinivas Kandagatla61b80132011-07-17 20:54:09 +0000165 int force_sf_dma_mode;
Sonic Zhange2a240c2013-08-28 18:55:39 +0800166 int force_thresh_dma_mode;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +0000167 int riwt_off;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000168 int max_speed;
Vince Bridgers2618abb2014-01-20 05:39:01 -0600169 int maxmtu;
Vince Bridgers3b57de92014-07-31 15:49:17 -0500170 int multicast_filter_bins;
171 int unicast_filter_entries;
Vince Bridgerse7877f52015-04-15 11:17:40 -0500172 int tx_fifo_size;
173 int rx_fifo_size;
Fugang Duanf119cc92020-12-07 18:51:41 +0800174 u32 addr64;
Bhadram Varkae73b49e2017-11-02 12:52:13 +0530175 u32 rx_queues_to_use;
176 u32 tx_queues_to_use;
Joao Pintod976a522017-03-10 18:24:51 +0000177 u8 rx_sched_algorithm;
178 u8 tx_sched_algorithm;
179 struct stmmac_rxq_cfg rx_queues_cfg[MTL_MAX_RX_QUEUES];
180 struct stmmac_txq_cfg tx_queues_cfg[MTL_MAX_TX_QUEUES];
Giuseppe CAVALLARO3c9732c2010-01-06 23:07:13 +0000181 void (*fix_mac_speed)(void *priv, unsigned int speed);
Voon Weifengb9663b72020-04-20 23:42:52 +0800182 int (*serdes_powerup)(struct net_device *ndev, void *priv);
183 void (*serdes_powerdown)(struct net_device *ndev, void *priv);
Chen-Yu Tsai938dfda2014-01-17 21:24:42 +0800184 int (*init)(struct platform_device *pdev, void *priv);
185 void (*exit)(struct platform_device *pdev, void *priv);
LABBE Corentinec33d712017-05-31 09:18:33 +0200186 struct mac_device_info *(*setup)(void *priv);
Giuseppe CAVALLARO3c9732c2010-01-06 23:07:13 +0000187 void *bsp_priv;
jpintof573c0b2017-01-09 12:35:09 +0000188 struct clk *stmmac_clk;
189 struct clk *pclk;
190 struct clk *clk_ptp_ref;
191 unsigned int clk_ptp_rate;
Jose Abreu4ec53022019-01-30 15:54:19 +0100192 unsigned int clk_ref_rate;
Voon Weifeng190f73a2019-08-27 09:38:11 +0800193 s32 ptp_max_adj;
jpintof573c0b2017-01-09 12:35:09 +0000194 struct reset_control *stmmac_rst;
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +0100195 struct stmmac_axi *axi;
Alexandre TORGUEee2ae1e2016-04-01 11:37:33 +0200196 int has_gmac4;
LABBE Corentin9f93ac82017-05-31 09:18:36 +0200197 bool has_sun8i;
Alexandre TORGUEee2ae1e2016-04-01 11:37:33 +0200198 bool tso_en;
Jose Abreu76067452019-08-07 10:03:12 +0200199 int rss_en;
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +0200200 int mac_port_sel_speed;
jpintob4b7b772017-01-09 12:35:08 +0000201 bool en_tx_lpi_clockgating;
Jose Abreu48ae5552018-08-08 09:04:29 +0100202 int has_xgmac;
Chuah, Kim Tatte0f99562020-09-25 17:40:41 +0800203 bool vlan_fail_q_en;
204 u8 vlan_fail_q;
Rusaimi Amira Ruslanb4c5f832020-09-28 18:12:12 +0800205 unsigned int eee_usecs_rate;
Giuseppe CAVALLARO3c9732c2010-01-06 23:07:13 +0000206};
Giuseppe CAVALLARO3c9732c2010-01-06 23:07:13 +0000207#endif