Thomas Gleixner | 1237a75 | 2019-05-29 16:57:29 -0700 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Giuseppe CAVALLARO | 3c9732c | 2010-01-06 23:07:13 +0000 | [diff] [blame] | 2 | /******************************************************************************* |
| 3 | |
| 4 | Header file for stmmac platform data |
| 5 | |
| 6 | Copyright (C) 2009 STMicroelectronics Ltd |
| 7 | |
Giuseppe CAVALLARO | 3c9732c | 2010-01-06 23:07:13 +0000 | [diff] [blame] | 8 | |
| 9 | Author: Giuseppe Cavallaro <peppe.cavallaro@st.com> |
| 10 | *******************************************************************************/ |
| 11 | |
| 12 | #ifndef __STMMAC_PLATFORM_DATA |
| 13 | #define __STMMAC_PLATFORM_DATA |
| 14 | |
Viresh KUMAR | 57a503c | 2011-05-02 18:36:45 +0000 | [diff] [blame] | 15 | #include <linux/platform_device.h> |
Andrew Lunn | 0c65b2b | 2019-11-04 02:40:33 +0100 | [diff] [blame] | 16 | #include <linux/phy.h> |
Viresh KUMAR | 57a503c | 2011-05-02 18:36:45 +0000 | [diff] [blame] | 17 | |
Joao Pinto | d976a52 | 2017-03-10 18:24:51 +0000 | [diff] [blame] | 18 | #define MTL_MAX_RX_QUEUES 8 |
| 19 | #define MTL_MAX_TX_QUEUES 8 |
Jose Abreu | 8fce333 | 2018-09-17 09:22:56 +0100 | [diff] [blame] | 20 | #define STMMAC_CH_MAX 8 |
Joao Pinto | d976a52 | 2017-03-10 18:24:51 +0000 | [diff] [blame] | 21 | |
Deepak SIKRI | 55f9a4d | 2012-04-04 04:33:20 +0000 | [diff] [blame] | 22 | #define STMMAC_RX_COE_NONE 0 |
| 23 | #define STMMAC_RX_COE_TYPE1 1 |
| 24 | #define STMMAC_RX_COE_TYPE2 2 |
| 25 | |
Deepak SIKRI | faeae3f | 2012-04-04 04:33:22 +0000 | [diff] [blame] | 26 | /* Define the macros for CSR clock range parameters to be passed by |
| 27 | * platform code. |
| 28 | * This could also be configured at run time using CPU freq framework. */ |
| 29 | |
| 30 | /* MDC Clock Selection define*/ |
Giuseppe CAVALLARO | 18f05d6 | 2012-04-04 04:33:26 +0000 | [diff] [blame] | 31 | #define STMMAC_CSR_60_100M 0x0 /* MDC = clk_scr_i/42 */ |
| 32 | #define STMMAC_CSR_100_150M 0x1 /* MDC = clk_scr_i/62 */ |
| 33 | #define STMMAC_CSR_20_35M 0x2 /* MDC = clk_scr_i/16 */ |
| 34 | #define STMMAC_CSR_35_60M 0x3 /* MDC = clk_scr_i/26 */ |
| 35 | #define STMMAC_CSR_150_250M 0x4 /* MDC = clk_scr_i/102 */ |
| 36 | #define STMMAC_CSR_250_300M 0x5 /* MDC = clk_scr_i/122 */ |
Deepak SIKRI | faeae3f | 2012-04-04 04:33:22 +0000 | [diff] [blame] | 37 | |
Joao Pinto | d976a52 | 2017-03-10 18:24:51 +0000 | [diff] [blame] | 38 | /* MTL algorithms identifiers */ |
| 39 | #define MTL_TX_ALGORITHM_WRR 0x0 |
| 40 | #define MTL_TX_ALGORITHM_WFQ 0x1 |
| 41 | #define MTL_TX_ALGORITHM_DWRR 0x2 |
| 42 | #define MTL_TX_ALGORITHM_SP 0x3 |
| 43 | #define MTL_RX_ALGORITHM_SP 0x4 |
| 44 | #define MTL_RX_ALGORITHM_WSP 0x5 |
| 45 | |
Joao Pinto | 19d9187 | 2017-03-10 18:24:59 +0000 | [diff] [blame] | 46 | /* RX/TX Queue Mode */ |
Thierry Reding | 2d72d50 | 2017-03-21 16:12:11 +0100 | [diff] [blame] | 47 | #define MTL_QUEUE_AVB 0x0 |
| 48 | #define MTL_QUEUE_DCB 0x1 |
Joao Pinto | d976a52 | 2017-03-10 18:24:51 +0000 | [diff] [blame] | 49 | |
Giuseppe CAVALLARO | 18f05d6 | 2012-04-04 04:33:26 +0000 | [diff] [blame] | 50 | /* The MDC clock could be set higher than the IEEE 802.3 |
Deepak SIKRI | faeae3f | 2012-04-04 04:33:22 +0000 | [diff] [blame] | 51 | * specified frequency limit 0f 2.5 MHz, by programming a clock divider |
| 52 | * of value different than the above defined values. The resultant MDIO |
| 53 | * clock frequency of 12.5 MHz is applicable for the interfacing chips |
| 54 | * supporting higher MDC clocks. |
| 55 | * The MDC clock selection macros need to be defined for MDC clock rate |
| 56 | * of 12.5 MHz, corresponding to the following selection. |
Giuseppe CAVALLARO | 18f05d6 | 2012-04-04 04:33:26 +0000 | [diff] [blame] | 57 | */ |
| 58 | #define STMMAC_CSR_I_4 0x8 /* clk_csr_i/4 */ |
| 59 | #define STMMAC_CSR_I_6 0x9 /* clk_csr_i/6 */ |
| 60 | #define STMMAC_CSR_I_8 0xA /* clk_csr_i/8 */ |
| 61 | #define STMMAC_CSR_I_10 0xB /* clk_csr_i/10 */ |
| 62 | #define STMMAC_CSR_I_12 0xC /* clk_csr_i/12 */ |
| 63 | #define STMMAC_CSR_I_14 0xD /* clk_csr_i/14 */ |
| 64 | #define STMMAC_CSR_I_16 0xE /* clk_csr_i/16 */ |
| 65 | #define STMMAC_CSR_I_18 0xF /* clk_csr_i/18 */ |
Deepak SIKRI | faeae3f | 2012-04-04 04:33:22 +0000 | [diff] [blame] | 66 | |
Masanari Iida | 02582e9 | 2012-08-22 19:11:26 +0900 | [diff] [blame] | 67 | /* AXI DMA Burst length supported */ |
Deepak SIKRI | 8327eb6 | 2012-04-04 04:33:23 +0000 | [diff] [blame] | 68 | #define DMA_AXI_BLEN_4 (1 << 1) |
| 69 | #define DMA_AXI_BLEN_8 (1 << 2) |
| 70 | #define DMA_AXI_BLEN_16 (1 << 3) |
| 71 | #define DMA_AXI_BLEN_32 (1 << 4) |
| 72 | #define DMA_AXI_BLEN_64 (1 << 5) |
| 73 | #define DMA_AXI_BLEN_128 (1 << 6) |
| 74 | #define DMA_AXI_BLEN_256 (1 << 7) |
| 75 | #define DMA_AXI_BLEN_ALL (DMA_AXI_BLEN_4 | DMA_AXI_BLEN_8 | DMA_AXI_BLEN_16 \ |
| 76 | | DMA_AXI_BLEN_32 | DMA_AXI_BLEN_64 \ |
| 77 | | DMA_AXI_BLEN_128 | DMA_AXI_BLEN_256) |
| 78 | |
Giuseppe CAVALLARO | 36bcfe7 | 2011-07-20 00:05:23 +0000 | [diff] [blame] | 79 | /* Platfrom data for platform device structure's platform_data field */ |
Giuseppe CAVALLARO | 3c9732c | 2010-01-06 23:07:13 +0000 | [diff] [blame] | 80 | |
Giuseppe CAVALLARO | 36bcfe7 | 2011-07-20 00:05:23 +0000 | [diff] [blame] | 81 | struct stmmac_mdio_bus_data { |
Giuseppe CAVALLARO | 36bcfe7 | 2011-07-20 00:05:23 +0000 | [diff] [blame] | 82 | unsigned int phy_mask; |
Jose Abreu | f213bbe | 2020-03-09 09:36:27 +0100 | [diff] [blame] | 83 | unsigned int has_xpcs; |
Giuseppe CAVALLARO | 36bcfe7 | 2011-07-20 00:05:23 +0000 | [diff] [blame] | 84 | int *irqs; |
| 85 | int probed_phy_irq; |
Thierry Reding | 1a981c0 | 2019-07-26 12:27:40 +0200 | [diff] [blame] | 86 | bool needs_reset; |
Giuseppe CAVALLARO | 36bcfe7 | 2011-07-20 00:05:23 +0000 | [diff] [blame] | 87 | }; |
| 88 | |
Deepak SIKRI | 8327eb6 | 2012-04-04 04:33:23 +0000 | [diff] [blame] | 89 | struct stmmac_dma_cfg { |
| 90 | int pbl; |
Niklas Cassel | 89caaa2 | 2016-12-07 15:20:07 +0100 | [diff] [blame] | 91 | int txpbl; |
| 92 | int rxpbl; |
Niklas Cassel | 4022d03 | 2016-12-07 15:20:08 +0100 | [diff] [blame] | 93 | bool pblx8; |
Deepak SIKRI | 8327eb6 | 2012-04-04 04:33:23 +0000 | [diff] [blame] | 94 | int fixed_burst; |
Giuseppe CAVALLARO | b9cde0a | 2012-05-13 22:18:42 +0000 | [diff] [blame] | 95 | int mixed_burst; |
Giuseppe Cavallaro | afea036 | 2016-02-29 14:27:28 +0100 | [diff] [blame] | 96 | bool aal; |
Thierry Reding | 968a297 | 2019-10-02 16:52:57 +0200 | [diff] [blame] | 97 | bool eame; |
Giuseppe Cavallaro | afea036 | 2016-02-29 14:27:28 +0100 | [diff] [blame] | 98 | }; |
| 99 | |
| 100 | #define AXI_BLEN 7 |
| 101 | struct stmmac_axi { |
| 102 | bool axi_lpi_en; |
| 103 | bool axi_xit_frm; |
| 104 | u32 axi_wr_osr_lmt; |
| 105 | u32 axi_rd_osr_lmt; |
| 106 | bool axi_kbbe; |
Giuseppe Cavallaro | afea036 | 2016-02-29 14:27:28 +0100 | [diff] [blame] | 107 | u32 axi_blen[AXI_BLEN]; |
| 108 | bool axi_fb; |
| 109 | bool axi_mb; |
| 110 | bool axi_rb; |
Deepak SIKRI | 8327eb6 | 2012-04-04 04:33:23 +0000 | [diff] [blame] | 111 | }; |
| 112 | |
Jose Abreu | 504723a | 2019-12-18 11:33:05 +0100 | [diff] [blame] | 113 | #define EST_GCL 1024 |
| 114 | struct stmmac_est { |
Xiaoliang Yang | b2091d4 | 2021-07-05 18:26:54 +0800 | [diff] [blame] | 115 | struct mutex lock; |
Jose Abreu | 504723a | 2019-12-18 11:33:05 +0100 | [diff] [blame] | 116 | int enable; |
| 117 | u32 btr_offset[2]; |
| 118 | u32 btr[2]; |
| 119 | u32 ctr[2]; |
| 120 | u32 ter; |
| 121 | u32 gcl_unaligned[EST_GCL]; |
| 122 | u32 gcl[EST_GCL]; |
| 123 | u32 gcl_size; |
| 124 | }; |
| 125 | |
Joao Pinto | d976a52 | 2017-03-10 18:24:51 +0000 | [diff] [blame] | 126 | struct stmmac_rxq_cfg { |
| 127 | u8 mode_to_use; |
Bhadram Varka | e73b49e | 2017-11-02 12:52:13 +0530 | [diff] [blame] | 128 | u32 chan; |
Joao Pinto | abe80fd | 2017-03-17 16:11:07 +0000 | [diff] [blame] | 129 | u8 pkt_route; |
Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 130 | bool use_prio; |
| 131 | u32 prio; |
Joao Pinto | d976a52 | 2017-03-10 18:24:51 +0000 | [diff] [blame] | 132 | }; |
| 133 | |
| 134 | struct stmmac_txq_cfg { |
Bhadram Varka | e73b49e | 2017-11-02 12:52:13 +0530 | [diff] [blame] | 135 | u32 weight; |
Joao Pinto | 19d9187 | 2017-03-10 18:24:59 +0000 | [diff] [blame] | 136 | u8 mode_to_use; |
| 137 | /* Credit Base Shaper parameters */ |
| 138 | u32 send_slope; |
| 139 | u32 idle_slope; |
| 140 | u32 high_credit; |
| 141 | u32 low_credit; |
Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 142 | bool use_prio; |
| 143 | u32 prio; |
Jose Abreu | 579a25a | 2020-01-13 17:24:09 +0100 | [diff] [blame] | 144 | int tbs_en; |
Joao Pinto | d976a52 | 2017-03-10 18:24:51 +0000 | [diff] [blame] | 145 | }; |
| 146 | |
Giuseppe CAVALLARO | 3c9732c | 2010-01-06 23:07:13 +0000 | [diff] [blame] | 147 | struct plat_stmmacenet_data { |
| 148 | int bus_id; |
Giuseppe CAVALLARO | 36bcfe7 | 2011-07-20 00:05:23 +0000 | [diff] [blame] | 149 | int phy_addr; |
| 150 | int interface; |
Andrew Lunn | 0c65b2b | 2019-11-04 02:40:33 +0100 | [diff] [blame] | 151 | phy_interface_t phy_interface; |
Giuseppe CAVALLARO | 36bcfe7 | 2011-07-20 00:05:23 +0000 | [diff] [blame] | 152 | struct stmmac_mdio_bus_data *mdio_bus_data; |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 153 | struct device_node *phy_node; |
Jose Abreu | 4838a54 | 2019-06-14 17:06:57 +0200 | [diff] [blame] | 154 | struct device_node *phylink_node; |
Giuseppe CAVALLARO | a7657f1 | 2016-04-01 09:07:16 +0200 | [diff] [blame] | 155 | struct device_node *mdio_node; |
Deepak SIKRI | 8327eb6 | 2012-04-04 04:33:23 +0000 | [diff] [blame] | 156 | struct stmmac_dma_cfg *dma_cfg; |
Jose Abreu | 504723a | 2019-12-18 11:33:05 +0100 | [diff] [blame] | 157 | struct stmmac_est *est; |
Giuseppe CAVALLARO | dfb8fb9 | 2010-09-17 03:23:39 +0000 | [diff] [blame] | 158 | int clk_csr; |
Giuseppe CAVALLARO | 3c9732c | 2010-01-06 23:07:13 +0000 | [diff] [blame] | 159 | int has_gmac; |
Giuseppe CAVALLARO | e326e85 | 2010-04-13 20:21:14 +0000 | [diff] [blame] | 160 | int enh_desc; |
Giuseppe CAVALLARO | ebbb293 | 2010-09-17 03:23:40 +0000 | [diff] [blame] | 161 | int tx_coe; |
Deepak SIKRI | 55f9a4d | 2012-04-04 04:33:20 +0000 | [diff] [blame] | 162 | int rx_coe; |
Giuseppe CAVALLARO | ebbb293 | 2010-09-17 03:23:40 +0000 | [diff] [blame] | 163 | int bugged_jumbo; |
Giuseppe Cavallaro | 543876c | 2010-09-24 21:27:41 -0700 | [diff] [blame] | 164 | int pmt; |
Srinivas Kandagatla | 61b8013 | 2011-07-17 20:54:09 +0000 | [diff] [blame] | 165 | int force_sf_dma_mode; |
Sonic Zhang | e2a240c | 2013-08-28 18:55:39 +0800 | [diff] [blame] | 166 | int force_thresh_dma_mode; |
Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 167 | int riwt_off; |
Srinivas Kandagatla | 9cbadf0 | 2014-01-16 10:51:43 +0000 | [diff] [blame] | 168 | int max_speed; |
Vince Bridgers | 2618abb | 2014-01-20 05:39:01 -0600 | [diff] [blame] | 169 | int maxmtu; |
Vince Bridgers | 3b57de9 | 2014-07-31 15:49:17 -0500 | [diff] [blame] | 170 | int multicast_filter_bins; |
| 171 | int unicast_filter_entries; |
Vince Bridgers | e7877f5 | 2015-04-15 11:17:40 -0500 | [diff] [blame] | 172 | int tx_fifo_size; |
| 173 | int rx_fifo_size; |
Fugang Duan | f119cc9 | 2020-12-07 18:51:41 +0800 | [diff] [blame] | 174 | u32 addr64; |
Bhadram Varka | e73b49e | 2017-11-02 12:52:13 +0530 | [diff] [blame] | 175 | u32 rx_queues_to_use; |
| 176 | u32 tx_queues_to_use; |
Joao Pinto | d976a52 | 2017-03-10 18:24:51 +0000 | [diff] [blame] | 177 | u8 rx_sched_algorithm; |
| 178 | u8 tx_sched_algorithm; |
| 179 | struct stmmac_rxq_cfg rx_queues_cfg[MTL_MAX_RX_QUEUES]; |
| 180 | struct stmmac_txq_cfg tx_queues_cfg[MTL_MAX_TX_QUEUES]; |
Giuseppe CAVALLARO | 3c9732c | 2010-01-06 23:07:13 +0000 | [diff] [blame] | 181 | void (*fix_mac_speed)(void *priv, unsigned int speed); |
Voon Weifeng | b9663b7 | 2020-04-20 23:42:52 +0800 | [diff] [blame] | 182 | int (*serdes_powerup)(struct net_device *ndev, void *priv); |
| 183 | void (*serdes_powerdown)(struct net_device *ndev, void *priv); |
Chen-Yu Tsai | 938dfda | 2014-01-17 21:24:42 +0800 | [diff] [blame] | 184 | int (*init)(struct platform_device *pdev, void *priv); |
| 185 | void (*exit)(struct platform_device *pdev, void *priv); |
LABBE Corentin | ec33d71 | 2017-05-31 09:18:33 +0200 | [diff] [blame] | 186 | struct mac_device_info *(*setup)(void *priv); |
Giuseppe CAVALLARO | 3c9732c | 2010-01-06 23:07:13 +0000 | [diff] [blame] | 187 | void *bsp_priv; |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 188 | struct clk *stmmac_clk; |
| 189 | struct clk *pclk; |
| 190 | struct clk *clk_ptp_ref; |
| 191 | unsigned int clk_ptp_rate; |
Jose Abreu | 4ec5302 | 2019-01-30 15:54:19 +0100 | [diff] [blame] | 192 | unsigned int clk_ref_rate; |
Voon Weifeng | 190f73a | 2019-08-27 09:38:11 +0800 | [diff] [blame] | 193 | s32 ptp_max_adj; |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 194 | struct reset_control *stmmac_rst; |
Giuseppe Cavallaro | afea036 | 2016-02-29 14:27:28 +0100 | [diff] [blame] | 195 | struct stmmac_axi *axi; |
Alexandre TORGUE | ee2ae1e | 2016-04-01 11:37:33 +0200 | [diff] [blame] | 196 | int has_gmac4; |
LABBE Corentin | 9f93ac8 | 2017-05-31 09:18:36 +0200 | [diff] [blame] | 197 | bool has_sun8i; |
Alexandre TORGUE | ee2ae1e | 2016-04-01 11:37:33 +0200 | [diff] [blame] | 198 | bool tso_en; |
Jose Abreu | 7606745 | 2019-08-07 10:03:12 +0200 | [diff] [blame] | 199 | int rss_en; |
Giuseppe CAVALLARO | 02e57b9 | 2016-06-24 15:16:26 +0200 | [diff] [blame] | 200 | int mac_port_sel_speed; |
jpinto | b4b7b77 | 2017-01-09 12:35:08 +0000 | [diff] [blame] | 201 | bool en_tx_lpi_clockgating; |
Jose Abreu | 48ae555 | 2018-08-08 09:04:29 +0100 | [diff] [blame] | 202 | int has_xgmac; |
Chuah, Kim Tatt | e0f9956 | 2020-09-25 17:40:41 +0800 | [diff] [blame] | 203 | bool vlan_fail_q_en; |
| 204 | u8 vlan_fail_q; |
Rusaimi Amira Ruslan | b4c5f83 | 2020-09-28 18:12:12 +0800 | [diff] [blame] | 205 | unsigned int eee_usecs_rate; |
Giuseppe CAVALLARO | 3c9732c | 2010-01-06 23:07:13 +0000 | [diff] [blame] | 206 | }; |
Giuseppe CAVALLARO | 3c9732c | 2010-01-06 23:07:13 +0000 | [diff] [blame] | 207 | #endif |